

ZL30365 IEEE 1588 and Synchronous Ethernet Quad Clock Line Card Translator

Short Form Data Sheet

# Features

- Four independent clock channels
- Frequency and Phase Sync over Packet Networks
  - Frequency accuracy performance for WCDMA-FDD, GSM, LTE-FDD and femtocell applications
  - Frequency performance for ITU-T G.823 and G.824 synchronization interface, as well as G.8261 PNT PEC and CES interfaces
  - Phase Synchronization performance for WCDMA-TDD, Mobile WiMAX, TD-SCDMA and CDMA2000 applications
  - Client holdover and reference switching between multiple Servers
- Any input clock rate from 1 kHz to 750 MHz
- Automatic hitless reference switching and digital holdover on reference fail
- Digital PLLs filter jitter at 5.2 Hz, 14 Hz, 28 Hz, 56 Hz, 112 Hz, 224 Hz, 448 Hz or 896 Hz
- Operates from a single crystal resonator or clock oscillator

# Ordering Information:

ZL30365GDG2 HIBB 44 Pin LBGA HIBB Trays B

Pb Free Tin/Silver/Copper -40°C to +85°C Package size: 13 x 13 mm

- Electrical phase alignment to input 1 Hz frame pulse with associated reference clock (ref/sync pairing)
- Programmable synthesizers
  - Any output clock rate from 1 Hz to 750 MHz
  - Output jitter of 0.62 ps RMS
  - Eight LVPECL outputs and eight LVCMOS outputs
- Field configurable via SPI/I<sup>2</sup>C interface

# **Applications**

- OTN muxponders and transponders
- 10 Gigabit line cards
- Synchronous Ethernet, SONET/SDH, Fibre Channel, XAUI



#### Figure 1 - Functional Block Diagram

🏷 Microsemi.

# **Detailed Features**

### General

- Four independent clock channels
- · Operates from a single crystal resonator or clock oscillator
- Configurable via its SPI/I<sup>2</sup>C interface

### Time Synchronization Algorithm

- · External algorithm controls software digital PLL to adjust frequency and phase alignment
- Frequency, Phase and Time Synchronization over IP, MPLS and Ethernet Packet Networks
- Frequency accuracy performance for WCDMA-FDD, GSM, LTE-FDD and femtocell applications, with target performance less than ± 15 ppb.
- Frequency performance for ITU-T G.823 and G.824 synchronization interface, as well as G.8261 PNT EEC, PNT PEC and CES interface specifications.
- Phase Synchronization performance for WCDMA-TDD, Mobile WiMAX, TD-SCDMA and CDMA2000 applications with target performance less than  $\pm 1 \ \mu s$  phase alignment.
- Time Synchronization for UTC-traceability and GPS replacement.
- · Client reference switching between multiple Servers
- · Client holdover when Server packet connectivity is lost

### **Electrical Clock Inputs**

- Eight input references configurable as single ended or differential
- Synchronize to any clock rate from 1 kHz to 750 MHz on differential inputs
- Synchronize to any clock rate from 1 kHz to 177.75 MHz on singled-ended inputs
- · Synchronize to clock or sync pulse and clock pair
- Any input reference can be fed with sync (frame pulse) or clock.
- Flexible input reference monitoring automatically disqualifies references based on frequency and phase irregularities
  - LOS
  - Single cycle monitor
  - Precise frequency monitor
  - · Coarse frequency monitor
  - Guard soak timer
- Per input clock delay compensation

## **Electrical Clock Engine**

- Flexible two-stage architecture translates between arbitrary data rates, line coding rates and FEC rates
- Internal state machine automatically controls mode of operation (free-run, locked, holdover)
- · Automatic hitless reference switching and digital holdover on reference fail
  - Physical-to-physical reference switching
  - · Physical-to-packet reference switching



- · Packet-to-physical reference switching
- Packet-to-packet reference switching
- Selectable phase slope limiting
- Supports ITU-T G.823, G.824 and G.8261 for 2048 kbit/s and 1544 kbit/s interfaces

### **Electrical Clock Generation**

- · Four programmable synthesizers
- Eight LVPECL outputs
  - Two LVPECL outputs per synthesizer
  - · Generate any clock rate from 1 Hz to 750 MHz
  - · Low jitter of 0.62 ps RMS
  - Meets OC-192, STM-64, 1 GbE and 10 GbE interface jitter requirements
- Eight LVCMOS outputs
  - Two LVCMOS outputs per synthesizer
  - Generate any clock rate from 1 Hz to 177.75 MHz
  - Maximum jitter below 1 ps rms
- Programmable output advancement/delay to accommodate trace delays or compensate for system routing paths
- · Outputs may be disabled to save power

#### **API Software**

- Interfaces to 1588-capable PHY and switches with integrated timestamping
- Abstraction layer for independence from OS and CPU, from embedded SoC to home-grown
- Fits into centralized, highly integrated pizza box architectures as well as distributed architectures with multiple line cards and timing cards

Information relating to products and services furnished herein by Microsemi Corporation or its subsidiaries (collectively "Microsemi") is believed to be reliable. However, Microsemi assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Microsemi or licensed from third parties by Microsemi, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Microsemi, or non-Microsemi furnished goods or services may infringe patents or other intellectual property rights owned by Microsemi.

This publication is issued to provide information only and (unless agreed by Microsemi in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Microsemi without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical and other products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Microsemi's conditions of sale which are available on request.

### For more information about all Microsemi products visit our website at www.microsemi.com/timing-and-synchronization

#### TECHNICAL DOCUMENTATION - NOT FOR RESALE



Microsemi Corporate Headquarters One Enterprise, Aliso Viejo CA 92656 USA Within the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Microsemi Corporation (NASDAQ: MSCC) offers a comprehensive portfolio of semiconductor solutions for: aerospace, defense and security; enterprise and communications; and industrial and alternative energy markets. Products include high-performance, high-reliability analog and RF devices, mixed signal and RF integrated circuits, customizable SoCs, FPGAs, and complete subsystems. Microsemi is headquartered in Aliso Viejo, Calif. Learn more at **www.microsemi.com**.

© 2013 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.