# PE46130

**Document Category: Product Specification** 



## Features

- 90° phase splitter
- 4-bit digital step attenuator, 7.5 dB range, 0.5 dB resolution
- 5-bit digital phase shifter, 87.2° range, 2.8° resolution
- High power handling and linearity
  - P0.1dB of +35 dBm
  - Input IP3 of +70 dBm
- 3-bit insertion loss stabilizer (ILS)
  - 0.35 dB range, 0.05 dB resolution
- Packaging 32-lead 6 × 6 × 0.85 mm QFN

## Applications

- Wireless infrastructure
  - Macro cells
  - Small cells (micro, pico)
  - Distributed antenna systems (DAS)
- · Precision phase shifter

**Product Description** 

- · Dual polarization antenna alignment
- Analog linearization techniques

efficiently process signals with large peak-to-average ratios.





### Figure 1 • PE46130 Functional Diagram

This monolithic RFIC integrates a 90° RF splitter, digital phase shifters and a digital step attenuator along with a low voltage CMOS serial interface. It can cover a phase range of 87.2° in 2.8° steps and an attenuation range of 7.5 dB in 0.5 dB steps, while providing excellent phase and amplitude accuracy from 2.3–2.7 GHz. The PE46130 also features exceptional linearity, high output port-to-port isolation and extremely low power

The PE46130 is a HaRP<sup>™</sup> technology-enhanced monolithic phase and amplitude controller (MPAC) designed for precise phase and amplitude control of two independent RF paths. It optimizes system performance while reducing manufacturing costs of transmitters that use symmetric or asymmetric power amplifier designs to

consumption relative to competing module solutions. It is offered in a 32-lead 6 × 6 mm QFN package. The PE46130 is manufactured on Peregrine's UltraCMOS<sup>®</sup> process, a patented variation of silicon-on-insulator (SOI) technology on a sapphire substrate, offering the performance of GaAs with the economy and integration of



<sup>©2014–2016,</sup> Peregrine Semiconductor Corporation. All rights reserved. • Headquarters: 9380 Carroll Park Drive, San Diego, CA, 92121



conventional CMOS. Peregrine's HaRP technology enhancements deliver high linearity and excellent harmonics performance.

## **Absolute Maximum Ratings**

Exceeding absolute maximum ratings listed in **Table 1** may cause permanent damage. Operation should be restricted to the limits in **Table 2**. Operation between operating range maximum and absolute maximum for extended periods may reduce reliability.

#### **ESD** Precautions

When handling this UltraCMOS device, observe the same precautions as with any other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the rating specified in **Table 1**.

#### Latch-up Immunity

Unlike conventional CMOS devices, UltraCMOS devices are immune to latch-up.

#### Table 1 • Absolute Maximum Ratings for PE46130

| Parameter/Condition                                                                                        | Min  | Мах      | Unit |
|------------------------------------------------------------------------------------------------------------|------|----------|------|
| Supply voltage, V <sub>DD</sub>                                                                            | -0.3 | 5.5      | V    |
| Digital input voltage                                                                                      | -0.3 | 3.6      | V    |
| Maximum input power                                                                                        |      | 35       | dBm  |
| Storage temperature range                                                                                  | -65  | +150     | °C   |
| ESD voltage HBM <sup>(1)</sup><br>All pins                                                                 |      | 1500     | v    |
| ESD voltage CDM, RF pins to ground <sup>(2)</sup>                                                          |      | 500      | V    |
| Notes:<br>1) Human body model (MIL-STD 883 Method 3015.7).<br>2) Charged device model (JEDEC JESD22-C101). |      | <u>.</u> |      |





## **Recommended Operating Conditions**

**Table 2** lists the recommending operating condition for PE46130. Devices should not be operated outside the recommended operating conditions listed below.

 Table 2 • Recommended Operating Condition for PE46130

| Parameter                                      | Min  | Тур | Max  | Unit |
|------------------------------------------------|------|-----|------|------|
| Supply voltage, V <sub>DD</sub> <sup>(1)</sup> | 2.3  |     | 5.5  | V    |
| Supply current                                 |      | 350 | 500  | μΑ   |
| Digital input high                             | 1.17 |     | 3.6  | V    |
| Digital input low                              | 0    |     | 0.6  | V    |
| Digital input leakage                          |      | 10  | 20   | μΑ   |
| RF input power, CW                             |      |     | 29   | dBm  |
| RF input power, pulsed <sup>(2)</sup>          |      |     | 32   | dBm  |
| Operating temperature range                    | -40  | +25 | +105 | °C   |
| Notes:                                         |      |     |      | ·    |

1) Product performance does not vary over V<sub>DD</sub>.

2) Pulsed, 5% duty cycle of 4620  $\mu s$  period.





## **Electrical Specifications**

**Table 3** provides the PE46130 key electrical specifications at +25 °C,  $V_{DD}$  = 2.3–5.5V, 50 $\Omega$ , unless otherwise specified.

Table 3 • PE46130 Electrical Specifications at +25 °C

| Parameter                                    | Path                                     | Condition                                                                           | Min  | Тур  | Мах  | Unit |
|----------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| Operating frequency                          |                                          |                                                                                     | 2.3  |      | 2.7  | GHz  |
| Insertion loss                               | RF <sub>IN</sub> to RF <sub>OUTX</sub>   | Reference phase and minimum attenuation state.<br>Includes 3 dB from power divider. |      | 7.2  | 7.7  | dB   |
| Input return loss                            | RF <sub>IN</sub>                         | 2.3–2.7 GHz                                                                         |      | 15   |      | dB   |
| Output return loss                           | RF <sub>OUT1</sub> or RF <sub>OUT2</sub> | 2.3–2.7 GHz                                                                         |      | 15   |      | dB   |
| Isolation                                    | RF <sub>OUT1</sub> to RF <sub>OUT2</sub> | 2.3–2.7 GHz<br>Reference phase and minimum attenuation state.                       | 26.5 | 30   |      | dB   |
| Input 0.1dB compression point <sup>(1)</sup> | RF <sub>IN</sub> to RF <sub>OUTX</sub>   | 2.3–2.7 GHz                                                                         |      | 35   |      | dBm  |
| Input IP3                                    | RF <sub>IN</sub> to RF <sub>OUTX</sub>   | 2.3–2.7 GHz                                                                         |      | 70   |      | dBm  |
| Switching time <sup>(2)</sup>                |                                          | 50% LE to 90% or 10% RF final value                                                 |      | 980  | 1220 | ns   |
| Phase shift range                            | RF <sub>IN</sub> to RF <sub>OUTX</sub>   |                                                                                     |      | 87.2 |      | Deg  |
| Phase step                                   |                                          |                                                                                     |      | 2.8  |      | Deg  |
| Relative phase shift                         | RF <sub>OUT1</sub> to RF <sub>OUT2</sub> | Phase (RF <sub>OUT1</sub> )-Phase (RF <sub>OUT2</sub> ) [same state]                |      | -90  |      | Deg  |
| Attenuation range                            | RF <sub>IN</sub> to RF <sub>OUT2</sub>   |                                                                                     |      | 7.5  |      | dB   |
| Attenuation step                             |                                          |                                                                                     |      | 0.5  |      | dB   |

Notes:

1) The input 0.1dB compression point is a linearity figure of merit. Refer to Table 2 for the operating RF input power (50Ω).

2) Worst case state transition. All bits changing.



**Table 4** provides the PE46130 key electrical specifications at +105 °C,  $V_{DD} = 2.3-5.5V$ , 50 $\Omega$ , unless otherwise specified.

| Table 4 • PE4 | 6130 Electrical Sp | ecifications at +105 °C |
|---------------|--------------------|-------------------------|
|---------------|--------------------|-------------------------|

| Parameter                                    | Path                                     | Condition                                                                           | Min  | Тур  | Max  | Unit |
|----------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| Operating frequency                          |                                          |                                                                                     | 2.3  |      | 2.7  | GHz  |
| Insertion loss                               | RF <sub>IN</sub> to RF <sub>OUTX</sub>   | Reference phase and minimum attenuation state.<br>Includes 3 dB from power divider. |      | 7.2  | 8.6  | dB   |
| Input return loss                            | RF <sub>IN</sub>                         | 2.3–2.7 GHz                                                                         |      | 15   |      | dB   |
| Output return loss                           | RF <sub>OUT1</sub> or RF <sub>OUT2</sub> | 2.3–2.7 GHz                                                                         |      | 15   |      | dB   |
| Isolation                                    | RF <sub>OUT1</sub> to RF <sub>OUT2</sub> | 2.3–2.7 GHz<br>Reference phase and minimum attenuation state.                       | 26.5 | 30   |      | dB   |
| Input 0.1dB compression point <sup>(1)</sup> | RF <sub>IN</sub> to RF <sub>OUTX</sub>   | 2.3–2.7 GHz                                                                         |      | 35   |      | dBm  |
| Input IP3                                    | RF <sub>IN</sub> to RF <sub>OUTX</sub>   | 2.3–2.7 GHz                                                                         |      | 70   |      | dBm  |
| Switching time <sup>(2)</sup>                |                                          | 50% LE to 90% or 10% RF final value                                                 |      | 980  | 1220 | ns   |
| Phase shift range                            | RF <sub>IN</sub> to RF <sub>OUTX</sub>   |                                                                                     |      | 87.2 |      | Deg  |
| Phase step                                   |                                          |                                                                                     |      | 2.8  |      | Deg  |
| Relative phase shift                         | RF <sub>OUT1</sub> to RF <sub>OUT2</sub> | Phase (RF <sub>OUT1</sub> )–Phase (RF <sub>OUT2</sub> ) [same state]                |      | -90  |      | Deg  |
| Attenuation range                            | RF <sub>IN</sub> to RF <sub>OUT2</sub>   |                                                                                     |      | 7.5  |      | dB   |
| Attenuation step                             |                                          |                                                                                     |      | 0.5  |      | dB   |
| Notoo                                        |                                          |                                                                                     |      |      |      |      |

Notes:

1) The input 0.1dB compression point is a linearity figure of merit. Refer to Table 2 for the operating RF input power (50Ω).

2) Worst case state transition. All bits changing.



## **Switching Frequency**

The PE46130 has a maximum 25 kHz switching frequency.

The switching frequency is defined to be the rate at which the PE46130 can be continuously toggled across attenuation and phase states.

## Thermal Data

Psi-JT ( $\Psi_{\text{JT}}$ ), junction top-of-package, is a thermal metric to estimate junction temperature of a device on the customer application PCB (JEDEC JESD51-2).

 $\Psi_{\text{JT}} = (\textbf{T}_{\text{J}} - \textbf{T}_{\text{T}})/\textbf{P}$ 

where

 $\Psi_{\text{JT}}$  = junction-to-top of package characterization parameter, °C/W

T<sub>J</sub> = die junction temperature, °C

 $T_T$  = package temperature (top surface, in the center), °C

**P** = power dissipated by device, Watts

#### Table 5 • Thermal Data for PE46130

| Parameter                                                         | Тур   | Unit |
|-------------------------------------------------------------------|-------|------|
| Maximum junction temperature, T <sub>JMAX</sub><br>+105°C ambient | 123.3 | °C   |
| $\Psi_{JT}$                                                       | 3.1   | °C/W |



## **Control Logic**

 Table 6-Table 13 provide the control logic truth tables for the PE46130.

#### Table 6 • Bit Descriptions

| C0    | Channel register select                            |
|-------|----------------------------------------------------|
|       | C0 = L, channel RF <sub>OUT1</sub> register select |
|       | C0 = H, channel RF <sub>OUT2</sub> register select |
| M0–M3 | Attenuation setting per channel in dB              |
| P0-P4 | Phase shift setting per channel in deg             |
| S0–S3 | Insertion loss stabilizer setting per channel      |

#### Table 7 • 14-bit Word

| Q13 | Q12 | Q11 | Q10 | Q9 | Q8 | Q7  | Q6 | Q5   | Q4   | Q3  | Q2  | Q1  | Q0   |
|-----|-----|-----|-----|----|----|-----|----|------|------|-----|-----|-----|------|
| C0  | S3  | S2  | М3  | M2 | M1 | M0  | P4 | P3   | P2   | P1  | P0  | S1  | S0   |
| 1   | _   | —   | —   | —  | —  | —   | 45 | 22.5 | 11.2 | 5.6 | 2.8 | —   | —    |
| 2   | _   | 0.2 | 4   | 2  | 1  | 0.5 | 45 | 22.5 | 11.2 | 5.6 | 2.8 | 0.1 | 0.05 |

#### Table 8 • Serial Truth Table – Phase Setting

| Q13 | Q12 | Q11 | Q10 | Q9 | <b>Q</b> 8 | Q7  | Q6 | Q5         | Q4         | Q3  | Q2  | Q1  | Q0   | Phase     |
|-----|-----|-----|-----|----|------------|-----|----|------------|------------|-----|-----|-----|------|-----------|
| C0  | S3  | S2  | M3  | M2 | M1         | MO  | P4 | <b>P</b> 3 | <b>P</b> 2 | P1  | P0  | S1  | S0   | Shift     |
| 1/2 | _   | 0.2 | 4   | 2  | 1          | 0.5 | 45 | 22.5       | 11.2       | 5.6 | 2.8 | 0.1 | 0.05 | Setting   |
| Х   | L   | Х   | Х   | Х  | Х          | Х   | L  | L          | L          | L   | L   | Х   | Х    | Ref Phase |
| Х   | L   | Х   | Х   | Х  | Х          | Х   | L  | L          | L          | L   | н   | Х   | х    | 2.8 deg   |
| Х   | L   | Х   | Х   | Х  | Х          | Х   | L  | L          | L          | Н   | L   | Х   | Х    | 5.6 deg   |
| Х   | L   | Х   | Х   | Х  | Х          | Х   | L  | L          | н          | L   | L   | Х   | х    | 11.25 deg |
| Х   | L   | Х   | Х   | Х  | Х          | Х   | L  | н          | L          | L   | L   | Х   | Х    | 22.5 deg  |
| Х   | L   | Х   | Х   | Х  | Х          | Х   | Н  | L          | L          | L   | L   | Х   | Х    | 45 deg    |
| Х   | L   | Х   | Х   | Х  | Х          | Х   | Н  | н          | н          | Н   | Н   | Х   | х    | 87.2 deg  |





## Table 9 • Serial Truth Table – Attenuation Setting ( $RF_{OUT2}$ )

| Q13 | Q12 | Q11 | Q10 | Q9 | Q8 | Q7  | Q6 | Q5         | Q4   | Q3  | Q2  | Q1  | Q0   |                      |
|-----|-----|-----|-----|----|----|-----|----|------------|------|-----|-----|-----|------|----------------------|
| C0  | S3  | S2  | М3  | M2 | M1 | MO  | P4 | <b>P</b> 3 | P2   | P1  | P0  | S1  | S0   | Amplitude<br>Setting |
| 2   | —   | 0.2 | 4   | 2  | 1  | 0.5 | 45 | 22.5       | 11.2 | 5.6 | 2.8 | 0.1 | 0.05 |                      |
| Н   | L   | Х   | L   | L  | L  | L   | Х  | Х          | Х    | Х   | Х   | Х   | Х    | Ref Insertion Loss   |
| Н   | L   | Х   | L   | L  | L  | Н   | Х  | Х          | Х    | Х   | Х   | х   | х    | 0.5 dB               |
| Н   | L   | Х   | L   | L  | Н  | L   | Х  | Х          | Х    | Х   | Х   | х   | х    | 1 dB                 |
| Н   | L   | Х   | L   | Н  | L  | L   | Х  | Х          | Х    | Х   | Х   | х   | х    | 2 dB                 |
| Н   | L   | Х   | Н   | L  | L  | L   | Х  | Х          | Х    | Х   | Х   | х   | х    | 4 dB                 |
| Н   | L   | Х   | н   | Н  | н  | Н   | Х  | Х          | Х    | Х   | Х   | Х   | Х    | 7.5 dB               |

## Table 10 • Default State Settings at Power Up ( $RF_{OUT1}$ )

|               | Q13 | Q12 | Q11 | Q10 | Q9 | Q8 | Q7  | Q6 | Q5   | Q4   | Q3  | Q2  | Q1  | Q0   | Default             |
|---------------|-----|-----|-----|-----|----|----|-----|----|------|------|-----|-----|-----|------|---------------------|
| DS<br>Setting | C0  | S3  | S2  | M3  | M2 | M1 | MO  | P4 | P3   | P2   | P1  | P0  | S1  | S0   | Setting<br>at Power |
|               | 1/2 | —   | 0.2 | 4   | 2  | 1  | 0.5 | 45 | 22.5 | 11.2 | 5.6 | 2.8 | 0.1 | 0.05 | Up                  |
| DS = 0        | _   | _   | _   | _   | _  | _  | _   | L  | L    | L    | L   | L   | _   | _    | 0 dB<br>0 deg       |
| DS = 1        | _   |     |     |     |    |    |     | Н  | L    | L    | L   | L   |     |      | 0 dB<br>45 deg      |

 Table 11 • Default State Settings at Power Up ( $RF_{OUT2}$ )

|               | Q13 | Q12 | Q11 | Q10 | Q9 | Q8 | Q7  | Q6 | Q5         | Q4   | Q3  | Q2  | Q1  | Q0   | Default             |
|---------------|-----|-----|-----|-----|----|----|-----|----|------------|------|-----|-----|-----|------|---------------------|
| DS<br>Setting | C0  | S3  | S2  | M3  | M2 | M1 | MO  | P4 | <b>P</b> 3 | P2   | P1  | P0  | S1  | S0   | Setting<br>at Power |
|               | 1/2 | _   | 0.2 | 4   | 2  | 1  | 0.5 | 45 | 22.5       | 11.2 | 5.6 | 2.8 | 0.1 | 0.05 | Up                  |
| DS = 0        | _   | L   | L   | L   | L  | L  | L   | L  | L          | L    | L   | L   | L   | L    | 0 dB<br>0 deg       |
| DS = 1        | _   | L   | L   | Н   | Н  | Н  | Н   | н  | L          | L    | L   | L   | L   | L    | 7.5 dB<br>45 deg    |



#### **Insertion Loss Stabilizer**

The PE46130 offers greater insertion loss stability by compensating for known variations between phase states. Three attenuation bits are used to reduce the variation seen in the insertion loss across all phase states for the  $RF_{OUT2}$  path. ILS bits S0–S2 are accessible for creating a custom lookup table in applications where insertion loss variation between phase states is critical.

| Q13 | Q12 | Q11 | Q10 | Q9 | Q8 | Q7  | Q6         | Q5         | Q4   | Q3  | Q2  | Q1  | Q0   |           |
|-----|-----|-----|-----|----|----|-----|------------|------------|------|-----|-----|-----|------|-----------|
| C0  | S3  | S2  | М3  | M2 | M1 | MO  | <b>P</b> 4 | <b>P</b> 3 | P2   | P1  | P0  | S1  | S0   | Amplitude |
| 2   | _   | 0.2 | 4   | 2  | 1  | 0.5 | 45         | 22.5       | 11.2 | 5.6 | 2.8 | 0.1 | 0.05 | Setting   |
| X   | X   | X   | X   | X  | X  | X   | X          | X          | Х    | X   | X   | X   | X    |           |
| Н   | L   | L   | Х   | Х  | Х  | Х   | Х          | Х          | Х    | Х   | Х   | L   | L    | Ref IL    |
| Н   | L   | L   | Х   | Х  | Х  | Х   | Х          | Х          | Х    | Х   | Х   | L   | н    | .05 dB    |
| Н   | L   | L   | Х   | Х  | Х  | Х   | Х          | Х          | Х    | Х   | Х   | Н   | L    | .1 dB     |
| Н   | L   | Н   | Х   | Х  | Х  | Х   | Х          | Х          | Х    | Х   | Х   | L   | L    | .2 dB     |
| Н   | L   | н   | Х   | Х  | Х  | Х   | Х          | Х          | Х    | Х   | Х   | н   | н    | .35 dB    |

 Table 12 • Insertion Loss Stabilizer Bit Definition

#### Table 13 • Serial Interface Timing Characteristics <sup>(1)</sup>

| Parameter/Condition                                                                 | Min   | Мах | Unit |
|-------------------------------------------------------------------------------------|-------|-----|------|
| Serial clock frequency, F <sub>CLK</sub> <sup>(2)</sup>                             | 0.032 | 26  | MHz  |
| Serial clock period, T <sub>SCLK</sub>                                              | 40    |     | ns   |
| Serial clock HIGH time, T <sub>SCLKH</sub>                                          | 20    |     | ns   |
| Serial clock LOW time, T <sub>SCLKL</sub>                                           | 20    |     | ns   |
| Serial data output propagation delay from CLK falling edge, T <sub>OV</sub> (10 pF) |       | 9   | ns   |
| Latch clock pulse width high, T <sub>LCLKH</sub>                                    | 10    |     | ns   |
| Serial data input setup time from CLK rising edge, T <sub>SU</sub>                  |       | 5   | ns   |
| Serial data input hold time from CLK rising edge, T <sub>H</sub>                    |       | 2   | ns   |
| Serial data output hold time from CLK rising edge, T <sub>OH</sub>                  | 1.6   |     | ns   |
| Serial clock rising edge setup time to latch clock rising edge, T <sub>SETTLE</sub> |       | 27  | ns   |
| SDO drive strength <sup>(3)</sup>                                                   |       | 15  | pF   |

Notes:

1) V\_DD = 2.3V–5.5V, –40 °C <  $T_A$  < +105 °C, unless otherwise specified.

2) Limited by test duration not static logic design. Synchronous to clock. Minimum clock frequency tested = 32 kHz.

3) SDO maximum capacitive load drive strength for  $\mathrm{F}_{\mathrm{CLK}}$  = 26 MHz with a 1.8V swing.



## **Programming Options**

### Serial Interface

The serial interface is a 14-bit serial-in shift register with two parallel-out channel registers  $RF_{OUT1}$  and  $RF_{OUT2}$  buffered by a transparent latch. The 14 bits comprise four bits defining the attenuation setting, five bits for the phase shift setting and three bits for the insertion loss stabilization feature. Channel register  $RF_{OUT1}$  and  $RF_{OUT2}$  selection is determined by the value of the C0 bit contained as part of the 14-bit program word.

The serial interface is controlled using three CMOS compatible signals: serial data in (SDI), clock (CLK) and latch enable (LE). The SDI and CLK inputs allow data to be serially entered into the shift register. Serial data is clocked in starting with two ILS LSB bits first and then the phase setting LSB. The shift register

must be loaded while LE is held LOW to prevent the internal channel register values from changing as data is entered. The LE input should then be toggled HIGH, latching the new data into the PE46130. SDO is a clock delayed reply of the user's input SDI command for functional confirmation.

Phase shift, attenuation and insertion loss stabilizer setting truth tables are listed in **Table 8**, **Table 9** and **Table 12**. The serial timing diagram is illustrated in **Figure 2** and associated AC characteristics are listed in **Table 13**.

## **Power-up Control Settings**

The PE46130 will power up in one of two default states depending upon the setting of the default state (DS) pin, as defined in **Table 10** and **Table 11**. No specific signal sequencing is required for the default state to be set and active once  $V_{DD}$  is applied.



#### Figure 2 • Latched Buffered SDO Serial Interface



## **Typical Performance Data**

**Figure 3–Figure 21** show the typical performance data at 25 °C,  $V_{DD} = 2.3-5.5V$ . 50 $\Omega$ , unless otherwise specified.







### Figure 4 • Insertion Loss (RF<sub>IN</sub>-RF<sub>OUT1</sub>)



Figure 5 • Insertion Loss (RF<sub>IN</sub>-RF<sub>OUT2</sub>)









Figure 7 • Relative Phase RF<sub>IN</sub>-RF<sub>OUT1</sub> (All RF<sub>OUT1</sub> Phase States)









Figure 9 • Input Return Loss (All States)









Figure **11** • Output Return Loss RF<sub>OUT2</sub> (All RF<sub>OUT2</sub> Phase States)









Figure 13 • RF<sub>OUT1</sub> Insertion Loss Variation Across RF<sub>OUT2</sub> Phase State









Figure 15 • RF<sub>OUT1</sub> Insertion Loss Variation Across RF<sub>OUT1</sub> Phase State









Figure 17 • RF<sub>OUT2</sub> Phase Variation Across RF<sub>OUT2</sub> Attenuation State







Figure 18 •  $RF_{OUT2}$  Insertion Loss Across  $RF_{OUT2}$  Attenuation State vs  $V_{DD}$  Frequency = 2.5 GHz

Figure 19 •  $RF_{OUT2}$  Insertion Loss Across  $RF_{OUT2}$  Attenuation State vs Temperature, Frequency = 2.5 GHz







Figure 20 • RF<sub>OUT2</sub> Relative Phase State Across RF<sub>OUT2</sub> Phase State vs V<sub>DD</sub> Frequency = 2.5 GHz

Figure 21 • RF<sub>OUT2</sub> Relative Phase State Across RF<sub>OUT2</sub> Phase State vs Temperature, Frequency = 2.5 GHz





## **Pin Information**

This section provides pinout information for the PE46130. Figure 22 shows the pin map of this device for the available package. Table 14 provides a description for each pin.

#### Figure 22 • Pin Configuration (Top View)



#### Table 14 • Pin Descriptions for PE46130

| Pin No.                   | Pin<br>Name                         | Description                                   |  |  |  |  |
|---------------------------|-------------------------------------|-----------------------------------------------|--|--|--|--|
| 1, 8                      | CLK <sup>(1)</sup>                  | Clock input                                   |  |  |  |  |
| 2, 7                      | SDO <sup>(2)</sup>                  | Serial data output                            |  |  |  |  |
| 3, 6, 12–16,<br>22, 25–29 | NC                                  | No connect                                    |  |  |  |  |
| 4, 5                      | RF <sub>IN</sub> <sup>(3)</sup>     | RF input                                      |  |  |  |  |
| 9, 32                     | SDI <sup>(1)</sup>                  | Serial data input                             |  |  |  |  |
| 10, 31                    | LE <sup>(1)</sup>                   | Latch enable                                  |  |  |  |  |
| 11, 30                    | $V_{DD}^{(1)}$                      | Supply voltage                                |  |  |  |  |
| 17, 18                    | RF <sub>OUT1</sub> <sup>(3)</sup>   | RF output 1                                   |  |  |  |  |
| 19                        | GND <sup>(4)</sup>                  | Ground                                        |  |  |  |  |
| 20                        | SP <sub>ENB</sub> <sup>(5)(6)</sup> | Serial port enable                            |  |  |  |  |
| 21                        | DS <sup>(6)</sup>                   | Default state at power up select              |  |  |  |  |
| 23, 24                    | RF <sub>OUT2</sub> <sup>(3)</sup>   | RF output 2                                   |  |  |  |  |
| Pad GND                   |                                     | Exposed pad: ground for proper oper-<br>ation |  |  |  |  |

Notes:

1) Pins are internally connected, signal only needs to be applied to one of the pins. The alternate unused pin needs to be left floating.

2) SDOs are independently buffered outputs of the same signal.

3) RF pins 4, 5, 17 and 18 must be at 0 VDC. The RF pins do not require DC blocking capacitors for proper operation if the 0 VDC requirement is met.

4) Pin 19 must be grounded for proper function.

- 5) Must be active low for normal SPI operation. Logic high programs 0 dB attenuation setting and 0° phase setting. Setting back to logic low returns to the previously programmed state.
- 6) Pin has an internal 100 k $\Omega$  pull-up resistor.





## **Packaging Information**

This section provides packaging data including the moisture sensitivity level, package drawing, package marking and tape-and-reel information.

### **Moisture Sensitivity Level**

The moisture sensitivity level rating for the PE46130 in the 32-lead 6 × 6 × 0.85 mm QFN package is MSL1.

### Package Drawing

Figure 23 • Package Mechanical Drawing for 32-lead 6 × 6 × 0.85 mm QFN



## **Top-Marking Specification**

Figure 24 • Package Marking Specifications for PE46130



Pin 1 indicator
 YY = Last two digits of assembly year
 WW = Assembly work week
 ZZZZZZZZ = Assembly lot code (maximum eight characters)



### Tape and Reel Specification



#### Figure 25 • Tape and Reel Specifications for 32-lead 6 × 6 × 0.85 mm QFN

| A0 | $6.30 \pm 0.10$  |  |  |
|----|------------------|--|--|
| B0 | 6.30 ± 0.10      |  |  |
| K0 | 1.10 ± 0.10      |  |  |
| D0 | 1.50 + 0.1/ -0.0 |  |  |
| D1 | 1.5 min          |  |  |
| E  | 1.75 ± 0.10      |  |  |
| F  | 7.50 ± 0.10      |  |  |
| P0 | 4.00             |  |  |
| P1 | 12.00 ± 0.10     |  |  |
| P2 | 2.00 ± 0.10      |  |  |
| Т  | 0.30 ± 0.05      |  |  |
| W0 | 16.00 ± 0.30     |  |  |
|    |                  |  |  |

#### Notes:

- 1. 10 Sprocket hole pitch cumulative tolerance  $\pm 0.2$
- 2. Camber in compliance with EIA 481
- 3. Pocket position relative to sprocket hole measured as true position of pocket, not pocket hole

Dimensions are in millimeters unless otherwise specified



Device Orientation in Tape



## **Ordering Information**

Table 15 lists the available ordering codes for the PE46130 as well as available shipping methods.

#### Table 15 • Order Codes for PE46130

| Order Codes | Description                                       | Packaging                  | Shipping Method |  |
|-------------|---------------------------------------------------|----------------------------|-----------------|--|
| PE46130A-X  | PE46130 monolithic phase and amplitude controller | Green 32-lead 6 × 6 mm QFN | 500 units/T&R   |  |
| EK46130-02  | PE46130 Evaluation kit                            | Evaluation kit             | 1/box           |  |

### **Document Categories**

#### Advance Information

The product is in a formative or design stage. The datasheet contains design target specifications for product development. Specifications and features may change in any manner without notice.

#### **Preliminary Specification**

The datasheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product.

#### **Product Specification**

The datasheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a CNF (Customer Notification Form).

### Sales Contact

For additional information, contact Sales at sales@psemi.com.

#### Disclaimers

#### **Product Brief**

This document contains a shortened version of the datasheet. For the full datasheet, contact sales@psemi.com.

#### Not Recommended for New Designs (NRND)

This product is in production but is not recommended for new designs.

#### End of Life (EOL)

This product is currently going through the EOL process. It has a specific last-time buy date.

#### Obsolete

This product is discontinued. Orders are no longer accepted for this product.

The information in this document is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk. No patent rights or licenses to any circuits described in this document are implied or granted to any third party. Peregrine's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications.

#### **Patent Statement**

Peregrine products are protected under one or more of the following U.S. patents: patents.psemi.com

### Copyright and Trademark

©2014–2016, Peregrine Semiconductor Corporation. All rights reserved. The Peregrine name, logo, UTSi and UltraCMOS are registered trademarks and HaRP, MultiSwitch and DuNE are trademarks of Peregrine Semiconductor Corp.



www.psemi.com