

# 256K x 16 Static RAM

#### **Features**

- Temperature Ranges
  - Commercial: 0°C to 70°C
  - Industrial: -40°C to 85°C
  - Automotive-A: -40°C to 85°C
- · High speed
  - $t_{AA} = 15 \text{ ns}$
- Low active power
  - 1540 mW (max.)
- · Low CMOS standby power (L version)
  - 2.75 mW (max.)
- 2.0V Data Retention (400 μW at 2.0V retention)
- Automatic power-down when deselected
- · TTL-compatible inputs and outputs
- · Easy memory expansion with CE and OE features
- Available in Pb-free and non Pb-free 44-pin TSOP II and molded 44-pin (400-Mil) SOJ packages

### **Functional Description**

The CY7C1041BN is a high-performance CMOS static RAM organized as 262,144 words by 16 bits.

Writing to the device is accomplished by taking Chip Enable  $(\overline{CE})$  and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O $_0$  through I/O $_7$ ), is written into the location specified on the address pins (A $_0$  through A $_{17}$ ). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O $_8$  through I/O $_{15}$ ) is written into the location specified on the address pins (A $_0$  through A $_{17}$ ).

Reading from the device is accomplished by taking Chip Enable ( $\overline{CE}$ ) and Output Enable ( $\overline{OE}$ ) LOW while forcing the Write Enable ( $\overline{WE}$ ) HIGH. If Byte Low Enable ( $\overline{BLE}$ ) is LOW, then data from the memory location specified by the <u>address</u> pins will appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable ( $\overline{BHE}$ ) is LOW, then data from memory will appear on I/O<sub>8</sub> to I/O<sub>15</sub>. See the truth table at the back of this data sheet for a complete description of read and write modes.

The input/output pins (I/O $_0$  through I/O $_{15}$ ) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation (CE LOW, and WE LOW).

The CY7C1041BN is available in a standard 44-pin 400-mil-wide body width SOJ and 44-pin TSOP II package with center power and ground (revolutionary) pinout.





### **Selection Guide**

|                              |              | -15 | -20 | Unit        |  |  |  |  |  |
|------------------------------|--------------|-----|-----|-------------|--|--|--|--|--|
| Maximum Access Time          |              | 15  | 20  | 70 mA<br>90 |  |  |  |  |  |
| Maximum Operating Current    | Commercial   | 190 | 170 | mA          |  |  |  |  |  |
|                              | Industrial   | 210 | 190 |             |  |  |  |  |  |
|                              | Automotive-A |     | 190 |             |  |  |  |  |  |
| Maximum CMOS Standby Current | Commercial   | 3   | 3   | mA          |  |  |  |  |  |
|                              | Commercial L | 0.5 | 0.5 |             |  |  |  |  |  |
|                              | Industrial   | 6   | 6   |             |  |  |  |  |  |
|                              | Automotive-A |     | 6   |             |  |  |  |  |  |

# **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

Storage Temperature .....-65°C to +150°C Ambient Temperature with

Power Applied .......55°C to +125°C

Supply Voltage on  $V_{CC}$  to Relative  $GND^{[1]}$  .... –0.5V to +7.0V

DC Voltage Applied to Outputs in High Z State  $^{[1]}$  ......-0.5V to  $^{V}$  CC + 0.5V

# DC Input Voltage<sup>[1]</sup> ......-0.5V to V<sub>CC</sub> + 0.5V

# **Operating Range**

| Range        | Ambient<br>Temperature <sup>[2]</sup> | V <sub>cc</sub> |
|--------------|---------------------------------------|-----------------|
| Commercial   | 0°C to +70°C                          | 5V ± 0.5        |
| Industrial   | –40°C to +85°C                        |                 |
| Automotive-A | –40°C to +85°C                        |                 |

# **Electrical Characteristics** Over the Operating Range

|                  |                                                  |                                                                                                         |          |                       | -15  | -20                   |      |      |
|------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------|----------|-----------------------|------|-----------------------|------|------|
| Parameter        | Description                                      | Test Conditions                                                                                         |          | Min.                  | Max. | Min.                  | Max. | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage                              | V <sub>CC</sub> = Min., I <sub>OH</sub> = -4.0 mA                                                       |          | 2.4                   |      | 2.4                   |      | V    |
| V <sub>OL</sub>  | Output LOW Voltage                               | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0 mA                                                        |          | 0.4                   |      | 0.4                   | V    |      |
| V <sub>IH</sub>  | Input HIGH Voltage                               |                                                                                                         | 2.2      | V <sub>CC</sub> + 0.5 | 2.2  | V <sub>CC</sub> + 0.5 | V    |      |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[1]</sup>                 |                                                                                                         | -0.5     | 0.8                   | -0.5 | 0.8                   | V    |      |
| I <sub>IX</sub>  | Input Load Current                               | $GND \leq V_1 \leq V_{CC}$                                                                              |          | -1                    | +1   | -1                    | +1   | mA   |
| l <sub>oz</sub>  | Output Leakage Current                           | GND $\leq$ V <sub>OUT</sub> $\leq$ V <sub>CC</sub> , Output                                             | -1       | +1                    | -1   | +1                    | mA   |      |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating Supply                 | $V_{CC} = Max.,$<br>$f = f_{MAX} = 1/t_{RC}$                                                            | Comm'l   |                       | 190  |                       | 170  | mA   |
|                  | Current                                          |                                                                                                         | Ind'l    |                       | 210  |                       | 190  | mA   |
|                  |                                                  |                                                                                                         | Auto-A   |                       |      |                       | 190  | mA   |
| I <sub>SB1</sub> | Automatic CE<br>Power-Down<br>Current—TTL Inputs | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH}$ , $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f = f_{MAX}$ |          |                       | 40   |                       | 40   | mA   |
| I <sub>SB2</sub> | Automatic CE                                     | Max. $V_{CC}$ , $\overline{CE} \ge V_{CC} - 0.3V$ ,                                                     | Comm'l   |                       | 3    |                       | 3    | mA   |
|                  | Power-Down Current —CMOS Inputs                  | $V_{IN} \ge V_{CC} - 0.3V$ ,<br>or $V_{IN} \le 0.3V$ , f = 0                                            | Comm'l L |                       | 0.5  |                       | 0.5  | mA   |
|                  | Civico inputo                                    | 0.0 v <sub>IN</sub> = 0.0 v, r = 0                                                                      | Ind'l    |                       | 6    |                       | 6    | mA   |
|                  |                                                  |                                                                                                         | Auto-A   |                       |      |                       | 6    | mA   |

#### Notes:

- V<sub>IL</sub> (min.) = -2.0V for pulse durations of less than 20 ns.
   T<sub>A</sub> is the case temperature.
   Tested initially and after any design or process changes that may affect these parameters.



# Capacitance<sup>[3]</sup>

| Parameter        | neter Description Test Conditions |                                         |   | Unit |
|------------------|-----------------------------------|-----------------------------------------|---|------|
| C <sub>IN</sub>  | Input Capacitance                 | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8 | pF   |
| C <sub>OUT</sub> | I/O Capacitance                   | $V_{CC} = 5.0V$                         | 8 | pF   |

#### **AC Test Loads and Waveforms**



# Switching Characteristics<sup>[4]</sup> Over the Operating Range

|                                       |                                                              | -                | 15 | -20  |      |      |  |
|---------------------------------------|--------------------------------------------------------------|------------------|----|------|------|------|--|
| Parameter                             | Description                                                  | Description Min. |    | Min. | Max. | Unit |  |
| Read Cycle                            | ·                                                            |                  |    |      |      |      |  |
| t <sub>power</sub>                    | V <sub>CC</sub> (typical) to the First Access <sup>[5]</sup> | 1                |    | 1    |      | μS   |  |
| t <sub>RC</sub>                       | Read Cycle Time                                              | 15               |    | 20   |      | ns   |  |
| t <sub>AA</sub>                       | Address to Data Valid                                        |                  | 15 |      | 20   | ns   |  |
| t <sub>OHA</sub>                      | Data Hold from Address Change                                | 3                |    | 3    |      | ns   |  |
| t <sub>ACE</sub> CE LOW to Data Valid |                                                              |                  | 15 |      | 20   | ns   |  |
| t <sub>DOE</sub>                      | OE LOW to Data Valid                                         |                  | 7  |      | 8    | ns   |  |
| t <sub>LZOE</sub>                     | OE LOW to Low Z                                              | 0                |    | 0    |      | ns   |  |
| t <sub>HZOE</sub>                     | OE HIGH to High Z <sup>[6, 7]</sup>                          |                  | 7  |      | 8    | ns   |  |
| t <sub>LZCE</sub>                     | CE LOW to Low Z <sup>[7]</sup>                               | 3                |    | 3    |      | ns   |  |
| t <sub>HZCE</sub>                     | CE HIGH to High Z <sup>[6, 7]</sup>                          |                  | 7  |      | 8    | ns   |  |
| t <sub>PU</sub>                       | CE LOW to Power-Up                                           | 0                |    | 0    |      | ns   |  |
| t <sub>PD</sub>                       | CE HIGH to Power-Down                                        |                  | 15 |      | 20   | ns   |  |
| t <sub>DBE</sub>                      | Byte Enable to Data Valid                                    |                  | 7  |      | 8    | ns   |  |
| t <sub>LZBE</sub>                     | Byte Enable to Low Z                                         | 0                |    | 0    |      | ns   |  |
| t <sub>HZBE</sub>                     | Byte Disable to High Z                                       |                  | 7  |      | 8    | ns   |  |

#### Notes:

<sup>4.</sup> Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance.

5. This part has a voltage regulator which steps down the voltage from 5V to 3.3V internally. t<sub>power</sub> time has to be provided initially before a read/write operation is

<sup>6.</sup> t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage.

7. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> for any given device.



# **Switching Characteristics**<sup>[4]</sup> Over the Operating Range (continued)

|                               |                                    | -15              |   | -20  |      |      |  |
|-------------------------------|------------------------------------|------------------|---|------|------|------|--|
| Parameter                     | Description                        | Description Min. |   | Min. | Max. | Unit |  |
| Write Cycle <sup>[8, 9]</sup> |                                    | -                | 1 | •    | •    |      |  |
| t <sub>WC</sub>               | Write Cycle Time                   | 15               |   | 20   |      | ns   |  |
| t <sub>SCE</sub>              | CE LOW to Write End                | 12               |   | 13   |      | ns   |  |
| t <sub>AW</sub>               | Address Set-Up to Write End        | 12               |   | 13   |      | ns   |  |
| t <sub>HA</sub>               | Address Hold from Write End        | 0                |   | 0    |      | ns   |  |
| t <sub>SA</sub>               | Address Set-Up to Write Start      | 0                |   | 0    |      | ns   |  |
| t <sub>PWE</sub>              | WE Pulse Width                     | 12               |   | 13   |      | ns   |  |
| t <sub>SD</sub>               | Data Set-Up to Write End           | 8                |   | 9    |      | ns   |  |
| t <sub>HD</sub>               | Data Hold from Write End           | 0                |   | 0    |      | ns   |  |
| t <sub>LZWE</sub>             | WE HIGH to Low Z <sup>[7]</sup>    | 3                |   | 3    |      | ns   |  |
| t <sub>HZWE</sub>             | WE LOW to High Z <sup>[6, 7]</sup> |                  | 7 |      | 8    | ns   |  |
| t <sub>BW</sub>               | Byte Enable to End of Write        | 12               |   | 13   |      | ns   |  |

### Data Retention Characteristics Over the Operating Range (L version only)

| Parameter                       | Description                          | Conditions <sup>[11]</sup>                                                                   | Min.            | Max. | Unit |
|---------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------|-----------------|------|------|
| $V_{DR}$                        | V <sub>CC</sub> for Data Retention   |                                                                                              | 2.0             |      | V    |
| I <sub>CCDR</sub>               | Data Retention Current               | $V_{CC} = V_{DR} = 2.0V$                                                                     |                 | 200  | μΑ   |
| t <sub>CDR</sub> <sup>[3]</sup> | Chip Deselect to Data Retention Time | $\overrightarrow{CE} \ge V_{CC} - 0.3V$ ,<br>$V_{IN} \ge V_{CC} - 0.3V$ or $V_{IN} \le 0.3V$ | 0               |      | ns   |
| t <sub>R</sub> <sup>[10]</sup>  | Operation Recovery Time              |                                                                                              | t <sub>RC</sub> |      | ns   |

### **Data Retention Waveform**



- 8. The internal write time of the memory is defined by the overlap of  $\overline{CE}$  LOW, and  $\overline{WE}$  LOW.  $\overline{CE}$  and  $\overline{WE}$  must be LOW to initiate a write, and the transition of either of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write.

  9. The minimum write cycle time for Write Cycle no. 3 ( $\overline{WE}$  controlled,  $\overline{OE}$  LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.

  10. t<sub>r</sub> ≤ 3 ns for the -15 speed. t<sub>r</sub> ≤ 5 ns for the -20 and slower speeds.

  11. No input may exceed V<sub>CC</sub> + 0.5V.



# **Switching Waveforms**

# Read Cycle No. $\mathbf{1}^{[12,\ 13]}$



# Read Cycle No. 2 (OE Controlled)[13, 14]



#### Notes:

- 12. <u>Device</u> is continuously selected. <u>OE</u>, <u>CE</u>, <u>BHE</u>, and/or <u>BHE</u> = V<sub>IL</sub>. 13. WE is HIGH for read cycle.
- 14. Address valid prior to or coincident with  $\overline{CE}$  transition LOW.



# Switching Waveforms (continued)

# Write Cycle No. 1 (CE Controlled)[15, 16]



# Write Cycle No. 2 (BLE or BHE Controlled)



15. Data I/O is high impedance if  $\overline{OE}$  or  $\overline{BHE}$  and/or  $\overline{BLE}$  =  $V_{IH}$ .

16. If  $\overline{CE}$  goes HIGH simultaneously with  $\overline{WE}$  going HIGH, the output remains in a high-impedance state.



# Switching Waveforms (continued)

# Write Cycle No. 3 (WE Controlled, OE LOW)



# **Truth Table**

| CE | OE | WE | BLE | ВНЕ | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> -I/O <sub>15</sub> | Mode                       | Power                      |
|----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------|
| Н  | Х  | Х  | Х   | Х   | High Z                             | High Z                              | Power Down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | L   | L   | Data Out                           | Data Out                            | Read All bits              | Active (I <sub>CC</sub> )  |
| L  | L  | Н  | L   | Н   | Data Out                           | High Z                              | Read Lower bits only       | Active (I <sub>CC</sub> )  |
| L  | L  | Н  | Н   | L   | High Z                             | Data Out                            | Read Upper bits only       | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | L   | L   | Data In                            | Data In                             | Write All bits             | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | L   | Н   | Data In                            | High Z                              | Write Lower bits only      | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | Н   | L   | High Z                             | Data In                             | Write Upper bits only      | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Х   | Χ   | High Z                             | High Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |



# **Ordering Information**

Cypress offers other versions of this type of product in many different configurations and features. The following table contains only the list of parts that are currently available. For a complete listing of all options, visit the Cypress website at <a href="http://www.cypress.com/products">http://www.cypress.com/products</a> or contact your local sales representative.

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices.

| Speed (ns) | Ordering Code     | Package<br>Name | Package Type                          | Operating<br>Range |
|------------|-------------------|-----------------|---------------------------------------|--------------------|
| 15         | CY7C1041BNL-15ZXC | 51-85087        | 44-pin TSOP Type II (Pb-free)         | Commercial         |
|            | CY7C1041BN-15ZXI  | Ī               | 44-pin TSOP Type II (Pb-free)         | Industrial         |
|            | CY7C1041BN-15VXI  | 51-85082        | 44-pin (400-Mil) Molded SOJ (Pb-free) |                    |
| 20         | CY7C1041BN-20ZSXA | 51-85087        | 44-pin TSOP Type II                   | Automotive-A       |

Please contact local sales representative regarding availability of these parts.

### **Package Diagrams**

### 44-pin (400-Mil) Molded SOJ (51-85082)







### Package Diagrams (continued)

### 44-Pin TSOP II (51-85087)



All products and company names mentioned in this document may be the trademarks of their respective holders.



# **Document History Page**

| Document Title: CY7C1041BN 256K x 16 Static RAM Document Number: 001-06496 |         |               |                    |                                                                                 |  |  |  |
|----------------------------------------------------------------------------|---------|---------------|--------------------|---------------------------------------------------------------------------------|--|--|--|
| REV.                                                                       | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change                                                           |  |  |  |
| **                                                                         | 424111  | See ECN       | NXR                | New Data Sheets                                                                 |  |  |  |
| *A                                                                         | 498575  | See ECN       | NXR                | Added Automotive-A operating range updated Ordering Information Table           |  |  |  |
| *B                                                                         | 2897061 | 03/22/10      | AJU                | Removed obsolete parts from ordering information table Updated package diagrams |  |  |  |
| *C                                                                         | 2906679 | 04/07/10      | NXR                | Removed inactive part CY7C1041BNL-20VXCT from the ordering information table.   |  |  |  |