## **CBT3253**

# Dual 1-of-4 FET multiplexer/demultiplexer Rev. 2 — 3 December 2014

**Product data sheet** 

#### 1. **General description**

The CBT3253 is a dual 1-of-4 high-speed TTL-compatible FET multiplexer/demultiplexer. The low ON-resistance of the switch allows inputs to be connected to outputs without adding propagation delay or generating additional ground bounce noise.

The select control inputs (S0, S1) can select the data path, when both output enable inputs (1<del>OE</del>, 2<del>OE</del>) are LOW. When n<del>OE</del> is HIGH, the switch terminals are in the high impedance OFF-state, independent of S0 and S1.

The CBT3253 is characterized for operation from -40 °C to +85 °C.

#### 2. Features and benefits

- $\blacksquare$  5  $\Omega$  switch connection between two ports
- TTL-compatible input levels
- Minimal propagation delay through the switch
- Latch-up protection exceeds 100 mA per JEDEC standard JESD78 class II level A
- ESD protection:
  - ◆ HBM JESD22-A114E exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V
  - CDM JESD22-C101C exceeds 1000 V
- Multiple package options
- Specified from -40 °C to +85 °C

#### 3. Ordering information

Table 1. **Ordering information** 

| Type number | Temperature range | Package   | Package                                                                                   |          |  |  |  |  |  |
|-------------|-------------------|-----------|-------------------------------------------------------------------------------------------|----------|--|--|--|--|--|
|             |                   | Name      | Description                                                                               | Version  |  |  |  |  |  |
| CBT3253D    | –40 °C to +85 °C  | SO16      | plastic small outline package; 16 leads;<br>body width 3.9 mm                             | SOT109-1 |  |  |  |  |  |
| CBT3253DB   | –40 °C to +85 °C  | SSOP16    | plastic shrink small outline package; 16 leads; body width 5.3 mm                         | SOT338-1 |  |  |  |  |  |
| CBT3253DS   | –40 °C to +85 °C  | SSOP16[1] | plastic shrink small outline package; 16 leads;<br>body width 3.9 mm; lead pitch 0.635 mm | SOT519-1 |  |  |  |  |  |
| CBT3253PW   | –40 °C to +85 °C  | TSSOP16   | plastic thin shrink small outline package; 16 leads; body width 4.4 mm                    | SOT403-1 |  |  |  |  |  |

[1] Also known as QSOP16.



### Dual 1-of-4 FET multiplexer/demultiplexer

### 4. Functional diagram



### **Dual 1-of-4 FET multiplexer/demultiplexer**

### 5. Pinning information

### 5.1 Pinning



### 5.2 Pin description

Table 2. Pin description

| Symbol             | Pin            | Description                |
|--------------------|----------------|----------------------------|
| 10E, 20E           | 1, 15          | output enable (active LOW) |
| S1, S0             | 2, 14          | select control input       |
| 1B4, 1B3, 1B2, 1B1 | 3, 4, 5, 6     | 1B outputs/inputs          |
| 1A                 | 7              | 1A input/output            |
| GND                | 8              | ground (0 V)               |
| 2A                 | 9              | 2A input/output            |
| 2B1, 2B2, 2B3, 2B4 | 10, 11, 12, 13 | 2B outputs/inputs          |
| V <sub>CC</sub>    | 16             | positive supply voltage    |

### **Dual 1-of-4 FET multiplexer/demultiplexer**

### 6. Functional description

Table 3. Function selection

H = HIGH voltage level; L = LOW voltage level; X = Don't care.

| Inputs |     |    |    | Switch                             |
|--------|-----|----|----|------------------------------------|
| 10E    | 2OE | S1 | S0 |                                    |
| Χ      | Н   | Х  | Х  | disconnect 1A to 1Bn and 2A to 2Bn |
| Н      | Х   | Х  | Х  | disconnect 1A to 1Bn and 2A to 2Bn |
| L      | L   | L  | L  | 1A to 1B1 and 2A to 2B1            |
| L      | L   | L  | Н  | 1A to 1B2 and 2A to 2B2            |
| L      | L   | Н  | L  | 1A to 1B3 and 2A to 2B3            |
| L      | L   | Н  | Н  | 1A to 1B4 and 2A to 2B4            |

### 7. Limiting values

### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions                                                          | Min  | Max  | Unit |
|------------------|-------------------------|---------------------------------------------------------------------|------|------|------|
| V <sub>CC</sub>  | supply voltage          |                                                                     | -0.5 | +7.0 | V    |
| VI               | input voltage           | [1]                                                                 | -0.5 | +7.0 | V    |
| I <sub>SW</sub>  | switch current          | continuous current through each switch                              | -    | 128  | mA   |
| I <sub>IK</sub>  | input clamping current  | V <sub>1</sub> < 0 V                                                | -50  | -    | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                     | -65  | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +85  ^{\circ}\text{C}$ |      |      |      |
|                  |                         | SO16 package                                                        | -    | 500  | mW   |
|                  |                         | SSOP16 package [3]                                                  | -    | 500  | mW   |
|                  |                         | TSSOP16 package                                                     | -    | 500  | mW   |

<sup>[1]</sup> The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

### 8. Recommended operating conditions

#### Table 5. Operating conditions

All unused control inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation.

| Symbol           | Parameter                | Conditions            | Min | Max | Unit |
|------------------|--------------------------|-----------------------|-----|-----|------|
| V <sub>CC</sub>  | supply voltage           |                       | 4.5 | 5.5 | V    |
| V <sub>IH</sub>  | HIGH-level input voltage |                       | 2.0 | -   | V    |
| $V_{IL}$         | LOW-level input voltage  |                       | -   | 0.8 | V    |
| T <sub>amb</sub> | ambient temperature      | operating in free-air | -40 | +85 | °C   |

<sup>[2]</sup> For SO16 package:  $P_{tot}$  derates linearly with 8 mW/K above 70 °C.

<sup>[3]</sup> For SSOP16 and TSSOP16 package:  $P_{tot}$  derates linearly with 5.5 mW/K above 70 °C.

#### **Dual 1-of-4 FET multiplexer/demultiplexer**

### 9. Static characteristics

Table 6. Static characteristics

 $T_{amb} = -40$  °C to +85 °C.

| Symbol               | Parameter                          | Conditions                                                                                | Min | Typ[1] | Max  | Unit |
|----------------------|------------------------------------|-------------------------------------------------------------------------------------------|-----|--------|------|------|
| V <sub>IK</sub>      | input clamping voltage             | $V_{CC} = 4.5 \text{ V}; I_I = -18 \text{ mA}$                                            | -   | -      | -1.2 | V    |
| V <sub>pass</sub>    | pass voltage                       | $V_I = V_{CC} = 5.0 \text{ V}; I_O = -100 \mu\text{A}$                                    | 3.6 | 3.9    | 4.2  | V    |
| l <sub>l</sub>       | input leakage current              | $V_{CC} = 5.5 \text{ V}; V_I = \text{GND or } 5.5 \text{ V}$                              | -   | -      | ±1   | μΑ   |
| I <sub>CC</sub>      | supply current                     | $V_{CC}$ = 5.5 V; $I_O$ = 0 mA; $V_I$ = $V_{CC}$ or GND                                   | -   | -      | 3    | μА   |
| Δl <sub>CC</sub>     | additional supply current          | per input; $V_{CC} = 5.5 \text{ V}$ ; one input at 3.4 V, other inputs at $V_{CC}$ or GND |     | -      | 2.5  | mA   |
| Cı                   | input capacitance                  | control pins; V <sub>I</sub> = 3 V or 0 V                                                 | -   | 4.5    | -    | pF   |
| C <sub>io(off)</sub> | off-state input/output capacitance | A port; $V_O = 3 \text{ V or } 0 \text{ V}$ ; $n\overline{OE} = V_{CC}$                   | -   | 11.4   | -    | pF   |
|                      |                                    | B port; $V_O = 3 \text{ V or } 0 \text{ V}$ ; $n\overline{OE} = V_{CC}$                   | -   | 3.8    | -    | pF   |
| C <sub>io(on)</sub>  | on-state input/output capacitance  | A port and B port                                                                         | -   | 18.6   | -    | pF   |
| R <sub>ON</sub>      | ON resistance                      | $V_{CC} = 4.5 \text{ V}$ [3]                                                              |     |        |      |      |
|                      |                                    | V <sub>I</sub> = 0 V; I <sub>I</sub> = 64 mA                                              | -   | 5      | 7    | Ω    |
|                      |                                    | V <sub>I</sub> = 0 V; I <sub>I</sub> = 30 mA                                              | -   | 5      | 7    | Ω    |
|                      |                                    | V <sub>I</sub> = 2.4 V; I <sub>I</sub> = -15 mA                                           | -   | 10     | 15   | Ω    |

<sup>[1]</sup> All typical values are measured at  $V_{CC}$  = 5 V;  $T_{amb}$  = 25 °C.

### 10. Dynamic characteristics

Table 7. Dynamic characteristics

 $T_{amb} = -40 \, ^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$ ;  $V_{CC} = 4.5 \, \text{V}$  to 5.5 V; for test circuit, see <u>Figure 6</u>.

| Symbol           | Parameter         | Conditions                           |                                             | Min | Max  | Unit |
|------------------|-------------------|--------------------------------------|---------------------------------------------|-----|------|------|
| t <sub>pd</sub>  | propagation delay | nA to nBn or nBn to nA; see Figure 4 | nA to nBn or nBn to nA; see Figure 4 [1][2] |     | 0.25 | ns   |
|                  |                   | Sn to nA; see Figure 4               | [1][2]                                      | 1.2 | 6.2  | ns   |
| t <sub>en</sub>  | enable time       | Sn to nBn; see Figure 5              | [2]                                         | 1.3 | 6.3  | ns   |
|                  |                   | nOE to nA or nBn; see Figure 5       | [2]                                         | 1.4 | 6.4  | ns   |
| t <sub>dis</sub> | disable time      | Sn to nBn; see Figure 5              | [2]                                         | 1.1 | 7.2  | ns   |
|                  |                   | nOE to nA or nBn; see Figure 5       | [2]                                         | 1.0 | 7    | ns   |

<sup>[1]</sup> This parameter is warranted but not production tested. The propagation delay is based on the RC time constant of the typical ON resistance of the switch and a load capacitance, when driven by an ideal voltage source (zero output impedance).

[2]  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .

<sup>[2]</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND.

<sup>[3]</sup> Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. The lowest voltage of the two (A or B) terminals determines the ON resistance.

### **Dual 1-of-4 FET multiplexer/demultiplexer**

### 11. AC waveforms



Measurement points are given in Table 8.

 $V_{OL}$  and  $V_{OH}$  are typical voltage output levels that occur with the output load.

Fig 4. The input (nA, nBn) to output (nBn, nA) or input (Sn) to output (nA) propagation delay times



Measurement points are given in <u>Table 8</u>.

 $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical voltage output levels that occur with the output load.

Fig 5. Enable and disable times

Table 8. Measurement points

| Supply voltage  | Input        |       | Output         |                         |                         |  |
|-----------------|--------------|-------|----------------|-------------------------|-------------------------|--|
| V <sub>CC</sub> | CC VI VM     |       | V <sub>M</sub> | V <sub>X</sub>          | V <sub>Y</sub>          |  |
| 4.5 V to 5.5 V  | GND to 3.0 V | 1.5 V | 1.5 V          | V <sub>OL</sub> + 0.3 V | V <sub>OH</sub> – 0.3 V |  |

### **Dual 1-of-4 FET multiplexer/demultiplexer**

### 12. Test information





Test data is given in Table 9.

Definitions for test circuit:

 $R_L$  = Load resistance.

 $C_L$  = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance should be equal to the output impedance  $Z_0$  of the pulse generator.

 $V_{\text{EXT}}$  = External voltage for measuring switching times.

Fig 6. Test circuit for measuring switching times

Table 9. Test data

| Supply voltage  | Input                                          | Load     |       | V <sub>EXT</sub> |                                                                         |       |                                     |
|-----------------|------------------------------------------------|----------|-------|------------------|-------------------------------------------------------------------------|-------|-------------------------------------|
| V <sub>CC</sub> | V <sub>I</sub> t <sub>r</sub> , t <sub>f</sub> |          | CL    | R <sub>L</sub>   | t <sub>PLH</sub> , t <sub>PHL</sub> t <sub>PLZ</sub> , t <sub>PZL</sub> |       | t <sub>PHZ</sub> , t <sub>PZH</sub> |
| 4.5 V to 5.5 V  | GND to 3.0 V                                   | ≤ 2.5 ns | 50 pF | 500 Ω            | open                                                                    | 7.0 V | open                                |

### **Dual 1-of-4 FET multiplexer/demultiplexer**

### 13. Package outline

SO16: plastic small outline package; 16 leads; body width 3.9 mm

SOT109-1



#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE<br>VERSION |        | REFER  | EUROPEAN | ISSUE DATE |            |                                 |
|--------------------|--------|--------|----------|------------|------------|---------------------------------|
|                    | IEC    | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |
| SOT109-1           | 076E07 | MS-012 |          |            |            | <del>99-12-27</del><br>03-02-19 |

Fig 7. Package outline SOT109-1 (SO16)

CBT3253

All information provided in this document is subject to legal disclaimers.

**CBT3253 NXP Semiconductors** 

### **Dual 1-of-4 FET multiplexer/demultiplexer**

SSOP16: plastic shrink small outline package; 16 leads; body width 5.3 mm

SOT338-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | b <sub>p</sub> | C            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L    | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|-----------------------|----------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2         | 0.21<br>0.05   | 1.80<br>1.65   | 0.25                  | 0.38<br>0.25   | 0.20<br>0.09 | 6.4<br>6.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 1.00<br>0.55     | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE<br>VERSION |     | REFER  | ENCES | EUROPEAN | ISSUE DATE |                                 |
|--------------------|-----|--------|-------|----------|------------|---------------------------------|
|                    | IEC | JEDEC  | JEITA |          | PROJECTION | ISSUE DATE                      |
| SOT338-1           |     | MO-150 |       |          |            | <del>99-12-27</del><br>03-02-19 |

Package outline SOT338-1 (SSOP16) Fig 8.

CBT3253 All information provided in this document is subject to legal disclaimers.

#### Dual 1-of-4 FET multiplexer/demultiplexer

SSOP16: plastic shrink small outline package; 16 leads; body width 3.9 mm; lead pitch 0.635 mm SOT519-1



Fig 9. Package outline SOT519-1 (SSOP16)

CBT3253 All information provided in this document is subject to legal disclaimers.

**CBT3253 NXP Semiconductors** 

### **Dual 1-of-4 FET multiplexer/demultiplexer**

TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm

SOT403-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E (2)      | е    | HE         | L | Lp           | Q          | ٧   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|-----------------------|--------------|------------|------------------|------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25                  | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9       | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.40<br>0.06     | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                 |   |
|----------|-----|--------|----------|------------|------------|---------------------------------|---|
| VERSION  | IEC | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |   |
| SOT403-1 |     | MO-153 |          |            |            | <del>99-12-27</del><br>03-02-18 |   |
|          |     |        |          |            |            |                                 | _ |

Fig 10. Package outline SOT403-1 (TSSOP16)

All information provided in this document is subject to legal disclaimers.

### Dual 1-of-4 FET multiplexer/demultiplexer

### 14. Abbreviations

#### Table 10. Abbreviations

| Acronym | Description                 |  |  |
|---------|-----------------------------|--|--|
| CDM     | Charged Device Model        |  |  |
| ESD     | ElectroStatic Discharge     |  |  |
| НВМ     | Human Body Model            |  |  |
| MM      | Machine Model               |  |  |
| TTL     | Transistor-Transistor Logic |  |  |

### 15. Revision history

### Table 11. Revision history

| Document ID    | Release date                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Data sheet status                                                           | Change notice | Supersedes  |  |  |  |  |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------|-------------|--|--|--|--|
| CBT3253 v.2    | 20141203                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Product data sheet                                                          | -             | CBT3253 v.1 |  |  |  |  |
| Modifications: | NXP Semicono                                                                                                                                                                                                                                                                                                                                                                                                                                                 | his data sheet has been redesi<br>ductors.<br>/e been adapted to the new co |               |             |  |  |  |  |
|                | <ul> <li><u>Section 1 "General description"</u>: text changed to align with the function of the device.</li> <li><u>Figure 1 "Logic diagram"</u>: schematic changed.</li> <li><u>Table 3 "Function selection"</u>: switch description changed to align with the function of the device.</li> <li><u>Table 6 "Static characteristics"</u>:         <ul> <li>C<sub>io(off)</sub>, A port: changed typical value from 23.5 pF to 11.4 pF</li> </ul> </li> </ul> |                                                                             |               |             |  |  |  |  |
|                | <ul> <li>C<sub>io(off)</sub>, B port: changed typical value from 6.5 pF to 3.8 pF</li> <li>added C<sub>io(on)</sub> specification</li> <li>Table 6 "Static characteristics": values for pass voltage modified.</li> </ul>                                                                                                                                                                                                                                    |                                                                             |               |             |  |  |  |  |
| CBT3253 v.1    | 20021104                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Product data sheet                                                          | -             | -           |  |  |  |  |

### **Dual 1-of-4 FET multiplexer/demultiplexer**

### 16. Legal information

#### 16.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 16.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 16.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

CBT3253

All information provided in this document is subject to legal disclaimers.

### **Dual 1-of-4 FET multiplexer/demultiplexer**

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 17. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

**CBT3253 NXP Semiconductors Dual 1-of-4 FET multiplexer/demultiplexer** 

18. Contents

18

| 1    | General description              |
|------|----------------------------------|
| 2    | Features and benefits            |
| 3    | Ordering information             |
| 4    | Functional diagram               |
| 5    | Pinning information              |
| 5.1  | Pinning                          |
| 5.2  | Pin description                  |
| 6    | Functional description           |
| 7    | Limiting values                  |
| 8    | Recommended operating conditions |
| 9    | Static characteristics           |
| 10   | Dynamic characteristics          |
| 11   | AC waveforms                     |
| 12   | Test information                 |
| 13   | Package outline                  |
| 14   | Abbreviations                    |
| 15   | Revision history                 |
| 16   | Legal information                |
| 16.1 | Data sheet status                |
| 16.2 | Definitions                      |
| 16.3 | Disclaimers                      |
| 16.4 | Trademarks14                     |
| 17   | Contact information 1/           |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

All rights reserved.