

**CY7C148** 

# 1Kx4 Static RAM

### Features

- Automatic power-down when deselected
- CMOS for optimum speed/power
- 35-ns access time
- Low active power □ 440 mW
- Low standby power (7C148)
   55 mW (all others)
- 5-volt power supply ± 10% tolerance, both commercial and military
- TTL-compatible inputs and outputs

### **Functional Description**

The CY7C148 is a high-performance CMOS static RAMs organized as 1024 by 4 bits. Easy memory expansion is provided by an active LOW chip select ( $\overline{CS}$ ) input and three-state outputs. The CY7C148 remains in a low-power mode as long as the device remains unselected; i.e., ( $\overline{CS}$ ) is HIGH, thus reducing the average power requirements of the device.

Writing to the device is accomplished when the chip select  $\overline{(CS)}$  and write enable (WE) inputs are both LOW. Data on the I/O pins (I/O<sub>0</sub> through I/O<sub>3</sub>) is written into the memory locations specified on the address pins (A<sub>0</sub> through A<sub>9</sub>).

Reading the device is accomplished by taking chip select  $\overline{(CS)}$  LOW while write enable (WE) remains HIGH. Under these conditions, the contents of the location specified on the address pins will appear on the four data I/O pins.

The I/O pins remain in a high-impedance state when chip select  $\overline{(CS)}$  is HIGH or write enable (WE) is LOW.



•



# **Pin Configuration**

| DIP<br>Top View                          |                                           |                                                    |  |                                                             |  |
|------------------------------------------|-------------------------------------------|----------------------------------------------------|--|-------------------------------------------------------------|--|
| A6 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9 | 18<br>17<br>16<br>15<br>14<br>13<br>12<br>11<br>10 |  | VCC<br>A7<br>A8<br>A9<br>I/O0<br>I/O1<br>I/O2<br>I/O3<br>WE |  |

## **Selection Guide**

| Description                    | 7C148-35   |    |
|--------------------------------|------------|----|
| Maximum Access Time (ns)       |            | 35 |
| Maximum Operating Current (mA) | Commercial | 80 |
| Maximum Standby Current (mA)   | Commercial | 10 |



## **Maximum Ratings**

Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested.

| Storage Temperature                                  | 65°C to+150°C  |
|------------------------------------------------------|----------------|
| Ambient Temperature with<br>Power Applied            | –55°C to+125°C |
| Supply Voltage to Ground Potential (Pin 18 to Pin 9) | 0.5V to+7.0V   |
| DC Voltage Applied to Outputs<br>in High Z State     | 0.5V to+7.0V   |

| DC Input Voltage                                           | 3.0V to +7.0V |
|------------------------------------------------------------|---------------|
| Output Current into Outputs (LOW)                          | 20 mA         |
| Static Discharge Voltage<br>(per MIL-STD-883, Method 3015) | >2001V        |
| Latch-Up Current                                           | >200 mA       |

## **Operating Range**

| Range Ambient<br>Temperature |              | V <sub>CC</sub> |
|------------------------------|--------------|-----------------|
| Commercial                   | 0°C to +70°C | $5V \pm 10\%$   |

## Electrical Characteristics Over the Operating Range<sup>[1]</sup>

| Paramotor       | Description                                 | Test Conditions                                                     |            |       | 7C14 | Unit |      |
|-----------------|---------------------------------------------|---------------------------------------------------------------------|------------|-------|------|------|------|
| Farameter       | Description                                 |                                                                     |            |       |      | Max. | Onit |
| V <sub>OH</sub> | Output HIGH Voltage                         | $V_{CC}$ = Min., $I_{OH}$ = -4.0 m                                  | A          |       | 2.4  |      | V    |
| V <sub>OL</sub> | Output LOW Voltage                          | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0 mA                    |            |       |      | 0.4  | V    |
| V <sub>IH</sub> | Input HIGH Voltage                          |                                                                     |            |       | 2.0  | 6.0  | V    |
| V <sub>IL</sub> | Input LOW Voltage                           |                                                                     |            |       | -3.0 | 0.8  | V    |
| I <sub>IX</sub> | Input Leakage Current                       | $GND \leq V_I \leq V_{CC}$                                          |            |       |      | 10   | μA   |
| I <sub>OZ</sub> | Output Leakage Current                      | $GND \leq V_O \leq V_{CC}$ Output                                   | Disabled   |       | -50  | 50   | μA   |
| Icc             | V <sub>CC</sub> Operating<br>Supply Current | Max. V <sub>CC</sub> , CS <u>≤</u> V <sub>IL</sub> ,<br>Output Open |            | Com'l |      | 80   | mA   |
| I <sub>SB</sub> | Automatic CS<br>Power-Down Current          | Max. V <sub>CC</sub> , CS ≥ V <sub>IH</sub>                         | 7C148 Only | Com'l |      | 10   | mA   |
| I <sub>PO</sub> | Peak Power-On<br>Current <sup>[1]</sup>     | Max. $V_{CC}$ , $\overline{CS} \ge V_{IH}$                          | 7C148 Only | Com'l |      | 10   | mA   |

### Capacitance<sup>[3]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8    | pF   |
| C <sub>OUT</sub> | Output Capacitance | v <sub>CC</sub> = 5.0v                  | 8    | pF   |

Notes

- A pull-up resistor to V<sub>CC</sub> on the CS input is required to keep the device deselected during V<sub>CC</sub> power-up. Otherwise current will exceed values given (CY7C148 only).
- 2. For test purposes, not more than 1 output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds.
- 3. Tested initially and after any design or process changes that may affect these parameters.



## AC Test Loads and Waveforms





### Switching Characteristics Over the Operating Range<sup>[1]</sup>

| Deremeter                      | Parameter Description                                       |    | 7C148-35 |      |  |  |
|--------------------------------|-------------------------------------------------------------|----|----------|------|--|--|
| Farameter                      |                                                             |    | Max.     | Unit |  |  |
| READ CYCLE                     |                                                             |    |          |      |  |  |
| t <sub>RC</sub>                | Address Valid to Address Do Not Care Time (Read Cycle Time) | 35 |          | ns   |  |  |
| t <sub>AA</sub>                | Address Valid to Data Out Valid Delay (Address Access Time) |    | 35       | ns   |  |  |
| t <sub>ACS1</sub>              | Chip Select LOW to Data Out Valid                           |    | 35       | ns   |  |  |
| t <sub>ACS2</sub>              |                                                             |    | 35       | ns   |  |  |
| t <sub>LZ</sub> [6]            | Chip Select LOW to Data Out On                              | 10 |          | ns   |  |  |
| t <sub>HZ</sub> [6]            | Chip Select HIGH to Data Out Off                            | 0  | 20       | ns   |  |  |
| t <sub>OH</sub>                | Address Unknown to Data Out Unknown Time                    | 0  |          | ns   |  |  |
| t <sub>PD</sub>                | Chip Select HIGH to Power-Down Delay                        |    | 30       | ns   |  |  |
| t <sub>PU</sub>                | Chip Select LOW to Power-Up Delay                           | 0  |          | ns   |  |  |
| WRITE CY                       | CLE                                                         |    |          |      |  |  |
| t <sub>WC</sub>                | Address Valid to Address Do Not Care<br>(Write Cycle Time)  | 35 |          | ns   |  |  |
| t <sub>WP</sub> <sup>[7]</sup> | Write Enable LOW to Write Enable HIGH                       | 30 |          | ns   |  |  |
| t <sub>WR</sub>                | Address Hold from Write End                                 | 5  |          | ns   |  |  |
| t <sub>WZ</sub> [6]            | Write Enable to Output in High Z                            | 0  | 8        | ns   |  |  |
| t <sub>DW</sub>                | Data in Valid to Write Enable HIGH                          | 20 |          | ns   |  |  |
| t <sub>DH</sub>                | Data Hold Time                                              | 0  |          | ns   |  |  |
| t <sub>AS</sub>                | Address Valid to Write Enable LOW                           | 0  |          | ns   |  |  |
| t <sub>CW</sub> <sup>[7]</sup> | Chip Select LOW to Write Enable HIGH                        | 30 |          | ns   |  |  |
| t <sub>OW</sub> <sup>[6]</sup> | Write Enable HIGH to Output in Low Z                        | 0  |          | ns   |  |  |
| t <sub>AW</sub>                | Address Valid to End of Write                               | 30 |          | ns   |  |  |

Notes:

4. Chip deselected greater than 25 ns prior to selection.

Chip deselected less than 25 ns prior to selection.
 Chip deselected less than 25 ns prior to selection.
 At any given temperature and voltage condition, t<sub>HZ</sub> is less than t<sub>LZ</sub> for all devices. Transition is measured ±500 mV from steady-state voltage with specified loading in part (b) of AC Test Loads.

The internal write time of the memory is defined by the overlap of  $\overline{CS}$  LOW and  $\overline{WE}$  LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going high. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. 7.



## Switching Waveforms



# Read Cycle No. 2 <sup>[8,10]</sup>



Write Cycle No.1 (WE Controlled)



 Notes

 8. WE is HIGH for read cycle.

 9. Device is continuously selected,  $\overline{CS} = V_{II...}$  

 10. Address valid prior to or coincident with CS transition LOW.



## Switching Waveforms (continued)



Note: 11. If  $\overline{\text{CS}}$  goes HIGH simultaneously with  $\overline{\text{WE}}$  HIGH, the output remains in a high-impedance state.



## **Typical DC and AC Characteristics**





## **Typical DC and AC Characteristics**



### **Ordering Information**

| Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type                 | Operating<br>Range |
|---------------|---------------|-----------------|------------------------------|--------------------|
| 35            | CY7C148-35PC  | P3              | 18-Lead (300-Mil) Molded DIP | Commercial         |

#### **Ordering Code Definitions**











### **Document History Page**

| Document Title: CY7C148 1K x 4 Static RAM<br>Document Number: 38-05059 |         |            |                    |                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|------------------------------------------------------------------------|---------|------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Rev.                                                                   | ECN No. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| **                                                                     | 110170  | 09/29/01   | SZV                | Change from Spec number: 38-00031 to 38-05059                                                                                                                                                                                                                                                                                                                                                              |  |  |
| *A                                                                     | 2894016 | 03/19/2010 | VKN                | Removed 25 ns speed bin<br>Removed Military product information<br>Changed the description of $I_{IX}$ from Input Load Current to<br>Input Leakage Current in DC Electrical Characteristics table<br>Removed $I_{OS}$ parameter from DC Electrical Characteristics table<br>Removed 18-pin (300-mil) CerDIP and 18-pin Rectangular Leadless Chip Carrier<br>packages<br>Updated ordering Information Table |  |  |
| *B                                                                     | 3051744 | 10/07/2010 | PRAS               | Removed inactive part CY7C149-45PC from all places it appeared.<br>Added Ordering Code Definition<br>Updated Package Diagram                                                                                                                                                                                                                                                                               |  |  |

### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

| Automotive               | cypress.com/go/automotive |  |
|--------------------------|---------------------------|--|
| Clocks & Buffers         | cypress.com/go/clocks     |  |
| Interface                | cypress.com/go/interface  |  |
| Lighting & Power Control | cypress.com/go/powerpsoc  |  |
|                          | cypress.com/go/plc        |  |
| Memory                   | cypress.com/go/memory     |  |
| Optical & Image Sensing  | cypress.com/go/image      |  |
| PSoC                     | cypress.com/go/psoc       |  |
| Touch Sensing            | cypress.com/go/touch      |  |
| USB Controllers          | cypress.com/go/USB        |  |
| Wireless/RF              | cypress.com/go/wireless   |  |

PSoC Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2001-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 38-05059 Rev. \*B

Revised October 7, 2010

Page 10 of 10

All products and company names mentioned in this document may be the trademarks of their respective holders.