





Tools & [Software](http://www.ti.com/product/CC115L?dcmp=dsproject&hqs=SWRS105sw&#desKit)



Texas **INSTRUMENTS** 

# **[CC115L](http://www.ti.com/product/cc115l?qgpn=cc115l)**

SWRS105B –MAY 2011–REVISED JUNE 2014

# **CC115L Value Line Transmitter**

## <span id="page-0-0"></span>**1 Device Overview**

## <span id="page-0-1"></span>**1.1 Features**

- **RF Performance General**
	- Programmable Output Power up to +12 dBm Few External Components; Fully Integrated
	- Programmable Data Rate from 0.6 to 600 kbps Frequency Synthesizer
	-
	- 2-FSK, 4-FSK, GFSK, and OOK Supported

- EN 300<br>En 300 21 Europe (Europe) and Fig. 2.1 (Europe) and Fig. 2.1 (Europe) and Fig. 2.1 (Europe) and Fig. 2.1 (Euro
- 15 (US)<br>Flexible Backet Length, and Automatic CBC Capport for Asynchronous and Synchronous Flexible Packet Length, and Automatic CRC Calculation Calculation Calculation Serial Transmit Mode for Backward

- **Low-Power Features**<br>Communication Protocols 200-nA Sleep Mode Current Consumption
	- Fast Startup Time; 240 μs From Sleep to TX Mode
	- 64-Byte TX FIFO

## **1.2 Applications**

- <span id="page-0-2"></span>Ultra Low-Power Wireless Applications Operating • Remote Controls in the 315-, 433-, 868-, 915-MHz ISM or SRD • Toys<br>Bands
- Wireless Alarm and Security Systems Active RFID
- Industrial Monitoring and Control

## <span id="page-0-3"></span>**1.3 Description**

- -
- Frequency Bands: 300–348 MHz, Green Package: RoHS Compliant and No
	- 387–464 MHz, and 779–928 MHz<br>2-FSK. 4-FSK. GFSK. and OOK Supported Small Size (QLP 4- x 4-mm Package, 20 Pins)
- **Digital Features**<br>- Suited for Systems Targeting Compliance with<br>EN 300 220 V2.3.1 (Europe) and FCC CFR Part
	- Compatibility with Existing Radio
	-
	-
	- Home and Building Automation
	-

The CC115L is a cost optimized sub-1 GHz RF transmitter. The circuit is based on the popular CC1101 RF transceiver, and RF performance characteristics are identical. The CC115L value line transmitter together with the CC113L value line receiver enables a low-cost RF link.

The RF transmitter is integrated with a highly configurable baseband modulator. The modem supports various modulation formats and has a configurable data rates from 0.6 to 600 kbps.

The CC115L provides extensive hardware support for packet handling, data buffering, and burst transmissions.

The main operating parameters and the 64-byte transmit FIFO of CC115L can be controlled through a serial peripheral interface (SPI). In a typical system, the CC115L will be used together with a microcontroller and a few additional passive components.



(1) For more information on these devices, see [Section 8,](#page-65-0) Mechanical Packaging and Orderable Information.



## <span id="page-1-1"></span>**1.4 Functional Block Diagram**

[Figure 1-1](#page-1-0) shows a functional block diagram of the device.



<span id="page-1-0"></span>**Figure 1-1. Functional Block Diagram**

Texas

**NSTRUMENTS** 

## **Table of Contents**





## <span id="page-3-0"></span>**2 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





## <span id="page-4-0"></span>**3 Terminal Configuration and Functions**

#### <span id="page-4-1"></span>**3.1 Pin Diagram**

The CC115L pinout is shown in [Figure 3-1](#page-4-2) and [Table 3-1.](#page-5-0) See [Section 5.16](#page-37-1) for details on the I/O configuration.



#### **NOTE**

<span id="page-4-2"></span>The exposed die attach pad must be connected to a solid ground plane as this is the main ground connection for the chip.

## <span id="page-5-0"></span>**3.2 Signal Descriptions**







## <span id="page-6-0"></span>**4 Specifications**

## **4.1 Absolute Maximum Ratings**

<span id="page-6-1"></span>Under no circumstances must the absolute maximum ratings be violated. Stress exceeding one or more of the limiting values may cause permanent damage to the device.



## **4.2 Handling Ratings**

<span id="page-6-2"></span>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V HBM allows safe manufacturing with a standard ESD control process.

#### **4.3 Recommended Operating Conditions**

<span id="page-6-3"></span>

#### <span id="page-6-5"></span>**4.4 General Characteristics**

<span id="page-6-4"></span>

## **4.5 Current Consumption**

<span id="page-7-0"></span> $T_A$  = 25°C, VDD = 3.0 V if nothing else stated. All measurement results are obtained using **[SWRR046](http://www.ti.com/lit/zip/SWRR046)** and [SWRR045](http://www.ti.com/lit/zip/SWRR045).



## *4.5.1 Typical TX Current Consumption over Temperature and Supply Voltage, 868 MHz*



## *4.5.2 Typical TX Current Consumption over Temperature and Supply Voltage, 915 MHz*





## <span id="page-8-0"></span>**4.6 RF Transmit Section**

T<sub>A</sub> = 25°C, VDD = 3.0 V, +10 dBm if nothing else stated. All measurement results are obtained using  $\overline{\rm SWRR046}$  $\overline{\rm SWRR046}$  $\overline{\rm SWRR046}$  and [SWRR045](http://www.ti.com/lit/zip/SWRR045).







## *4.6.1 Typical Variation in Output Power over Temperature and Supply Voltage, 868 MHz*



## *4.6.2 Typical Variation in Output Power over Temperature and Supply Voltage, 915 MHz*





## <span id="page-10-3"></span>**4.7 Crystal Oscillator**

<span id="page-10-0"></span> $T_A$  = 25°C, VDD = 3.0 V if nothing else is stated. All measurement results obtained using [SWRR046](http://www.ti.com/lit/zip/SWRR046) and [SWRR045.](http://www.ti.com/lit/zip/SWRR045)



## **4.8 Frequency Synthesizer Characteristics**

<span id="page-10-1"></span> $T_A = 25^{\circ}$ C, VDD = 3.0 V if nothing else is stated. All measurement results are obtained using [SWRR046](http://www.ti.com/lit/zip/SWRR046) and [SWRR045](http://www.ti.com/lit/zip/SWRR045). Minimum figures are given using a 27 MHz crystal. Typical and maximum figures are given using a 26 MHz crystal.



## **4.9 DC Characteristics**

<span id="page-10-2"></span> $T_A = 25^{\circ}$ C if nothing else stated.



Copyright © 2011–2014, Texas Instruments Incorporated *Specifications* 11

## <span id="page-11-2"></span>**4.10 Power-On Reset**

<span id="page-11-0"></span>For proper Power-On-Reset functionality the power supply should comply with the requirements in [Section 4.10](#page-11-2). Otherwise, the chip should be assumed to have unknown state until transmitting an SRES strobe over the SPI interface. See [Section 5.10.1,](#page-27-0) *Power-On Start-Up Sequence*, for further details.



## **4.11 Thermal Characteristics**

<span id="page-11-1"></span>



## <span id="page-12-0"></span>**5 Detailed Description**

### <span id="page-12-1"></span>**5.1 Overview**

The CC115L transmitter is based on direct synthesis of the RF frequency. The frequency synthesizer includes a completely on-chip LC VCO.

A crystal is to be connected to XOSC\_Q1 and XOSC\_Q2. The crystal oscillator generates the reference frequency for the synthesizer, as well as clocks for the ADC and the digital part.

A 4-wire SPI is used for configuration and data buffer access.

The digital baseband includes support for channel configuration, packet handling, and data buffering.

#### <span id="page-12-2"></span>**5.2 Functional Block Diagram**

A simplified block diagram of CC115L is shown in [Figure 5-1](#page-12-3).



<span id="page-12-3"></span>**Figure 5-1. CC115L Simplified Block Diagram**



## <span id="page-13-0"></span>**5.3 Configuration Overview**

CC115L can be configured to achieve optimum performance for many different applications. Configuration is done using the SPI interface. See [Section 5.5](#page-16-1) for more description of the SPI interface. The following key parameters can be programmed:

- Power-down / power up mode
- Crystal oscillator power-up / power-down
- Carrier frequency / RF channel
- Transmit mode
- Data rate
- Modulation format
- RF output power
- Data buffering with separate 64-byte TX FIFO
- Packet radio hardware support

Details of each configuration register can be found in [Section 5.19](#page-42-1).

[Figure 5-2](#page-14-0) shows a simplified state diagram that explains the main CC115L states together with typical usage and current consumption. For detailed information on controlling the CC115L state machine, and a complete state diagram, see [Section 5.10](#page-26-1).





<span id="page-14-0"></span>**Figure 5-2. Simplified Radio Control State Diagram with Typical Current Consumption**



## <span id="page-15-0"></span>**5.4 Configuration Software**

CC115L can be configured using the SmartRF™ Studio software **SWRC176**. The SmartRF Studio software is highly recommended for obtaining optimum register settings, and for evaluating performance and functionality.

After chip reset, all the registers have default values as shown [Section 5.19](#page-42-1). The optimum register setting might differ from the default value. After a reset all registers that shall be different from the default value therefore needs to be programmed through the SPI interface.



#### <span id="page-16-1"></span><span id="page-16-0"></span>**5.5 4-wire Serial Configuration and Data Interface**

CC115L is configured through a simple 4-wire SPI-compatible interface (SI, SO, SCLK and CSn) where CC115L is the slave. This interface is also used write buffered data. All transfers on the SPI interface are done most significant bit first.

All transactions on the SPI interface start with a header byte containing a  $R/\overline{W}$  bit, a burst access bit (B), and a 6-bit address (A $_{5}$ –A $_{0}$ ).

The CSn pin must be kept low during transfers on the SPI bus. If CSn goes high during the transfer of a header byte or during read/write from/to a register, the transfer will be cancelled. The timing for the address and data transfer on the SPI interface is shown in [Figure 5-3](#page-16-2) with reference to [Table 5-1](#page-16-3).

When CSn is pulled low, the MCU must wait until CC115L SO pin goes low before starting to transfer the header byte. This indicates that the crystal is running. Unless the chip was in the SLEEP or XOFF states, the SO pin will always go low immediately after taking CSn low.



**Figure 5-3. Configuration Registers Write and Read Operations**

<span id="page-16-3"></span><span id="page-16-2"></span>



#### **NOTE**

The minimum  $t_{sp,pd}$  figure in [Table 5-1](#page-16-3) can be used in cases where the user does not read the [CHIP\\_RDYn](#page-17-0) signal. CSn low to positive edge on SCLK when the chip is woken from power-down depends on the start-up time of the crystal being used. The 150 μs in [Table 5-1](#page-16-3) is the crystal oscillator start-up time measured on [SWRR046](http://www.ti.com/lit/zip/SWRR046) and [SWRR045](http://www.ti.com/lit/zip/SWRR045) using crystal AT-41CD2 from NDK.

#### <span id="page-17-1"></span>*5.5.1 Chip Status Byte*

When the header byte, data byte, or command strobe is sent on the SPI interface, the chip status byte is sent by the CC115L on the SO pin. The status byte contains key status signals, useful for the MCU. The first bit, s7, is the [CHIP\\_RDYn](#page-17-0) signal and this signal must go low before the first positive edge of SCLK. The [CHIP\\_RDYn](#page-17-0) signal indicates that the crystal is running.

Bits 6, 5, and 4 comprise the [STATE](#page-17-0) value. This value reflects the state of the chip. The XOSC and power to the digital core are on in the IDLE state, but all other modules are in power down. The frequency and channel configuration should only be updated when the chip is in this state.

The last four bits (3:0) in the status byte contains FIFO BYTES AVAILABLE. For these bits to give any valid information, the R/W bit in the header byte must be set to 0. The [FIFO\\_BYTES\\_AVAILABLE](#page-17-0) field contains the number of bytes that can be written to the TX FIFO. When [FIFO\\_BYTES\\_AVAILABLE=](#page-17-0)15, 15 or more bytes can be written.

[Table 5-2](#page-17-0) gives a status byte summary.

<span id="page-17-0"></span>

#### **Table 5-2. Status Byte Summary**



#### *5.5.2 Register Access*

The configuration registers on the CC115L are located on SPI addresses from 0x00 to 0x2E. [Table 5-14](#page-43-0) lists all configuration registers. It is highly recommended to use SmartRF Studio [SWRC176](http://www.ti.com/lit/zip/SWRC176) to generate optimum register settings. The detailed description of each register is found in [Section 5.19.1](#page-46-0) and [Section 5.19.2.](#page-53-0) All configuration registers can be both written to and read. The  $R/\overline{W}$  bit controls if the register should be written to or read. When writing to registers, the status byte is sent on the SO pin each time a header byte or data byte is transmitted on the SI pin. When reading from registers, the status byte is sent on the SO pin each time a header byte is transmitted on the SI pin.

Registers with consecutive addresses can be accessed in an efficient way by setting the burst bit (B) in the header byte. The address bits (A<sub>5</sub> - A<sub>0</sub>) set the start address in an internal address counter. This counter is incremented by one each new byte (every 8 clock pulses). The burst access is either a read or a write access and must be terminated by setting CSn high.

For register addresses in the range 0x30 - 0x3D, the burst bit is used to select between status registers when burst bit is one, and between command strobes when burst bit is zero (see [Section 5.5.3](#page-18-0)). Because of this, burst access is not available for status registers and they must be accessed one at a time. The status registers can only be read.

#### <span id="page-18-0"></span>*5.5.3 SPI Read*

When reading register fields over the SPI interface while the register fields are updated by the radio hardware (that is, [MARCSTATE](#page-55-0) or [TXBYTES](#page-55-1)), there is a small, but finite, probability that a single read from the register is being corrupt. As an example, the probability of any single read from [TXBYTES](#page-55-1) being corrupt, assuming the maximum data rate is used, is approximately 80 ppm. Refer to the CC115L Errata Notes [SWRZ037](http://www.ti.com/lit/pdf/SWRZ037) for more details.

#### *5.5.4 Command Strobes*

Command Strobes may be viewed as single byte instructions to CC115L. By addressing a command strobe register, internal sequences will be started. These commands are used to disable the crystal oscillator, enable transmit mode, enable calibration etc. The 11 command strobes are listed in [Table 5-13.](#page-42-2)

#### **NOTE**

An SIDLE strobe will clear all pending command strobes until IDLE state is reached. This means that if for example an SIDLE strobe is issued while the radio is in TX state, any other command strobes issued before the radio reaches IDLE state will be ignored.

The command strobe registers are accessed by transferring a single header byte (no data is being transferred). That is, only the R/W bit, the burst access bit (set to 0), and the six address bits (in the range 0x30 through 0x3D) are written. The  $R/\overline{W}$  bit should be set to zero if the [FIFO\\_BYTES\\_AVAILABLE](#page-17-0) field in the status byte should be interpreted.

When writing command strobes, the status byte is sent on the SO pin.

<span id="page-18-1"></span>A command strobe may be followed by any other SPI access without pulling CSn high. However, if an SRES strobe is being issued, one will have to wait for SO to go low again before the next header byte can be issued as shown in [Figure 5-4.](#page-18-1) The command strobes are executed immediately, with the exception of the SPWD and the SXOFF strobes, which are executed when CSn goes high.



**Figure 5-4. SRES Command Strobe**

## <span id="page-19-1"></span>*5.5.5 TX FIFO Access*

The 64-byte TX FIFO is accessed through the 0x3F address. The TX FIFO is write-only and the R $\overline{W}$  bit should therefore be zero.

The burst bit is used to determine if the TX FIFO access is a single byte access or a burst access. The single byte access method expects a header byte with the burst bit set to zero and one data byte. After the data byte, a new header byte is expected; hence CSn can remain low. The burst access method expects one header byte and then consecutive data bytes until terminating the access by setting CSn high.

The following header bytes access the FIFO:

- 0x3F: Single byte access to TX FIFO
- 0x7F: Burst access to TX FIFO

When writing to the TX FIFO, the status byte (see [Section 5.5.1](#page-17-1)) is output on SO for each new data byte as shown in [Figure 5-3](#page-16-2). This status byte can be used to detect TX FIFO underflow while writing data to the TX FIFO. Note that the status byte contains the number of bytes free before writing the byte in progress to the TX FIFO. When the last byte that fits in the TX FIFO is transmitted on SI, the status byte received concurrently on SO will indicate that one byte is free in the TX FIFO.

The TX FIFO may be flushed by issuing a SFTX command strobe. A SFTX command strobe can only be issued in the IDLE, or TXFIFO\_UNDERFLOW states. The TX FIFO is flushed when going to the SLEEP state.

[Figure 5-5](#page-19-0) gives a brief overview of different register access types possible.

## <span id="page-19-2"></span>*5.5.6 PATABLE Access*

The 0x3E address is used to access the PATABLE, which is used for selecting PA power control settings. The SPI expects one or two data bytes after receiving the address (the burst bit must be set if two bytes are to be written). For OOK, two bytes should be written to PATABLE; the first byte after the address will set the logic 0 power level and the second byte written will set the logic 1 power level. For all other modulations formats, only one byte should be written to PATABLE. Use SmartRF Studio [SWRC176](http://www.ti.com/lit/zip/SWRC176) or DN013 [SWRA168](http://www.ti.com/lit/pdf/SWRA168) for recommended register values for a given output power.

The PATABLE can also be read by setting the R/ $\overline{W}$  bit to 1. The read operation can be done as a single byte or burst access, depending on how many bytes should be read (one or two). Note that pulling CSn high will reset the index counter to zero, meaning that burst access needs to be used for reading/writing the second PATABLE entry. For the same reason, if one byte is written to the PATABLE and this value is to be read out, CSn must be set high before the read access in order to set the index counter back to zero.

The content of the PATABLE is lost when entering the SLEEP state, except for the first byte, meaning that if OOK is used, the PATABLE needs to be reprogrammed when waking up from SLEEP.

<span id="page-19-0"></span>

**Figure 5-5. Register Access Types**



#### <span id="page-20-0"></span>**5.6 Microcontroller Interface and Pin Configuration**

In a typical system, CC115L will interface to a microcontroller. This microcontroller must be able to:

- Program CC115L into different modes
- Write buffered data
- Read back status information through the 4-wire SPI-bus configuration interface (SI, SO, SCLK, and CSn)

#### *5.6.1 Configuration Interface*

The microcontroller uses four I/O pins for the SPI configuration interface (SI, SO, SCLK, and CSn). The SPI is described in [Section 5.5.](#page-16-1)

#### *5.6.2 General Control and Status Pins*

The CC115L has two dedicated configurable pins (GDO0 and GDO2) and one shared pin (GDO1) that can output internal status information useful for control software. These pins can be used to generate interrupts on the MCU. See [Section 5.16](#page-37-1) for more details on the signals that can be programmed.

GDO1 is shared with the SO pin in the SPI interface. The default setting for GDO1/SO is 3-state output. By selecting any other of the programming options, the GDO1/SO pin will become a generic pin. When CSn is low, the pin will always function as a normal SO pin.

In the synchronous and asynchronous serial modes, the GDO0 pin is used as a serial TX data input pin while in transmit mode.

### <span id="page-21-0"></span>**5.7 Data Rate Programming**

The data rate used when transmitting is programmed by the [MDMCFG3](#page-49-0).DRATE\_M and the [MDMCFG4.](#page-49-1)DRATE\_E configuration registers. The data rate is given by the formula below. As the formula shows, the programmed data rate depends on the crystal frequency.

$$
R_{DATA} = \frac{(256 + DRATE_{M}) \cdot 2^{DRATE_{L}E}}{2^{28}} \cdot f_{XOSC}
$$
 (1)

The following approach can be used to find suitable values for a given data rate:

DRATE 
$$
E = \log_2 \left( \frac{R_{\text{DATA}} \cdot 2^{20}}{f_{\text{XOSC}}} \right)
$$
\nCPATE M

\nRDATA  $\cdot 2^{28}$ 

\nQDE

$$
DRATE \_ M = \frac{R_{DATA} \cdot 2^{28}}{f_{XOSC} \cdot 2^{DRATE} - E} - 256
$$
\n
$$
\tag{3}
$$

If DRATE\_M is rounded to the nearest integer and becomes 256, increment DRATE\_E and use DRATE\_ $M = 0$ .

The data rate can be set from 0.6 kBaud to 500 kBaud with the minimum step size according to [Table 5-3](#page-21-1). See [Section 4.4](#page-6-5) for the minimum and maximum data rates for the different modulation formats.

<span id="page-21-1"></span>

#### **Table 5-3. Data Rate Step Size (Assuming a 26-MHz Crystal)**



#### <span id="page-22-0"></span>**5.8 Packet Handling Hardware Support**

The CC115L has built-in hardware support for packet oriented radio protocols. The packet handler can be configured to add the following elements to the packet stored in the TX FIFO:

- A programmable number of preamble bytes
- A two byte synchronization (sync) word. Can be duplicated to give a 4-byte sync word. It is not possible to only insert preamble or only insert a sync word
- A CRC checksum computed over the data field.
- In a system where the CC115L is transmitting packets to the CC110L, CC113L or CC1101, the recommended setting is 4- byte preamble and 4-byte sync word, except for 500 kBaud data rate where the recommended preamble length is 8 bytes.

#### **NOTE**

Register fields that control the packet handling features should only be altered when CC115L is in the IDLE state.

#### *5.8.1 Packet Format*

The format of the data packet can be configured and consists of the following items (see [Figure 5-6\)](#page-22-1):

- **Preamble**
- Synchronization word
- Optional length byte
- Optional address byte
- Payload
- Optional 2 byte CRC



#### **Figure 5-6. Packet Format**

<span id="page-22-1"></span>The preamble pattern is an alternating sequence of ones and zeros (10101010…). The minimum length of the preamble is programmable through the value of [MDMCFG1](#page-50-0).NUM\_PREAMBLE. When enabling TX, the modulator will start transmitting the preamble. When the programmed number of preamble bytes has been transmitted, the modulator will send the sync word and then data from the TX FIFO if data is available. If the TX FIFO is empty, the modulator will continue to send preamble bytes until the first byte is written to the TX FIFO. The modulator will then send the sync word and then the data bytes.

The synchronization word is a two-byte value set in the [SYNC1](#page-47-0) and [SYNC0](#page-47-1) registers. If the CC110L, CC113L, or CC1101 are used at the receiving end, they will need the sync word for byte synchronization of the incoming packet. The synchronization word is automatically inserted by the CC115L. A one-byte sync word can be emulated by setting the [SYNC1](#page-47-0) value to the preamble pattern. It is also possible to emulate a 32 bit sync word by setting [MDMCFG2.](#page-50-1)SYNC\_MODE to 3. The sync word will then be repeated twice.

CC115L supports both constant packet length protocols and variable length protocols. Variable or fixed packet length mode can be used for packets up to 255 bytes. For longer packets, infinite packet length mode must be used.

Copyright © 2011–2014, Texas Instruments Incorporated *Detailed Description* 23

Fixed packet length mode is selected by setting [PKTCTRL0](#page-47-2).LENGTH\_CONFIG=0. The desired packet length is set by the [PKTLEN](#page-47-3) register. This value must be different from 0.

In variable packet length mode, [PKTCTRL0.](#page-47-2)LENGTH\_CONFIG=1, the packet length is configured by the first byte transmitted after the sync word. The packet length is defined as the payload data, excluding the length byte and the optional CRC. The [PKTLEN](#page-47-3) value must be different from 0.

With [PKTCTRL0](#page-47-2).LENGTH CONFIG=2, the packet length is set to infinite and transmission will continue until turned off manually. As described in , this can be used to support packet formats with different length configuration than natively supported by CC115L. One should make sure that TX mode is not turned off during the transmission of the first half of any byte. Refer to the CC115L Errata Notes [SWRZ036](http://www.ti.com/lit/pdf/SWRZ036) for more details.

#### **NOTE**

The minimum packet length supported (excluding the optional length byte and CRC) is one byte of payload data.

#### **5.8.1.1 Packet Length > 255**

The packet automation control register, [PKTCTRL0,](#page-47-2) can be reprogrammed during TX. This opens the possibility to transmit packets that are longer than 256 bytes and still be able to use the packet handling hardware support. At the start of the packet, the infinite packet length mode ( [PKTCTRL0](#page-47-2).LENGTH\_CONFIG=2) must be active and the [PKTLEN](#page-47-3) register is set to mod(length, 256). When less than 256 bytes remains of the packet, the MCU disables infinite packet length mode and activates fixed packet length mode ( [PKTCTRL0.](#page-47-2)LENGTH\_CONFIG=0). When the internal byte counter reaches the [PKTLEN](#page-47-3) value, the transmission ends (the radio enters the state determined by TXOFF MODE). Automatic CRC appending/checking can also be used (by setting [PKTCTRL0](#page-47-2).CRC\_EN=1).

When for example a 600-byte packet is to be transmitted, the MCU should do the following (see [Figure 5-](#page-23-0) [7\)](#page-23-0).

- Set [PKTCTRL0](#page-47-2).LENGTH\_CONFIG=2.
- Pre-program the [PKTLEN](#page-47-3) register to mod(600, 256) = 88.
- Transmit at least 345 bytes (600 255), for example by filling the 64-byte TX FIFO six times (384 bytes transmitted).
- Set [PKTCTRL0](#page-47-2).LENGTH\_CONFIG=0.
- The transmission ends when the packet counter reaches 88. A total of 600 bytes are transmitted.

Internal byte counter in packet handler counts from 0 to 255 and then starts at 0 again

<span id="page-23-0"></span>

**Figure 5-7. Packet Length > 255**



### *5.8.2 Packet Handling*

The payload that is to be transmitted must be written into the TX FIFO. The first byte written must be the length byte when variable packet length is enabled. The length byte has a value equal to the payload of the packet (including the optional address byte). If the receiver is the CC110L, CC113L, or CC1101, and address recognition is enabled, the second byte written to the TX FIFO must be the address byte.

If fixed packet length is enabled, the first byte written to the TX FIFO should be the address (assuming the receiver uses address recognition).

The modulator will first send the programmed number of preamble bytes. If data is available in the TX FIFO, the modulator will send the two-byte (optionally 4-byte) sync word followed by the payload in the TX FIFO. If CRC is enabled, the checksum is calculated over all the data pulled from the TX FIFO, and the result is sent as two extra bytes following the payload data. If the TX FIFO runs empty before the complete packet has been transmitted, the radio will enter TXFIFO\_UNDERFLOW state. The only way to exit this state is by issuing an SFTX strobe. Writing to the TX FIFO after it has underflowed will not restart TX mode.

#### *5.8.3 Packet Handling in Firmware*

When implementing a packet oriented radio protocol in firmware, the MCU needs to know when a packet has been transmitted. Additionally, for packets longer than 64 bytes, the TX FIFO needs to be refilled while in TX. This means that the MCU needs to know the number of bytes that can be written to the TX FIFO. There are two possible solutions to get the necessary status information:

a. Interrupt Driven Solution

The GDO pins can be used to give an interrupt when a sync word has been transmitted or when a complete packet has been transmitted by setting IOCFGx.GDOx\_CFG=0x06. In addition, there are two configurations for the IOCFGx.GDOx\_CFG register that can be used as an interrupt source to provide information on how many bytes that are in the TX FIFO (IOCFGx.GDOx\_CFG=0x02 and IOCFGx.GDOx\_CFG=0x03). See [Table 5-12](#page-37-2) for more information.

#### b. SPI Polling

The [PKTSTATUS](#page-55-2) register can be polled at a given rate to get information about the current GDO2 and GDO0 values respectively. The [TXBYTES](#page-55-1) registers can be polled at a given rate to get information about the number of bytes in the and TX FIFO. Alternatively, the number of bytes in the TX FIFO can be read from the chip status byte returned on the MISO line each time a header byte, data byte, or command strobe is sent on the SPI bus.

It is recommended to employ an interrupt driven solution due to a small, but finite, probability that a single read from registers [PKTSTATUS](#page-55-2) and [TXBYTES](#page-55-1) is being corrupt. The same is the case when reading the chip status byte (see [Section 5.5.3](#page-18-0) and the CC115L Errata Notes [SWRZ036](http://www.ti.com/lit/pdf/SWRZ036)).

<span id="page-25-0"></span>**5.9 Modulation Formats**

**[CC115L](http://www.ti.com/product/cc115l?qgpn=cc115l)**

# *5.9.1 Frequency Shift Keying*

[MDMCFG2.](#page-50-1)MANCHESTER\_EN=1.

CC115L supports 2-(G)FSK and 4-FSK modulation. When selecting 4-FSK, the preamble and sync word is sent using 2-FSK (see [Figure 5-8\)](#page-25-1).

CC115L supports amplitude, frequency, and phase shift modulation formats. The desired modulation

Optionally, the data stream can be Manchester coded by the modulator by setting

**NOTE**

The frequency deviation is programmed with the DEVIATION M and DEVIATION E values in the [DEVIATN](#page-51-0) register. The value has an exponent/mantissa form, and the resultant deviation is given by:

$$
f_{\text{dev}} = \frac{f_{\text{XOSC}}}{2^{17}} \cdot (8 + \text{DEVIATION}_M) \cdot 2^{\text{DEVIATION}_E}
$$

format is set in the [MDMCFG2](#page-50-1).MOD\_FORMAT register.

The symbol encoding is shown in [Table 5-4.](#page-25-2)

## **Table 5-4. Symbol Encoding for 2-FSK/GFSK and 4-FSK Modulation**

<span id="page-25-2"></span>



**Figure 5-8. Data Sent Over the Air ( [MDMCFG2](#page-50-1).MOD\_FORMAT=100)**

## <span id="page-25-1"></span>*5.9.2 Amplitude Modulation*

The amplitude modulation supported by CC115L is On-Off Keying (OOK). OOK modulation simply turns the PA on or off to modulate ones and zeros respectively.

The [DEVIATN](#page-51-0) register setting has no effect when using OOK.

NSTRUMENTS

EXAS



#### <span id="page-26-1"></span><span id="page-26-0"></span>**5.10 Radio Control**



**Figure 5-9. Complete Radio Control State Diagram**

<span id="page-26-2"></span>CC115L has a built-in state machine that is used to switch between different operational states (modes). The change of state is done either by using command strobes or by internal events such as TX FIFO underflow.

A simplified state diagram, together with typical usage and current consumption, is shown in [Figure 5-2.](#page-14-0) The complete radio control state diagram is shown in [Figure 5-9](#page-26-2). The numbers refer to the state number readable in the [MARCSTATE](#page-55-0) status register. This register is primarily for test purposes.

#### <span id="page-27-0"></span>*5.10.1 Power-On Start-Up Sequence*

When the power supply is turned on, the system must be reset. This is achieved by one of the two sequences described below, that is, automatic power-on reset (POR) or manual reset. After the automatic power-on reset or manual reset, it is also recommended to change the signal that is output on the GDO0 pin. The default setting is to output a clock signal with a frequency of CLK\_XOSC/192. However, to optimize performance in TX, an alternative GDO setting from the settings found in [Table 5-12](#page-37-2) should be selected.

#### **5.10.1.1 Automatic POR**

A power-on reset circuit is included in the CC115L. The minimum requirements stated in [Section 4.10](#page-11-2) must be followed for the power-on reset to function properly. The internal power-up sequence is completed when [CHIP\\_RDYn](#page-17-0) goes low. CHIP\_RDYn is observed on the SO pin after CSn is pulled low. See [Section 5.5.1](#page-17-1) for more details on [CHIP\\_RDYn.](#page-17-0)

When the CC115L reset is completed, the chip will be in the IDLE state and the crystal oscillator will be running. If the chip has had sufficient time for the crystal oscillator to stabilize after the power-on-reset, the SO pin will go low immediately after taking CSn low. If CSn is taken low before reset is completed, the SO pin will first go high, indicating that the crystal oscillator is not stabilized, before going low as shown in [Figure 5-10](#page-27-1).



**Figure 5-10. Power-On Reset with SRES**

#### <span id="page-27-1"></span>**5.10.1.2 Manual Reset**

The other global reset possibility on CC115L uses the SRES command strobe. By issuing this strobe, all internal registers and states are set to the default, IDLE state. The manual power-up sequence is as follows (see [Figure 5-11](#page-27-2)):

- Set SCLK = 1 and  $SI = 0$ .
- Strobe CSn low / high.
- Hold CSn low and then high for at least 40 µs relative to pulling CSn low
- Pull CSn low and wait for SO to go low ( [CHIP\\_RDYn\)](#page-17-0).
- Issue the SRES strobe on the SI line.
- When SO goes low again, reset is complete and the chip is in the IDLE state.

<span id="page-27-2"></span>XOSC and voltage regulator switched on



**Figure 5-11. Power-On Reset with SRES**



#### **NOTE**

The above reset procedure is only required just after the power supply is first turned on. If the user wants to reset the CC115L after this, it is only necessary to issue an SRES command strobe.

#### *5.10.2 Crystal Control*

The crystal oscillator (XOSC) is either automatically controlled or always on, if [MCSM0](#page-52-0).XOSC\_FORCE\_ON is set.

In the automatic mode, the XOSC will be turned off if the SXOFF or SPWD command strobes are issued; the state machine then goes to XOFF or SLEEP respectively. This can only be done from the IDLE state. The XOSC will be turned off when CSn is released (goes high). The XOSC will be automatically turned on again when CSn goes low. The state machine will then go to the IDLE state. The SO pin on the SPI interface must be pulled low before the SPI interface is ready to be used as described in [Section 5.5.1](#page-17-1).

If the XOSC is forced on, the crystal will always stay on even in the SLEEP state.

Crystal oscillator start-up time depends on crystal ESR and load capacitances. The electrical specification for the crystal oscillator can be found in [Section 4.7](#page-10-3).

#### *5.10.3 Voltage Regulator Control*

The voltage regulator to the digital core is controlled by the radio controller. When the chip enters the SLEEP state which is the state with the lowest current consumption, the voltage regulator is disabled. This occurs after CSn is released when a SPWD command strobe has been sent on the SPI interface. The chip is then in the SLEEP state. Setting CSn low again will turn on the regulator and crystal oscillator and make the chip enter the IDLE state.

## *5.10.4 Transmit Mode (TX)*

Transmit mode is activated directly by the MCU by using the STX command strobe.

The frequency synthesizer must be calibrated regularly. CC115L has one manual calibration option (using the SCAL strobe), and three automatic calibration options that are controlled by the [MCSM0](#page-52-0).FS\_AUTOCAL setting:

- Calibrate when going from IDLE to TX (or FSTXON)
- Calibrate when going from TX to IDLE automatically (not forced in IDLE by issuing an SIDLE strobe)
- Calibrate every fourth time when going from TX to IDLE automatically (not forced in IDLE by issuing an SIDLE strobe)

If the radio goes from TX to IDLE by issuing an SIDLE strobe, calibration will not be performed. The calibration takes a constant number of XOSC cycles; see [Table 5-5](#page-30-0) for timing details regarding calibration.

When TX is active the chip will remain in the TX state until the current packet has been successfully transmitted. Then the state will change as indicated by the [MCSM1](#page-51-1).TXOFF\_MODE setting. The possible destinations are:

- IDLE
- FSTXON: Frequency synthesizer on and ready at the TX frequency. Activate TX with STX
- TX: Start sending preamble

The SIDLE command strobe can always be used to force the radio controller to go to the IDLE state.

#### *5.10.5 Timing*

#### **5.10.5.1 Overall State Transition Times**

The main radio controller needs to wait in certain states in order to make sure that the internal analog/digital parts have settled down and are ready to operate in the new states. A number of factors are important for the state transition times:

- The crystal oscillator frequency,  $f_{xose}$
- OOK used or not
- The data rate in cases where OOK is used
- The value of the [TEST0](#page-54-1), [TEST1](#page-54-2), and [FSCAL3](#page-53-1) registers

[Table 5-5](#page-30-0) shows timing in crystal clock cycles for key state transitions.

Note that the TX to IDLE transition time is a function of data rate (f<sub>baudrate</sub>). When OOK is used (that is, [FREND0](#page-52-1).PA\_POWER=001b), TX to IDLE will require  $1/8\times f$  baudrate longer times than the time stated in [Table 5-5](#page-30-0).

#### <span id="page-30-0"></span>**Table 5-5. Overall State Transition Times [Example for 26-MHz Crystal Oscillator, 250 kBaud Data Rate, and [TEST0](#page-54-1) = 0x0B (Maximum Calibration Time)].**



## **5.10.5.2 Frequency Synthesizer Calibration Time**

[Table 5-6](#page-30-1) summarizes the frequency synthesizer (FS) calibration times for possible settings of [TEST0](#page-54-1) and [FSCAL3.](#page-53-1)CHP\_CURR\_CAL\_EN. Setting [FSCAL3](#page-53-1).CHP\_CURR\_CAL\_EN to 00b disables the charge pump calibration stage. [TEST0](#page-54-1) is set to the values recommended by SmartRF Studio software [SWRC176](http://www.ti.com/lit/pdf/SWRC176). The possible values for [TEST0](#page-54-1) when operating with different frequency bands are 0x09 and 0x0B. SmartRF Studio software always sets [FSCAL3.](#page-53-1)CHP\_CURR\_CAL\_EN to 10b.

The calibration time can be reduced from 712/724  $\mu$ s to 145/157  $\mu$ s. See [Section 5.18.2](#page-40-1) for more details.

#### **Table 5-6. Frequency Synthesizer Calibration Times (26- and 27-MHz Crystal)**

<span id="page-30-1"></span>



## <span id="page-31-0"></span>**5.11 TX FIFO**

The CC115L contains a 64-byte TX FIFO for data to be transmitted and the SPI interface is used to write to the TX FIFO (see [Section 5.5.5](#page-19-1) for more details). The FIFO controller will detect underflow in the TX FIFO.

When writing to the TX FIFO it is the responsibility of the MCU to avoid TX FIFO overflow. A TX FIFO overflow will result in an error in the TX FIFO content.

The chip status byte that is available on the SO pin while transferring the SPI header and contains the fill grade of the TX FIFO if the access is a write operation. [Section 5.5.1](#page-17-1) contains more details on this.

The number of bytes in the TX FIFO can be read from the status registers [TXBYTES](#page-55-1).NUM\_TXBYTES.

The 4-bit [FIFOTHR.](#page-47-4)FIFO\_THR setting is used to program threshold points in the TX FIFO.

[Table 5-7](#page-31-1) lists the 16 FIFO\_THR settings and the corresponding thresholds for the TX FIFO.

<span id="page-31-1"></span>

| FIFO_THR  | <b>Bytes in TX FIFO</b> |
|-----------|-------------------------|
| 0(0000)   | 61                      |
| 1(0001)   | 57                      |
| 2(0010)   | 53                      |
| 3(0011)   | 49                      |
| 4 (0100)  | 45                      |
| 5(0101)   | 41                      |
| 6(0110)   | $37\,$                  |
| 7(0111)   | 33                      |
| 8 (1000)  | 29                      |
| 9(1001)   | 25                      |
| 10 (1010) | 21                      |
| 11 (1011) | 17                      |
| 12 (1100) | 13                      |
| 13 (1101) | $\boldsymbol{9}$        |
| 14 (1110) | $\sqrt{5}$              |
| 15 (1111) | $\overline{1}$          |

**Table 5-7. FIFO\_THR Settings and the Corresponding FIFO Thresholds**

A signal will assert when the number of bytes in the TX FIFO is equal to or higher than the programmed threshold. This signal can be viewed on the GDO pins (see [Table 5-12\)](#page-37-2).

[Figure 5-12](#page-32-0) shows the number of bytes in the TX FIFO when the threshold signal toggles in the case of FIFO THR=13. [Figure 5-13](#page-32-1) shows the signal on the GDO pin as the TX FIFO is filled above the threshold, and then drained below in the case of FIFO\_THR=13.









<span id="page-32-1"></span><span id="page-32-0"></span>**Figure 5-13. Number of Bytes in TX FIFO vs. the GDO Signal (GDOx\_CFG=0x02 and FIFO\_THR=13)**

## <span id="page-33-0"></span>**5.12 Frequency Programming**

The frequency programming in CC115L is designed to minimize the programming needed when changing frequency.

To set up a system with channel numbers, the desired channel spacing is programmed with the [MDMCFG0.](#page-51-2)CHANSPC M and [MDMCFG1.](#page-50-0)CHANSPC E registers. The channel spacing registers are mantissa and exponent respectively. The base or start frequency is set by the 24 bit frequency word located in the [FREQ2,](#page-48-0) [FREQ1](#page-48-1), and [FREQ0](#page-49-2) registers. This word will typically be set to the center of the lowest channel frequency that is to be used.

The desired channel number is programmed with the 8-bit channel number register, [CHANNR](#page-48-2).CHAN, which is multiplied by the channel offset. The resultant carrier frequency is given by:

$$
f_{\text{carrier}} = \frac{f_{\text{XOSC}}}{2^{16}} \cdot (\text{FREA} + \text{CHAN} \cdot ((256 + \text{CHANSPC}_M) \cdot 2^{\text{CHANSPC}_2 - 2}))
$$
\n(5)

With a 26 MHz crystal the maximum channel spacing is 405 kHz. To get that is, 1-MHz channel spacing, one solution is to use 333 kHz channel spacing and select each third channel in [CHANNR.](#page-48-2)CHAN.

The preferred IF frequency is programmed with the FSCTRL1.FREQ\_IF register. The IF frequency is given by:

$$
f_{IF} = \frac{f_{XOSC}}{2^{10}} \cdot FREQ_IIF
$$
 (6)

If any frequency programming register is altered when the frequency synthesizer is running, the synthesizer may give an undesired response. Hence, the frequency should only be updated when the radio is in the IDLE state.



## <span id="page-34-0"></span>**5.13 VCO**

The VCO is completely integrated on-chip.

#### *5.13.1 VCO and PLL Self-Calibration*

The VCO characteristics vary with temperature and supply voltage changes as well as the desired operating frequency. In order to ensure reliable operation, CC115L includes frequency synthesizer selfcalibration circuitry. This calibration should be done regularly, and must be performed after turning on power and before using a new frequency (or channel). The number of XOSC cycles for completing the PLL calibration is given in [Table 5-5.](#page-30-0)

The calibration can be initiated automatically or manually. The synthesizer can be automatically calibrated each time the synthesizer is turned on, or each time the synthesizer is turned off automatically. This is configured with the [MCSM0](#page-52-0).FS AUTOCAL register setting. In manual mode, the calibration is initiated when the SCAL command strobe is activated in the IDLE mode.

#### **NOTE**

The calibration values are maintained in SLEEP mode, so the calibration is still valid after waking up from SLEEP mode unless supply voltage or temperature has changed significantly.

To check that the PLL is in lock, the user can program register IOCFGx.GDOx\_CFG to 0x0A, and use the lock detector output available on the GDOx pin as an interrupt for the MCU  $(x = 0, 1, or 2)$ . A positive transition on the GDOx pin means that the PLL is in lock. As an alternative the user can read register [FSCAL1.](#page-53-2) The PLL is in lock if the register content is different from 0x3F. Refer also to the CC115L Errata Notes [SWRZ037](http://www.ti.com/lit/pdf/SWRZ037).

For more robust operation, the source code could include a check so that the PLL is re-calibrated until PLL lock is achieved if the PLL does not lock the first time.

#### <span id="page-34-1"></span>**5.14 Voltage Regulators**

CC115L contains several on-chip linear voltage regulators that generate the supply voltages needed by low-voltage modules. These voltage regulators are invisible to the user, and can be viewed as integral parts of the various modules. The user must however make sure that the absolute maximum ratings and required pin voltages in [Table 3-1](#page-5-0) and [Table 5-1](#page-16-3) are not exceeded.

By setting the CSn pin low, the voltage regulator to the digital core turns on and the crystal oscillator starts. The SO pin on the SPI interface must go low before the first positive edge of SCLK (setup time is given in [Table 5-1](#page-16-3)).

If the chip is programmed to enter power-down mode (SPWD strobe issued), the power will be turned off after CSn goes high. The power and crystal oscillator will be turned on again when CSn goes low.

The voltage regulator for the digital core requires one external decoupling capacitor.

The voltage regulator output should only be used for driving the CC115L.



#### <span id="page-35-0"></span>**5.15 Output Power Programming**

The RF output power level from the device has two levels of programmability. The PATABLE register can hold two user selected output power settings and the [FREND0](#page-52-1).PA\_POWER value selects the PATABLE entry to use (0 or 1). PATABLE must be programmed in burst mode if writing to other entries than PATABLE[0]. See [Section 5.5.6](#page-19-2) for more programming details.

For OOK modulation, [FREND0](#page-52-1).PA\_POWER should be 1 and the logic 0 and logic 1 power levels shall be programmed to index 0 and 1 respectively. For all other modulation formats, the desired output power should be programmed to index 0.

[Table 5-8](#page-35-1) contains the recommended PATABLE settings for various output levels and frequency bands. DN013 [SWRA168](http://www.ti.com/lit/pdf/SWRA168) gives the complete tables for the different frequency bands using multi-layer inductors. Using PA settings from 0x61 to 0x6F is not allowed. [Table 5-11](#page-36-0) contains output power and current consumption for default PATABLE setting (0xC6). The measurements are done on [SWRR045](http://www.ti.com/lit/zip/SWRR045).

#### **NOTE**

All content of the PATABLE except for the first byte (index 0) is lost when entering the SLEEP state.

#### <span id="page-35-1"></span>**Table 5-8. Optimum PATABLE Settings for Various Output Power Levels Using Wire-Wound Inductors in 868- and 915-MHz Frequency Bands**



#### **Table 5-9. Output Power and Current Consumption for Default PATABLE Setting Using Wire-Wound Inductors in 868- and 915-MHz Frequency Bands**



#### **Table 5-10. Optimum PATABLE Settings for Various Output Power Levels Using Multi-layer Inductors in 868- and 915-MHz Frequency Bands**



#### **Table 5-11. Output Power and Current Consumption for Default PATABLE Setting Using Multi-layer Inductors in 868- and 915-MHz Frequency Bands**

<span id="page-36-0"></span>

## <span id="page-37-1"></span><span id="page-37-0"></span>**5.16 General Purpose and Test Output Control Pins**

The three digital output pins GDO0, GDO1, and GDO2 are general control pins configured with [IOCFG0](#page-46-1).GDO0\_CFG, [IOCFG1](#page-46-2).GDO1\_CFG, and [IOCFG2](#page-46-3).GDO2\_CFG respectively. [Table 5-12](#page-37-2) shows the different signals that can be monitored on the GDO pins. These signals can be used as inputs to the MCU.

GDO1 is the same pin as the SO pin on the SPI interface, thus the output programmed on this pin will only be valid when CSn is high. The default value for GDO1 is 3-stated which is useful when the SPI interface is shared with other devices.

The default value for GDO0 is a 135–141 kHz clock output (XOSC frequency divided by 192). Since the XOSC is turned on at power-on-reset, this can be used to clock the MCU in systems with only one crystal. When the MCU is up and running, it can change the clock frequency by writing to [IOCFG0](#page-46-1).GDO0\_CFG.

If the IOCFGx.GDOx\_CFG setting is less than 0x20 and IOCFGx\_GDOx\_INV is 0 (1), the GDO0 and GDO2 pins will be hardwired to 0 (1), and the GDO1 pin will be hardwired to 1 (0) in the SLEEP state. These signals will be hardwired until the [CHIP\\_RDYn](#page-17-0) signal goes low.

If the IOCFGx.GDOx\_CFG setting is 0x20 or higher, the GDO pins will work as programmed also in SLEEP state. As an example, GDO1 is high impedance in all states if [IOCFG1](#page-46-2).GDO1 CFG=0x2E.

<span id="page-37-2"></span>

#### **Table 5-12. GDOx Signal Selection (x = 0, 1, or 2)**



#### **Table 5-12. GDOx Signal Selection (x = 0, 1, or 2) (continued)**



#### <span id="page-39-0"></span>**5.17 Asynchronous and Synchronous Serial Operation**

Several features and modes of operation have been included in the CC115L to provide backward compatibility with previous Chipcon products and other existing RF communication systems. For new systems, it is recommended to use the built-in packet handling features, as they can give more robust communication, significantly offload the microcontroller, and simplify software development.

#### *5.17.1 Asynchronous Serial Operation*

Asynchronous transfer is included in the CC115L for backward compatibility with systems that are already using the asynchronous data transfer.

When asynchronous transfer is enabled, all packet handling support is disabled and it is not possible to use Manchester encoding.

Asynchronous serial mode is enabled by setting [PKTCTRL0.](#page-47-2)PKT FORMAT to 3. Strobing STX will configure the GDO0 pin as data input (TX data) regardless of the content of the [IOCFG0](#page-46-1) register. Data output can be on GDO0, GDO1, or GDO2. This is set by the [IOCFG0.](#page-46-1)GDO0\_CFG, [IOCFG1.](#page-46-2)GDO1\_CFG and **[IOCFG2.](#page-46-3)GDO2** CFG fields.

The CC115L modulator samples the level of the asynchronous input 8 times faster than the programmed data rate. The timing requirement for the asynchronous stream is that the error in the bit period must be less than one eighth of the programmed data rate.

#### *5.17.2 Synchronous Serial Operation*

Setting [PKTCTRL0](#page-47-2).PKT\_FORMAT to 1 enables synchronous serial mode. When using this mode, sync detection should be disabled together with CRC calculation ( [MDMCFG2](#page-50-1).SYNC\_MODE=000 and [PKTCTRL0](#page-47-2).CRC\_EN=0). Infinite packet length mode should be used ( [PKTCTRL0](#page-47-2).LENGTH\_CONFIG=10b).

In synchronous serial mode, data is transferred on a two-wire serial interface. The CC115L provides a clock that is used to set up new data on the data input line or sample data on the data output line. Data input (TX data) is on the GDO0 pin. This pin will automatically be configured as an input when TX is active. The TX latency is 8 bits.

The MCU must handle preamble and sync word insertion/detection in software, together with CRC calculation and insertion.



#### **5.18 System Considerations and Guidelines**

#### <span id="page-40-0"></span>*5.18.1 SRD Regulations*

International regulations and national laws regulate the use of radio receivers and transmitters. Short Range Devices (SRDs) for license free operation below 1 GHz are usually operated in the 315 MHz, 433 MHz, 868 MHz, or 915 MHz frequency bands. The CC115L is specifically designed for such use with its 300–348 MHz, 387–464 MHz, and 779–928 MHz operating ranges. The most important regulations when using the CC115L in the 315 MHz, 433 MHz, 868 MHz, or 915 MHz frequency bands are EN 300 220 V2.3.1 (Europe) and FCC CFR47 Part 15 (USA).

For compliance with modulation bandwidth requirements under EN 300 220 V2.3.1 in the 863 to 870 MHz frequency range it is recommended to use a 26-MHz crystal for frequencies below 869 MHz and a 27 MHz crystal for frequencies above 869 MHz.

Compliance with regulations is dependent on the complete system performance. It is the customer's responsibility to ensure that the system complies with regulations.

#### <span id="page-40-1"></span>*5.18.2 Calibration in Multi-Channel Systems*

CC115L is highly suited for multi-channel systems due to its agile frequency synthesizer and effective communication interface.

Charge pump current, VCO current, and VCO capacitance array calibration data is required for each frequency when implementing a multi-channel system. There are 3 ways of obtaining the calibration data from the chip:

- 1. Calibration for every frequency change. The PLL calibration time is 712/724 μs (26 MHz crystal and [TEST0](#page-54-1) = 0x09/0B, see [Table 5-6\)](#page-30-1). The blanking interval between each frequency hop is then 787/799 µs.
- 2. Perform all necessary calibration at startup and store the resulting [FSCAL3,](#page-53-1) [FSCAL2](#page-53-3), and [FSCAL1](#page-53-2) register values in MCU memory. The VCO capacitance calibration [FSCAL1](#page-53-2) register value must be found for each RF frequency to be used. The VCO current calibration value and the charge pump current calibration value available in [FSCAL2](#page-53-3) and [FSCAL3](#page-53-1) respectively are not dependent on the RF frequency, so the same value can therefore be used for all RF frequencies for these two registers. Between each frequency hop, the calibration process can then be replaced by writing the [FSCAL3,](#page-53-1) [FSCAL2](#page-53-3) and [FSCAL1](#page-53-2) register values that corresponds to the next RF frequency. The PLL turn on time is approximately 75 µs (see [Table 5-5](#page-30-0)). The blanking interval between each frequency hop is then approximately 75 µs.
- 3. Run calibration on a single frequency at startup. Next write 0 to FSCAL3[5:4] to disable the charge pump calibration. After writing to FSCAL3[5:4], strobe STX with MCSM0 FS\_AUTOCAL=1 for each new frequency hop. That is, VCO current and VCO capacitance calibration is done, but not charge pump current calibration. When charge pump current calibration is disabled the calibration time is reduced from 712/724 us to 145/157 us (26 MHz crystal and  $TEST0 = 0x09/0B$  $TEST0 = 0x09/0B$ , see [Table 5-6\)](#page-30-1). The blanking interval between each frequency hop is then 220/232 µs.

There is a trade off between blanking time and memory space needed for storing calibration data in nonvolatile memory. Solution 2) above gives the shortest blanking interval, but requires more memory space to store calibration values. This solution also requires that the supply voltage and temperature do not vary much in order to have a robust solution. Solution 3) gives 567 us smaller blanking interval than solution 1).

The recommended settings for [TEST0.](#page-54-1)VCO\_SEL\_CAL\_EN change with frequency. This means that one should always use SmartRF Studio to get the correct settings for a specific frequency before doing a calibration, regardless of which calibration method is being used.

#### **NOTE** The content in the [TEST0](#page-54-1) register is not retained in SLEEP state, thus it is necessary to rewrite this register when returning from the SLEEP state.

## *5.18.3 Wideband Modulation when not Using Spread Spectrum*

Digital modulation systems under FCC Section 15.247 include 2-FSK, GFSK, and 4-FSK modulation. A maximum peak output power of 1 W (+30 dBm) is allowed if the 6 dB bandwidth of the modulated signal exceeds 500 kHz. In addition, the peak power spectral density conducted to the antenna shall not be greater than +8 dBm in any 3 kHz band.

Operating at high data rates and frequency separation, the CC115L is suited for systems targeting compliance with digital modulation system as defined by FCC Section 15.247. An external power amplifier such as CC1190 [SWRS089](http://www.ti.com/lit/pdf/SWRS089) is needed to increase the output above +11 dBm. Refer to DN006 [SWRA123](http://www.ti.com/lit/pdf/SWRA123) for further details concerning wideband modulation and CC115L.

#### *5.18.4 Data Burst Transmissions*

The high maximum data rate of CC115L opens up for burst transmissions. A low average data rate link (e.g. 10 kBaud) can be realized by using a higher over-the-air data rate. Buffering the data and transmitting in bursts at high data rate (e.g. 500 kBaud) will reduce the time in TX mode, and hence also reduce the average current consumption significantly. Reducing the time in TX mode will reduce the likelihood of collisions with other systems in the same frequency range.

#### *5.18.5 Continuous Transmissions*

In data streaming applications, the CC115L opens up for continuous transmissions at 500 kBaud effective data rate. As the modulation is done with a closed loop PLL, there is no limitation in the length of a transmission (open loop modulation used in some radios often prevents this kind of continuous data streaming and reduces the effective data rate).

#### *5.18.6 Increasing Output Power*

The PA portion of the CC1190 [SWRS089](http://www.ti.com/lit/pdf/SWRS089) can be used together with CC115L in applications where increased output power is needed.



#### <span id="page-42-1"></span><span id="page-42-0"></span>**5.19 Configuration Registers**

The configuration of CC115L is done by programming 8-bit registers. The optimum configuration data based on selected system parameters are most easily found by using the SmartRF Studio software [SWRC176](http://www.ti.com/lit/zip/SWRC176). Complete descriptions of the registers are given in the following tables. After chip reset, all the registers have default values as shown in the tables. The optimum register setting might differ from the default value. After a reset, all registers that shall be different from the default value therefore needs to be programmed through the SPI interface.

There are 9 command strobe registers, listed in [Table 5-13](#page-42-2). Accessing these registers will initiate the change of an internal state or mode. There are 34 normal 8-bit configuration registers listed in [Table 5-14](#page-43-0) and SmartRF Studio [SWRC176](http://www.ti.com/lit/zip/SWRC176) will provide recommended settings for these registers (Addresses marked as "Not Used" can be part of a burst access and one can write a dummy value to them. Addresses marked as "Reserved" must be configured according to SmartRF Studio [SWRC176](http://www.ti.com/lit/zip/SWRC176)).

There are also 5 status registers that are listed in [Table 5-15.](#page-44-0) These registers, which are read-only, contain information about the status of CC115L.

The TX FIFO is accessed through one 8-bit register. During the header byte transfer and while writing data to a register or the TX FIFO, a status byte is returned on the SO line. This status byte is described in [Table 5-2](#page-17-0).

[Table 5-16](#page-45-0) summarizes the SPI address space. The address to use is given by adding the base address to the left and the burst and read/write bits on the top. Note that the burst bit has different meaning for base addresses above and below 0x2F.

<span id="page-42-2"></span>

#### **Table 5-13. Command Strobes**

<span id="page-43-0"></span>

## **Table 5-14. Configuration Registers Overview**

44 *Detailed Description* Copyright © 2011–2014, Texas Instruments Incorporated







#### **Table 5-15. Status Registers Overview**

<span id="page-44-0"></span>

## **Table 5-16. SPI Address Space**

<span id="page-45-0"></span>





## **Table 5-16. SPI Address Space (continued)**

#### <span id="page-46-3"></span><span id="page-46-0"></span>*5.19.1 Configuration Register Details - Registers with preserved values in SLEEP state*





## **Table 5-18. 0x01: IOCFG1 - GDO1 Output Pin Configuration**

<span id="page-46-2"></span>

#### **Table 5-19. 0x02: IOCFG0 - GDO0 Output Pin Configuration**

<span id="page-46-1"></span>



<span id="page-47-4"></span>

#### **Table 5-21. 0x04: SYNC1 - Sync Word, High Byte**

<span id="page-47-0"></span>

#### **Table 5-22. 0x05: SYNC0 - Sync Word, Low Byte**

<span id="page-47-1"></span>

#### **Table 5-23. 0x06: PKTLEN - Packet Length**

<span id="page-47-3"></span>

#### **Table 5-24. 0x08: PKTCTRL0 - Packet Automation Control**

<span id="page-47-2"></span>





#### **Table 5-24. 0x08: PKTCTRL0 - Packet Automation Control (continued)**

#### **Table 5-25. 0x0A: CHANNR - Channel Number**

<span id="page-48-2"></span>

#### **Table 5-26. 0x0C: FSCTRL0 - Frequency Synthesizer Control**

<span id="page-48-3"></span>

#### **Table 5-27. 0x0D: FREQ2 - Frequency Control Word, High Byte**

<span id="page-48-0"></span>

#### **Table 5-28. 0x0E: FREQ1 - Frequency Control Word, Middle Byte**

<span id="page-48-1"></span>



#### **Table 5-29. 0x0F: FREQ0 - Frequency Control Word, Low Byte**

<span id="page-49-2"></span>

#### **Table 5-30. 0x10: MDMCFG4 - Modem Configuration**

<span id="page-49-1"></span>

#### **Table 5-31. 0x11: MDMCFG3 - Modem Configuration**

<span id="page-49-0"></span>



<span id="page-50-1"></span>

## **Table 5-32. 0x12: MDMCFG2 - Modem Configuration**

#### **Table 5-33. 0x13: MDMCFG1 - Modem Configuration**

<span id="page-50-0"></span>





<span id="page-51-2"></span>

#### **Table 5-35. 0x15: DEVIATN - Modem Deviation Setting**

<span id="page-51-0"></span>

## **Table 5-36. 0x17: MCSM1 - Main Radio Control State Machine Configuration**

<span id="page-51-1"></span>



<span id="page-52-0"></span>

#### **Table 5-37. 0x18: MCSM0 - Main Radio Control State Machine Configuration**

(1) Note that the XOSC\_STABLE signal will be asserted at the same time as the CHIP\_RDYn signal; that is, the PO\_TIMEOUT delays both signals and does not insert a delay between the signals.

#### **Table 5-38. 0x20: RESERVED**

<span id="page-52-2"></span>

## **Table 5-39. 0x22: FREND0 - Front End TX Configuration**

<span id="page-52-1"></span>



#### **Table 5-40. 0x23: FSCAL3 - Frequency Synthesizer Calibration**

<span id="page-53-1"></span>

#### **Table 5-41. 0x24: FSCAL2 - Frequency Synthesizer Calibration**

<span id="page-53-3"></span>

#### **Table 5-42. 0x25: FSCAL1 - Frequency Synthesizer Calibration**

<span id="page-53-2"></span>

#### **Table 5-43. 0x26: FSCAL0 - Frequency Synthesizer Calibration**

<span id="page-53-4"></span>

#### <span id="page-53-0"></span>*5.19.2 Configuration Register Details - Registers that Lose Programming in SLEEP State*

#### **Table 5-44. 0x29: RESERVED**

<span id="page-53-5"></span>

#### **Table 5-45. 0x2A: RESERVED**



#### **Table 5-46. 0x2B: RESERVED**





## **Table 5-47. 0x2C: TEST2 - Various Test Settings**

<span id="page-54-3"></span>

#### **Table 5-48. 0x2D: TEST1 - Various Test Settings**

<span id="page-54-2"></span>

#### **Table 5-49. 0x2E: TEST0 - Various Test Settings**

<span id="page-54-1"></span>

#### *5.19.3 Status Register Details*

#### **Table 5-50. 0x30 (0xF0): PARTNUM - Chip ID**

<span id="page-54-4"></span>

#### **Table 5-51. 0x31 (0xF1): VERSION - Chip ID**

<span id="page-54-5"></span><span id="page-54-0"></span>

<span id="page-55-0"></span>

## **Table 5-52. 0x35 (0xF5): MARCSTATE - Main Radio Control State Machine State**

## **Table 5-53. 0x38 (0xF8): PKTSTATUS - Current GDOx Status and Packet Status**

<span id="page-55-2"></span>

#### **Table 5-54. 0x3A (0xFA): TXBYTES - Underflow and Number of Bytes**

<span id="page-55-1"></span>



## <span id="page-56-0"></span>**5.20 Development Kit Ordering Information**



## <span id="page-57-0"></span>**6 Applications, Implementation, and Layout**

The low cost application circuits ([SWRR081](http://www.ti.com/lit/zip/SWRR081) and [SWRR082\)](http://www.ti.com/lit/zip/SWRR082), which use multi layer inductors, are shown in [Figure 6-1](#page-57-3) and [Figure 6-2](#page-58-0) (see [Table 6-1](#page-58-1) for component values).

The designs in [SWRR046](http://www.ti.com/lit/zip/SWRR046) and [SWRR045](http://www.ti.com/lit/zip/SWRR045) were used for CC115L characterization. The 315 MHz and 433 MHz design [SWRR046](http://www.ti.com/lit/zip/SWRR046) use inexpensive multi-layer inductors similar to the low cost application circuit while the 868 MHz and 915 MHz design [SWRR045](http://www.ti.com/lit/zip/SWRR045) use wire-wound inductors. Wire-wound inductors give better output power and attenuation of harmonics compared to using multi-layer inductors.

Refer to design note DN032 [SWRA346](http://www.ti.com/lit/pdf/SWRA346) for information about performance when using wire-wound inductors from different vendors. See also Design Note DN013 [SWRA168](http://www.ti.com/lit/pdf/SWRA168), which gives the output power and harmonics when using multi-layer inductors. The output power is then typically +10 dBm when operating at 868/915 MHz.

#### <span id="page-57-1"></span>**6.1 Bias Resistor**

The 56-kΩ bias resistor R171 is used to set an accurate bias current.

## <span id="page-57-2"></span>**6.2 Balun and RF Matching**

The balun and LC filter component values and their placement are important to keep the performance optimized. Gerber files and schematics for the reference designs are available for download from the TI website.

The components between the RF\_N/RF\_P pins and the point where the two signals are joined together (C131, C122, L122, and L132 in [Figure 6-1](#page-57-3) and L121, L131, C121, L122, C131, C122, and L132 in [Figure 6-2](#page-58-0)) form a balun that converts the differential RF signal on CC115L to a single-ended RF signal. C124 is needed for DC blocking. L123, L124, and C123 (plus C125 in [Figure 6-1\)](#page-57-3) form a low-pass filter for harmonics attenuation.

The balun and LC filter components also matches the CC115L input impedance to a 50-Ω load. C126 provides DC blocking and is only needed if there is a DC path in the antenna. For the application circuit in [Figure 6-2,](#page-58-0) this component may also be used for additional filtering, see [Section 6.5](#page-59-4).



<span id="page-57-3"></span>





**Figure 6-2. Typical Application and Evaluation Circuit 868/915 MHz (Excluding Supply Decoupling Capacitors)**

<span id="page-58-1"></span><span id="page-58-0"></span>

## <span id="page-59-0"></span>**6.3 Crystal**

A crystal in the frequency range 26 - 27 MHz must be connected between the XOSC\_Q1 and XOSC\_Q2 pins. The oscillator is designed for parallel mode operation of the crystal. In addition, loading capacitors (C81 and C101) for the crystal are required. The loading capacitor values depend on the total load capacitance, CL, specified for the crystal. The total load capacitance seen between the crystal terminals should equal CL for the crystal to oscillate at the specified frequency.

$$
C_L = \frac{1}{\frac{1}{C_{81}} + \frac{1}{C_{101}}} + C_{parasitic}
$$

(7)

The parasitic capacitance is constituted by pin input capacitance and PCB stray capacitance. Total parasitic capacitance is typically 2.5 pF.

The crystal oscillator is amplitude regulated. This means that a high current is used to start up the oscillations. When the amplitude builds up, the current is reduced to what is necessary to maintain approximately 0.4 Vpp signal swing. This ensures a fast start-up, and keeps the drive level to a minimum. The ESR of the crystal should be within the specification in order to ensure a reliable start-up (see [Section 4.7](#page-10-3)).

The initial tolerance, temperature drift, aging and load pulling should be carefully specified in order to meet the required frequency accuracy in a certain application.

Avoid routing digital signals with sharp edges close to XOSC\_Q1 PCB track or underneath the crystal dc operating point and result in duty cycle variation.

For compliance with modulation bandwidth requirements under EN 300 220 V2.3.1 in the 863 to 870 MHz frequency range it is recommended to use a 26 MHz crystal for frequencies below 869 MHz and a 27 MHz crystal for frequencies above 869 MHz.

## <span id="page-59-1"></span>**6.4 Reference Signal**

The chip can alternatively be operated with a reference signal from 26 to 27 MHz instead of a crystal. This input clock can either be a full- swing digital signal (0 V to VDD) or a sine wave of maximum 1 V peakpeak amplitude. The reference signal must be connected to the XOSC\_Q1 input. The sine wave must be connected to XOSC\_Q1 using a serial capacitor. When using a full-swing digital signal, this capacitor can be omitted. The XOSC\_Q2 line must be left un-connected. C81 and C101 can be omitted when using a reference signal.

## <span id="page-59-4"></span><span id="page-59-2"></span>**6.5 Additional Filtering**

In the 868/915 MHz reference design [SWRR082,](http://www.ti.com/lit/zip/SWRR082) C127 and L125 together with C126 build an optional filter to reduce emission at carrier frequency - 169 MHz. This filter is necessary for applications with an external antenna connector that seek compliance with ETSI EN 300 220 V2.3.1. For more information, see DN017 [SWRA168](http://www.ti.com/lit/pdf/SWRA168). If this filtering is not necessary, C126 will work as a DC block (only necessary if there is a DC path in the antenna). C127 and L125 should in that case be left unmounted.

Additional external components (that is, an RF SAW filter) may be used in order to improve the performance in specific applications.

## <span id="page-59-3"></span>**6.6 Power Supply Decoupling**

The power supply must be properly decoupled close to the supply pins. Note that decoupling capacitors are not shown in the application circuit. The placement and the size of the decoupling capacitors are very important to achieve the optimum performance [\(SWRR081](http://www.ti.com/lit/zip/SWRR081) and [SWRR082](http://www.ti.com/lit/zip/SWRR082) should be followed closely).



#### <span id="page-60-0"></span>**6.7 PCB Layout Recommendations**

The top layer should be used for signal routing, and the open areas should be filled with metallization connected to ground using several vias.

The area under the chip is used for grounding and shall be connected to the bottom ground plane with several vias for good thermal performance and sufficiently low inductance to ground.

In [SWRR081](http://www.ti.com/lit/zip/SWRR081) and [SWRR082](http://www.ti.com/lit/zip/SWRR082), 5 vias are placed inside the exposed die attached pad. These vias should be "tented" (covered with solder mask) on the component side of the PCB to avoid migration of solder through the vias during the solder reflow process.

The solder paste coverage should not be 100%. If it is, out gassing may occur during the reflow process, which may cause defects (splattering, solder balling). Using "tented" vias reduces the solder paste coverage below 100%. See [Figure 6-3](#page-60-1) for top solder resist and top paste masks.

Each decoupling capacitor should be placed as close as possible to the supply pin it is supposed to decouple. Each decoupling capacitor should be connected to the power line (or power plane) by separate vias. The best routing is from the power line (or power plane) to the decoupling capacitor and then to the CC115L supply pin. Supply power filtering is very important.

Each decoupling capacitor ground pad should be connected to the ground plane by separate vias. Direct connections between neighboring power pins will increase noise coupling and should be avoided unless absolutely necessary. Routing in the ground plane underneath the chip or the balun/RF matching circuit, or between the chip's ground vias and the decoupling capacitor's ground vias should be avoided. This improves the grounding and ensures the shortest possible current return path.

Avoid routing digital signals with sharp edges close to XOSC\_Q1 PCB track or underneath the crystal Q1 pad as this may shift the crystal dc operating point and result in duty cycle variation.

The external components should ideally be as small as possible (0402 is recommended) and surface mount devices are highly recommended. Components with different sizes than those specified may have differing characteristics.

Precaution should be used when placing the microcontroller in order to avoid noise interfering with the RF circuitry.

A CC11xL Development Kit with a fully assembled CC115L Evaluation Module is available. It is strongly advised that this reference layout is followed very closely in order to get the best performance. The schematic, BOM and layout Gerber files are all available from the TI website ([SWRR081](http://www.ti.com/lit/zip/SWRR081) and [SWRR082\)](http://www.ti.com/lit/zip/SWRR082).



<span id="page-60-1"></span>**Figure 6-3. Left: Top Solder Resist Mask (Negative) – Right: Top Paste Mask. Circles are Vias**

## <span id="page-61-0"></span>**7 Device and Documentation Support**

#### **7.1 Device Support**

#### <span id="page-61-1"></span>*7.1.1 Device Nomenclature*

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all microprocessors (MPUs) and support tools. Each device has one of three prefixes: X, P, or null (no prefix) (for example, *CC115L*). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMDX) through fully qualified production devices and tools (TMDS).

Device development evolutionary flow:

- **X** Experimental device that is not necessarily representative of the final device's electrical specifications and may not use production assembly flow.
- **P** Prototype device that is not necessarily the final silicon die and may not necessarily meet final electrical specifications.
- **null** Production version of the silicon die that is fully qualified.

Support tool development evolutionary flow:

- **TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing.
- **TMDS** Fully-qualified development-support product.

X and P devices and TMDX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

Production devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies.

Predictions show that prototype devices (X or P) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, *RGP*) and the temperature range (for example, blank is the default commercial temperature range).

For orderable part numbers of *CC115L* devices in the *QFN* package types, see the Package Option Addendum of this document, the TI website ([www.ti.com](http://www.ti.com)), or contact your TI sales representative.



#### **7.2 Documentation Support**

#### <span id="page-62-0"></span>*7.2.1 Related Documentation from Texas Instruments*

The following documents describe the *CC115L* transmitter. Copies of these documents are available on the Internet at [www.ti.com](http://www.ti.com).

- **[SWRR046](http://www.ti.com/lit/zip/SWRR046)** Characterization Design 315 433 MHz (Identical to the CC1101EM 315 433 MHz Reference Design)
- **[SWRR045](http://www.ti.com/lit/zip/SWRR045)** Characterization Design 868 915 MHz (Identical to the CC1101EM 868 915 MHz Reference Design)
- **[SWRZ036](http://www.ti.com/lit/pdf/SWRZ036)** CC115L Errata Notes
- **[SWRC176](http://www.ti.com/lit/zip/SWRC176)** SmartRF Studio
- **[SWRA168](http://www.ti.com/lit/pdf/SWRA168)** DN017 CC11xx 868/915 MHz RF Matching

**[SWRA123](http://www.ti.com/lit/pdf/SWRA123)** DN006 CC11xx Settings for FCC 15.247 Solutions

- **[SWRA168](http://www.ti.com/lit/pdf/SWRA168)** DN013 Programming Output Power on CC1101
- **[SWRS089](http://www.ti.com/lit/pdf/SWRS089)** CC1190 Data Sheet
- **[SWRA346](http://www.ti.com/lit/pdf/SWRA346)** DN032 Options for Cost Optimized CC11xx Matching
- **[SWRR081](http://www.ti.com/lit/zip/SWRR081)** CC110LEM / CC115LEM 433 MHz Reference Design
- **[SWRR082](http://www.ti.com/lit/zip/SWRR082)** CC110LEM / CC115LEM 868 915 MHz Reference Design

#### *7.2.2 Community Resources*

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](http://www.ti.com/corp/docs/legal/termsofuse.shtml).

**[TI E2E™ Online Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**[TI Embedded Processors Wiki](http://wiki.davincidsp.com/index.php?title=Main_Page)** *Texas Instruments Embedded Processors Wiki.* Established to help developers get started with Embedded Processors from Texas Instruments and to foster innovation and growth of general knowledge about the hardware and software surrounding these devices.

### <span id="page-62-1"></span>**7.3 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## <span id="page-63-0"></span>**7.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### <span id="page-63-1"></span>**7.5 Export Control Notice**

Recipient agrees to not knowingly export or re-export, directly or indirectly, any product or technical data (as defined by the U.S., EU, and other Export Administration Regulations) including software, or any controlled product restricted by other applicable national regulations, received from Disclosing party under this Agreement, or any direct product of such technology, to any destination to which such export or reexport is restricted or prohibited by U.S. or other applicable laws, without obtaining prior authorization from U.S. Department of Commerce and other competent Government authorities to the extent required by those laws.

#### <span id="page-63-2"></span>**7.6 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms and definitions.

#### <span id="page-63-3"></span>**7.7 Additional Acronyms**

Additional acronyms used in this data sheet are described below.





## <span id="page-65-0"></span>**8 Mechanical Packaging and Orderable Information**

#### <span id="page-65-2"></span><span id="page-65-1"></span>**8.1 Packaging Information**

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



www.ti.com 10-Dec-2020

## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## **PACKAGE OPTION ADDENDUM**

# **GENERIC PACKAGE VIEW**

# **RGP 20 VQFN - 1 mm max height**

**4 x 4, 0.5 mm pitch** VERY THIN QUAD FLATPACK



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated