Data sheet, Rev. 1.42, November 2004

# HYB25L512160AC–7.5

# 512MBit Mobile-RAM

Standard Temperature Range

# Memory Products



Never stop thinking.

The information in this document is subject to change without notice.

**Edition 2004-11**

**Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany**

**© Infineon Technologies AG 2004. All Rights Reserved.**

#### **Attention please!**

The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

#### **Information**

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (**[www.infineon.com](http://www.infineon.com)**).

#### **Warnings**

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

# HYB25L512160AC–7.5

512MBit Mobile-RAM

Standard Temperature Range

Memory Products



Never stop thinking.

## **HYB25L512160AC–7.5**



**We Listen to Your Comments**

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: **[techdoc.mp@infineon.com](mailto:techdoc.mp@infineon.com)**





#### **Table of Contents**





# **List of Figures**



# **512MBit Mobile-RAM HYB25L512160AC–7.5**



# <span id="page-6-0"></span>**1 Overview**

# <span id="page-6-1"></span>**1.1 Features**

- 2 x 4 banks x 4 Mbit x 16 organisation ( Two 256MBit chips stacked in multi-chip package)
- Fully synchronous to positive clock edge
- Four internal banks for concurrent operation
- Programmable CAS latency: 2, 3
- Programmable burst length: 1, 2, 4, 8 or full page
- Programmable wrap sequence: sequential or interleaved
- Auto refresh and self refresh modes
- 8192 refresh cycles / 64ms
- Auto precharge
- Operating temperature range Commerical (0°C to +70°C) 54-ball FBGA package (12.0 mm x 8.0 mm x 1.4 mm)

#### **Power Saving Features:**

- Low supply voltages:  $V_{DD} = 2.3V$  .. 3.6V,  $V_{DDQ} = 1.65V$  .. 1.95V or 2.3V .. 3.6V
- Optimized self refresh (ICC6) and standby currents ( $I_{CC2}$  /  $I_{CC3}$ )
- Programmable Partial Array Self Refresh (PASR)
- Temperature Compensated Self-Refresh (TCSR), controllable by on-chip temperature sensor
- Power-Down and Deep Power Down modes

#### **Table 1 Performance**



#### **Table 2 Memory Addressing Scheme**





#### **Overview**

# <span id="page-7-0"></span>**1.2 Description**

The HYB25L512160AC consists of two 256MBit high-speed CMOS, dynamic random-access memories each of them containing 268,435,456 bits. Each chip is internally configured as a quad-bank DRAM.

The HYB25L512160AC achieves high speed data transfer rates by employing a chip architecture that prefetches multiple bits and then synchronizes the output data to the system clock. Read and write accesses are burstoriented; accesses start at a selected location and continue for a programmed number of locations (1, 2, 4, 8 or full page) in a programmed sequence.

The device operation is fully synchronous: all inputs are registered at the positive edge of CLK.

The HYB25L512160AC is especially designed for mobile applications: it adds many features to save power, like low operating voltages. Additionally, current consumption in self refresh mode can further be reduced by using the programmable Partial Array Self Refresh (PASR) and Temperature Compensated Self Refresh (TCSR).

A conventional data-retaining power down (PD) mode is available as well as a non-data-retaining deep power down (DPD) mode.

The HYB25L512160AC is housed in a 54-ball "chip-size" FBGA package. It is available in Commercial (0°C to 70°C) temperature range.

#### **Table 3 Ordering Information**





# **HYB25L512160AC–7.5 512MBit Mobile-RAM**

**Pin Configuration**

# <span id="page-8-0"></span>**2 Pin Configuration**



# <span id="page-8-1"></span>**Figure 1 Standard Ballout 512M Mobile-RAM**

#### **Note**

1. 54 - Ball FBGA Package (Top View)



<span id="page-8-2"></span>



#### **Pin Configuration**

# <span id="page-9-0"></span>**2.1 Pin Description**





# **HYB25L512160AC–7.5 512MBit Mobile-RAM**

## **Pin Configuration**



<span id="page-10-0"></span>**Figure 3 Functional Block Diagram** 



# <span id="page-11-1"></span>**3 Functional Description**

The 512 Mbit Mobile-RAM consists of two 256MBit high-speed CMOS, dynamic random-access memories each of them containing 268,435,456 bits. Each chip is internally configured as a quad-bank DRAM.

READ and WRITE accesses to the Mobile-RAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA0, BA1 select the banks, A0 - A12 select the row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access.

Prior to normal operation, the Mobile-RAM must be initialized. The following sections provide detailed information covering device initialization, register definition, command description and device operation.

# <span id="page-11-2"></span>**3.1 Power On and Initialization**

The Mobile-RAM must be powered up and initialized in a predefined manner (see **[Figure 4](#page-11-3)**). Operational procedures other than those specified may result in undefined operation.



<span id="page-11-3"></span><span id="page-11-0"></span>**Figure 4 Power-Up Sequence and Mode Register Sets**

No power sequencing is specified during power up or power down provided that one of the following two criteria is met:



- $V_{DD}$  and  $V_{DDQ}$  are driven from a single power converter output
- $V_{DDO}$  is driven after or with  $V_{DD}$  such that  $V_{DDQ} < V_{DD} + 0.3$  V

After all power supply voltages are stable, and the clock is stable, the Mobile-RAM requires a 200µs delay prior to applying a command other than DESELECT or NOP. CKE and DQM must be held high throughout the entire power-up sequence. Once the 200µs delay has been satisfied, the following command sequence shall be applied (see **[Figure 4](#page-11-3)**):

- a PRECHARGE ALL command;
- at least 8 AUTO REFRESH commands;
- two MODE REGISTER SET commands for the Mode Register and Extended Mode Register

Following these cycles, the Mobile-RAM is ready for normal operation.

# <span id="page-12-0"></span>**3.2 Register Definition**

## <span id="page-12-1"></span>**3.2.1 Mode Register**

The Mode Register is used to define the specific mode of operation of the Mobile-RAM. This definition includes the selection of a burst length, a burst type, a CAS latency, and a write burst mode. The Mode Register is programmed via the MODE REGISTER SET command (with  $BA0 = 0$  and  $BA1 = 0$ ) and will retain the stored information until it is programmed again or the device loses power.



#### <span id="page-12-2"></span>**Figure 5 Mode Register Definition**

Address bits A0-A2 specify the burst length, A3 the burst type, A4-A6 the CAS latency, A9 the write burst mode, while bits A7-A8 and A10-A12 shall be written to zero.



The Mode Register must be loaded when all banks are idle, and the controller must wait the specified time before initiating the subsequent operation. Violating either of these requirements results in unspecified operation.

Reserved states should not be used, as unknown operation or incompatibility with future versions may result.

# <span id="page-13-0"></span>**3.2.1.1 Burst Length**

READ and WRITE accesses to the Mobile-RAM are burst oriented, with the burst length being programmable. The burst length determines the maximum number of column locations that can be accessed for a given READ or WRITE command. Burst lengths of 1, 2, 4, 8 locations are available for both the sequential and interleaved burst types, and a full-page burst mode is available for the sequential burst type.

When a READ or WRITE command is issued, a block of columns equal to the burst length is effectively selected. All accesses for that burst take place within this block, meaning that the burst wraps within the block if a boundary is reached. The block is uniquely selected by A1-A8 when the burst length is set to two, by A2-A8 when the burst length is set to four and by A3-A8 when the burst length is set to eight. The remaining (least significant) address bit(s) is (are) used to select the starting location within the block.

Full page bursts wrap within the page if the boundary is reached. Please note that full page bursts do not selfterminate; this implies that full-page read or write bursts with Auto Precharge are not legal commands.



<span id="page-13-1"></span>

#### Note:

1. For a burst length of two, A1-Ai select the two-data-element block; A0 selects the first access within the block.

2. For a burst length of four, A2-Ai select the four-data-element block; A0-A1 select the first access within the block.

- 3. For a burst length of eight, A3-Ai select the eight-data-element block; A0-A2 select the first access within the block.
- 4. For a full page burst, A0-Ai select the starting data element.
- 5. Whenever a boundary of the block is reached within a given sequence, the following access wraps within the block.



# <span id="page-14-0"></span>**3.2.1.2 Burst Type**

Accesses within a given burst may be programmed to be either sequential or interleaved; this is referred to as the burst type and is selected via bit A3. The ordering of accesses within a burst is determined by the burst length, the burst type and the starting column address, as shown in **[Table 5](#page-13-1)**.

# <span id="page-14-1"></span>**3.2.1.3 CAS Latency**

The CAS latency is the delay, in clock cycles, between the registration of a READ command and the availability of the first piece of output data. The latency can be programmed to 2 or 3 clocks.

If a READ command is registered at clock edge  $n$ , and the latency is  $m$  clocks, the data will be available with clock edge  $n + m$  (for details please refer to the READ command description).

# <span id="page-14-2"></span>**3.2.1.4 Write Burst Mode**

When  $A9 = 0$ , the burst length programmed via A0-A2 applies to both read and write bursts; when  $A9 = 1$ , write accesses consist of single data elements only.

# <span id="page-14-3"></span>**3.2.2 Extended Mode Register**

The Extended Mode Register controls additional low power features of the device. These include the Partial Array Self Refresh (PASR) and the Temperature Compensated Self Refresh (TCSR). The Extended Mode Register is programmed via the MODE REGISTER SET command (with BA0 = 0 and BA1 = 1) and will retain the stored information until it is programmed again or the device loses power. The Extended Mode Register must be loaded when all banks are idle, and the controller must wait the specified time before initiating any subsequent operation. Violating either of these requirements result in unspecified operation.



## <span id="page-14-4"></span>**Figure 6 Extended Mode Register Definition**

Address bits A0-A2 specify the Partial Array Self Refresh (PASR) and bits A3-A4 the Temperature Compensated Self Refresh (TCSR), while bits A5-A12 shall be written to zero.



# <span id="page-15-0"></span>**3.2.2.1 Partial Array Self Refresh (PASR)**

Partial Array Self Refresh is power-saving feature specific to Mobile-RAMs. With PASR, self refresh may be restricted to variable portions of the total array. The selection comprises all four banks (default), two banks, one bank, half a bank, and a quarter of one bank. Data written to the non activated memory sections will get lost after a period defined by  $t_{\text{REF}}$  (cf. **[Table 13](#page-39-3)**).

# <span id="page-15-1"></span>**3.2.2.2 Temperature Compensated Self Refresh (TCSR) with On-Chip Temperature Sensor**

DRAM devices store data as a electrical charge in tiny capacitors that require a periodic refresh in order to retain the stored information. This refresh requirement heavily depends on the die temperature: high temperature corresponds to short refresh period, and low temperature to long refresh period.

The Mobile-RAM is equipped with an on-chip temperature sensor which continuously monitors the current die temperature and adjusts the refresh period in self refresh mode accordingly. By default the on-chip temperature sensor is enabled (TCSR = 00, see **[Figure 6](#page-14-4)** ); the other three TCSR settings use defined temperature values to adjust the self refresh period with the on-chip temperature sensor being disabled.



# <span id="page-16-0"></span>**3.3 State Diagram**



<span id="page-16-1"></span>**Figure 7 State Diagram**



# <span id="page-17-0"></span>**3.4 Commands**

#### **Table 6 Command Overview**



<span id="page-17-2"></span>1) DESELECT and NOP are functionally interchangeable.

2) BA0, BA1 provide bank address, and A0 - A12 provide row address.

<span id="page-17-3"></span>3) BA0, BA1 provide bank address, A0 - A8 provide column address; A10 HIGH enables the Auto Precharge feature (nonpersistent), A10 LOW disables the Auto Precharge feature.

- 4) This command is BURST TERMINATE if CKE is HIGH; DEEP POWER DOWN if CKE is LOW. The BURST TERMINATE command is defined for READ or WRITE bursts with Auto Precharge disabled only.
- 5) A10 LOW: BA0, BA1 determine which bank is precharged. A10 HIGH: all banks are precharged and BA0, BA1 are "Don't Care".
- 6) This command is AUTO REFRESH if CKE is HIGH; SELF REFRESH if CKE is LOW.
- 7) Internal refresh counter controls row and bank addressing; all inputs and I/Os are "Don't Care" except for CKE.
- 8) BA0, BA1 select either the Mode Register (BA0 = 0, BA1 = 0) or the Extended Mode Register (BA0 = 0, BA1 = 1); other combinations of BA0, BA1 are reserved; A0 - A12 provide the op-code to be written to the selected mode register.
- <span id="page-17-4"></span>9) DQM LOW: data present on DQs is written to memory during write cycles; DQ output buffers are enabled during read cycles;

DQM HIGH: data present on DQs are masked and thus not written to memory during write cycles; DQ output buffers are placed in High-Z state (two clocks latency) during read cycles.

Address (A0 - A12, BA0, BA1), write data (DQ0 - DQ15) and command inputs (CKE, CS, RAS, CAS, WE, DQM) are all registered on the positive edge of CLK. **[Figure 8](#page-17-1)** shows the basic timing parameters, which apply to all commands and operations.



<span id="page-17-1"></span>**Figure 8 Address / Command Inputs Timing Parameters**



**Due to shared command, CLK and CKE pins of this stacked configuration, commands issued to one chip may also impact the state of the second chip, even if that chip is actually deselected. Details can be found in the command descriptions below.**



# **Table 7 Inputs Timing Parameters**

# <span id="page-18-0"></span>**3.4.1 No Operation (NOP)**



The NO OPERATION (NOP) command is used to perform a NOP to a Mobile-RAM which is selected  $(\overline{CS} = LOW)$ . This prevents unwanted commands from being registered during idle states. Operations already in progress are not affected.

<span id="page-18-2"></span>**Figure 9 No Operation Command**

## <span id="page-18-1"></span>**3.4.2 DESELECT**

The DESELECT function ( $\overline{CS}$  = HIGH) prevents new commands from being executed by the Mobile-RAM. The Mobile-RAM is effectively deselected. Operations already in progress are not affected.

**When issuing an access command to one chip of this stacked configuration, the other chip shall be deselected by asserting its corresponding CS pin HIGH.** 



# <span id="page-19-0"></span>**3.4.3 MODE REGISTER SET**



The mode registers are loaded via inputs A0 - A12 (see mode register descriptions in **[Chapter 3.2](#page-12-0)**). The MODE REGISTER SET command can only be issued when all banks are idle and no bursts are in progress. A subsequent execucommand cannot be issued until  $t<sub>MRD</sub>$  is met. The command may be issued to both chips in parallel  $(\overline{CS0} = \overline{CS1} = 0)$ .

<span id="page-19-1"></span>**Figure 10 Mode Register Set Command**



<span id="page-19-2"></span>**Figure 11 Mode Register Definition**







# **HYB25L512160AC–7.5 512MBit Mobile-RAM**

#### **Functional Description**

# <span id="page-20-0"></span>**3.4.4 ACTIVE**



<span id="page-20-1"></span>**Figure 12 ACTIVE Command**

Before any READ or WRITE commands can be issued to a bank within the Mobile-RAM, a row in that bank must be "opened" (activated). This is accomplished via the ACTIVE command and addresses A0 - A12, BA0 and BA1 (see **[Figure 12](#page-20-1)**), which decode and select both the bank and the row to be activated. After opening a row (issuing an ACTIVE command), a READ or WRITE command may be issued to that row, subject to the  $t_{\text{RCD}}$  specification. A subsequent ACTIVE command to a different row in the same bank can only be issued after the previous active row has been "closed" (precharged).

The minimum time interval between successive ACTIVE commands to the same bank is defined by  $t_{\text{BC}}$ . A subsequent ACTIVE command to another bank can be issued while the first bank is being accessed, which results in a reduction of total row-access overhead. The minimum time interval between successive ACTIVE commands to different banks is defined by  $t_{RBD}$ .



<span id="page-20-2"></span>**Figure 13 Bank Activate Timings**





<span id="page-20-3"></span>1) These parameters account for the number of clock cycles and depend on the operating frequency as follows: no. of clock cycles = specified delay / clock period ; round up to next integer.



# **HYB25L512160AC–7.5 512MBit Mobile-RAM**

#### **Functional Description**

# <span id="page-21-0"></span>**3.4.5 READ**



Subsequent to programming the mode register with CAS latency and burst length, READ bursts are initiated with a READ command, as shown in **[Figure 14](#page-21-1)**. Basic timings for the DQs are shown in figure **[Figure 15](#page-21-2)**; they apply to all read operations and therefore are omitted from all subsequent timing diagrams.

**In order to prevent bus contention on the DQs, care must be taken that a READ issued to one chip does not interfere with a READ or WRITE being in progress in the other chip of this stacked configuration.**

<span id="page-21-1"></span>

<span id="page-21-2"></span>**Figure 15 Basic READ Timing Parameters for DQs**



<span id="page-22-3"></span>



<span id="page-22-1"></span>1)  $t_{AC}$  depends on  $V_{DDO}$  range; no dependency on CAS latency setting

<span id="page-22-2"></span>2) These parameters account for the number of clock cycles and depend on the operating frequency as follows:

no. of clock cycles = specified delay / clock period ; round up to next integer.

The starting column and bank addresses are provided with the READ command and Auto Precharge is either enabled or disabled for that burst access. If Auto Precharge is enabled, the row being accessed starts precharge at the completion of the burst, provided  $t<sub>RAS</sub>$  has been satisfied. For the generic READ commands used in the following illustrations, Auto Precharge is disabled.

During READ bursts, the valid data-out element from the starting column address is available following the CAS latency after the READ command. Each subsequent data-out element is valid nominally at the next positive clock edge. Upon completion of a READ burst, assuming no other READ command has been initiated, the DQs go to High-Z state.

**[Figure 16](#page-22-0)** and **[Figure 17](#page-23-0)** show single READ bursts for each supported CAS latency setting.



<span id="page-22-0"></span>**Figure 16 Single READ Burst (CAS Latency = 2)**





#### <span id="page-23-0"></span>**Figure 17 Single READ Burst (CAS Latency = 3)**

Data from any READ burst may be concatenated with data from a subsequent READ command. In either case, a continuous flow of data can be maintained. A READ command can be initiated on any clock cycle following a previous READ command, and may be performed to the same or a different (active) bank. The first data element from the new burst follows either the last element of a completed burst (**[Figure 18](#page-23-1)**) or the last desired data element of a longer burst which is being truncated (**[Figure 19](#page-24-0)**). The new READ command should be issued x cycles after the first READ command, where x equals the number of desired data elements.

**Please note that truncation of a READ burst by a subsequent READ or WRITE is only possible when both commands are issued to the same chip of this stacked configuration.**



<span id="page-23-1"></span>**Figure 18 Consecutive READ Bursts**





#### <span id="page-24-0"></span>**Figure 19 Random READ Bursts**

Non-consecutive READ bursts are shown in **[Figure 20](#page-24-1)**.



<span id="page-24-1"></span>**Figure 20 Non-Consecutive READ Bursts**



# <span id="page-25-0"></span>**3.4.5.1 READ Burst Termination**

Data from any READ burst may be truncated using the BURST TERMINATE command (see **[Page 35](#page-34-0)**), provided that Auto Precharge was not activated. The BURST TERMINATE latency is equal to the CAS latency, i.e. the BURST TERMINATE command must be issued x clock cycles before the clock edge at which the last desired data element is valid, where x equals the CAS latency for READ bursts minus 1. This is shown in **[Figure 21](#page-25-2)**. The BURST TERMINATE command may be used to terminate a full-page READ which does not self-terminate.



<span id="page-25-2"></span>**Figure 21 Terminating a READ Burst**

# <span id="page-25-1"></span>**3.4.5.2 Clock Suspend Mode for READ Cycles**

Clock suspend mode allows to extend any read burst in progress by a variable number of clock cycles. As long as CKE is registered LOW, the following internal clock pulse(s) will be ignored and data on DQ will remain driven, as shown in **[Figure 22](#page-25-3)**.



<span id="page-25-3"></span>**Figure 22 Clock Suspend Mode for READ Bursts**



# <span id="page-26-0"></span>**3.4.5.3 READ - DQM Operation**

DQM may be used to suppress read data and place the output buffers into High-Z state. The generic timing parameters as listed in **[Table 10](#page-22-3)** also apply to this DQM operation. The read burst in progress is not affected and will continue as programmed.



<span id="page-26-2"></span>**Figure 23 READ Burst - DQM Operation**

# <span id="page-26-1"></span>**3.4.5.4 READ to WRITE**

A READ burst may be followed by or truncated with a WRITE command. The WRITE command can be performed to the same or a different (active) bank. Care must be taken to avoid bus contention on the DQs; therefore it is recommended that the DQs are held in High-Z state for a minimum of 1 clock cycle. This can be achieved by either delaying the WRITE command, or suppressing the data-out from the READ by pulling DQM HIGH two clock cycles prior to the WRITE command, as shown in **[Figure 24](#page-27-1)**. With the registration of the WRITE command, DQM acts as a write mask: when asserted HIGH, input data will be masked and no write will be performed.

**Please note that truncation of a READ burst by a subsequent READ or WRITE is only possible when both commands are issued to the same chip of this stacked configuration.**





<span id="page-27-1"></span>**Figure 24 READ to WRITE Timing**

# <span id="page-27-0"></span>**3.4.5.5 READ to PRECHARGE**

A READ burst may be followed by, or truncated with a PRECHARGE command to the same bank (provided that Auto Precharge was not activated), as shown in **[Figure 25](#page-27-2)**.

The PRECHARGE command should be issued x clock cycles before the clock edge at which the last desired data element is valid, where x equals the CAS latency for READ bursts minus 1. Following the PRECHARGE command, a subsequent ACTIVE command to the same bank cannot be issued until  $t_{RP}$  is met. Please note that part of the row precharge time is hidden during the access of the last data elements.

In the case of a READ being executed to completion, a PRECHARGE command issued at the optimum time (as described above) provides the same operation that would result from the same READ burst with Auto Precharge enabled. The disadvantage of the PRECHARGE command is that it requires that the command and address busses be available at the appropriate time to issue the command. The advantage of the PRECHARGE command is that it can be used to truncate bursts.



<span id="page-27-2"></span>**Figure 25 READ to PRECHARGE Timing**



# **HYB25L512160AC–7.5 512MBit Mobile-RAM**

#### **Functional Description**

## <span id="page-28-0"></span>**3.4.6 WRITE**



WRITE bursts are initiated with a WRITE command, as shown in **[Figure 26](#page-28-1)**. Basic timings for the DQs are shown in **[Figure 27](#page-28-2)**; they apply to all write operations.

<span id="page-28-1"></span>



<span id="page-28-2"></span>

The starting column and bank addresses are provided with the WRITE command, and Auto Precharge is either enabled or disabled for that access. If Auto Precharge is enabled, the row being accessed is precharged at the completion of the write burst. For the generic WRITE commands used in the following illustrations, Auto Precharge is disabled.

During WRITE bursts, the first valid data-in element is registered coincident with the WRITE command, and subsequent data elements are registered on each successive positive edge of CLK. Upon completion of a burst, assuming no other commands have been initiated, the DQs remain in High-Z state, and any additional input data is ignored. **[Figure 28](#page-29-0)** and **[Figure 29](#page-30-0)** show a single WRITE burst for each supported CAS latency setting.



# **HYB25L512160AC–7.5 512MBit Mobile-RAM**

#### **Functional Description**

# <span id="page-29-2"></span>**Table 11 Timing Parameters for WRITE**



<span id="page-29-1"></span>1) These parameters account for the number of clock cycles and depend on the operating frequency as follows: no. of clock cycles = specified delay / clock period; round up to next integer.



# <span id="page-29-0"></span>**Figure 28 WRITE Burst (CAS Latency = 2)**





<span id="page-30-0"></span>**Figure 29 WRITE Burst (CAS Latency = 3)**

Data for any WRITE burst may be concatenated with or truncated with a subsequent WRITE command. In either case, a continuous flow of input data can be maintained. A WRITE command can be issued on any positive edge of clock following the previous WRITE command. The first data element from the new burst is applied after either the last element of a completed burst (**[Figure 30](#page-30-1)**) or the last desired data element of a longer burst which is being truncated (**[Figure 31](#page-31-1)**). The new WRITE command should be issued x cycles after the first WRITE command, where x equals the number of desired data elements.

**Please note that truncation of a WRITE burst by a subsequent READ or WRITE is only possible when both commands are issued to the same chip of this stacked configuration.**



<span id="page-30-1"></span>**Figure 30 Consecutive WRITE Bursts**





<span id="page-31-1"></span>Non-consecutive WRITE bursts are shown in **[Figure 32](#page-31-2)**



# <span id="page-31-2"></span>**Figure 32 Non-Consecutive WRITE Bursts**

# <span id="page-31-0"></span>**3.4.6.1 WRITE Burst Termination**

Data from any WRITE burst may be truncated using the BURST TERMINATE command (see **[Page 35](#page-34-0)**), provided that Auto Precharge was not activated. The input data provided coincident with the BURST TERMINATE command will be ignored. This is shown in **[Figure 33](#page-32-1)**. The BURST TERMINATE command may be used to terminate a full-page WRITE which does not self-terminate.





<span id="page-32-1"></span>**Figure 33 Terminating a WRITE Burs**

# <span id="page-32-0"></span>**3.4.6.2 Clock Suspend Mode for WRITE Cycles**

Clock suspend mode allows to extend any WRITE burst in progress by a variable number of clock cycles. As long as CKE is registered LOW, the following internal clock pulse(s) will be ignored and no data will be captured, as shown in **[Figure 34](#page-32-2)**.



<span id="page-32-2"></span>**Figure 34 Clock Suspend Mode for WRITE Bursts**



# <span id="page-33-0"></span>**3.4.6.3 WRITE - DQM Operation**

DQM may be used to mask write data: when asserted HIGH, input data will be masked and no write will be performed. The generic timing parameters as listed in **[Table 11](#page-29-2)** also apply to this DQM operation. The write burst in progress is not affected and will continue as programmed.



<span id="page-33-2"></span>**Figure 35 WRITE Burst - DQM Operation**

# <span id="page-33-1"></span>**3.4.6.4 WRITE to READ**

A WRITE burst may be followed by, or truncated with a READ command. The READ command can be performed to the same or a different (active) bank. With the registration of the READ command, data inputs will be ignored and no WRITE will be performed, as shown in **[Figure 36](#page-33-3)**.

**Please note that truncation of a WRITE burst by a subsequent READ or WRITE is only possible when both commands are issued to the same chip of this stacked configuration.**



<span id="page-33-3"></span>**Figure 36 WRITE to READ Timing**



#### **WRITE to PRECHARGE**

A WRITE burst may be followed by, or truncated with a PRECHARGE command to the same bank (provided that Auto Precharge was not activated), as shown in **[Figure 37](#page-34-1)**.

The PRECHARGE command should be issued  $t_{WR}$  after the clock edge at which the last desired data element of the WRITE burst was registered. Additionally, when truncating a WRITE burst, DQM must be pulled to mask input data presented during  $t_{WR}$  prior to the PRECHARGE command. Following the PRE-CHARGE command, a subsequent ACTIVE command to the same bank cannot be issued until  $t_{RP}$  is met.

In the case of a WRITE being executed to completion, a PRECHARGE command issued at the optimum time (as described above) provides the same operation that would result from the same WRITE burst with Auto Precharge enabled. The disadvantage of the PRECHARGE command is that it requires that the command and address busses be available at the appropriate time to issue the command. The advantage of the PRECHARGE command is that it can be used to truncate bursts.



<span id="page-34-1"></span>**Figure 37 WRITE to PRECHARGE Timing**

# <span id="page-34-0"></span>**3.4.7 BURST TERMINATE**



<span id="page-34-2"></span>**Figure 38 BURST TERMINATE Command**

The BURST TERMINATE command is used to truncate READ or WRITE bursts (with Auto Precharge disabled). The most recently registered READ or WRITE command prior to the BURST TERMINATE command will be truncated, as shown in **[Figure 21](#page-25-2)** and **[Figure 33](#page-32-1)**, respectively



# **HYB25L512160AC–7.5 512MBit Mobile-RAM**

#### **Functional Description**

# <span id="page-35-0"></span>**3.4.8 PRECHARGE**



<span id="page-35-2"></span>**Figure 39 PRECHARGE Command**

The PRECHARGE command is used to deactivate (close) the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row access a specified time  $(t_{RP})$  after the PRECHARGE command is issued. Input A10 determines whether one or all banks are to be precharged, and in the case where only one bank is to be precharged, inputs BA0, BA1 select the bank. Otherwise BA0, BA1 are treated as "Don't Care."

Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank. A PRECHARGE command will be treated as a NOP if there is no open row in that bank, or if the previously open row is already in the process of precharging.

# <span id="page-35-1"></span>**3.4.8.1 AUTO PRECHARGE**

Auto Precharge is a feature which performs the same individual-bank precharge functions described above, but without requiring an explicit command. This is accomplished by using A10 to enable Auto Precharge in conjunction with a specific READ or WRITE command. A precharge of the bank/row that is addressed with the READ or WRITE command is automatically performed upon completion of the READ or WRITE burst. Auto Precharge is nonpersistent in that it is either enabled or disabled for each individual READ or WRITE command. Auto Precharge ensures that the precharge is initiated at the earliest valid stage within a burst. The user must not issue another command to the same bank until the precharge  $(t_{RP})$  is completed. This is determined as if an explicit PRECHARGE command was issued at the earliest possible time, as described for each burst type.





<span id="page-35-3"></span>1) These parameters account for the number of clock cycles and depend on the operating frequency as follows: no. of clock cycles = specified delay / clock period; round up to next integer.



# <span id="page-36-0"></span>**3.4.8.2 CONCURRENT AUTO PRECHARGE**

A READ or WRITE burst with Auto Precharge enabled can be interrupted by a subsequent READ or WRITE command issued to a different bank.

**[Figure 40](#page-36-1)** shows a READ with Auto Precharge to bank n, interrupted by a READ (with or without Auto Precharge) to bank m. The READ to bank m will interrupt the READ to bank n, CAS latency later. The precharge to bank n will begin when the READ to bank m is registered.

**[Figure 41](#page-36-2)** shows a READ with Auto Precharge to bank n, interrupted by a WRITE (with or without Auto Precharge) to bank m. The precharge to bank n will begin when the WRITE to bank m is registered. DQM should be pulled HIGH two clock cycles prior to the WRITE to prevent bus contention.

**[Figure 42](#page-37-2)** shows a WRITE with Auto Precharge to bank n, interrupted by a READ (with or without Auto Precharge) to bank m. The precharge to bank n will begin  $t_{WR}$  after the new command to bank m is registered. The last valid data-in to bank n is one clock cycle prior to the READ to bank m.

**[Figure 43](#page-37-3)** shows a WRITE with Auto Precharge to bank n, interrupted by a WRITE (with or without Auto Precharge) to bank m. The precharge to bank n will begin  $t_{WR}$  after the WRITE to bank m is registered. The last valid data-in to bank n is one clock cycle prior to the WRITE to bank m.



<span id="page-36-1"></span>**Figure 40 READ with Auto Precharge Interrupted by READ** 



<span id="page-36-2"></span>**Figure 41 READ with Auto Precharge Interrupted by WRITE**





<span id="page-37-2"></span>

<span id="page-37-3"></span>**Figure 43 WRITE with Auto Precharge Interrupted by WRITE**

# <span id="page-37-0"></span>**3.4.9 AUTO REFRESH and SELF REFRESH**

The Mobile-RAM requires a refresh of all rows in a rolling interval. Each refresh is generated in one of two ways: by an explicit AUTO REFRESH command, or by an internally timed event in SELF REFRESH mode.

# <span id="page-37-1"></span>**3.4.9.1 AUTO REFRESH**



<span id="page-37-4"></span>**Figure 44 AUTO REFRESH Command**

Auto Refresh is used during normal operation of the Mobile-RAM. The command is nonpersistent, so it must be issued each time a refresh is required. A minimum row cycle time  $(t_{RC})$  is required between two AUTO REFRESH commands. The same rule applies to any access command after the auto refresh operation. All banks must be precharged prior to the AUTO REFRESH command.

The refresh addressing is generated by the internal refresh controller. This makes the address bits "Don't Care" during an AUTO REFRESH command. The Mobile-RAM requires AUTO REFRESH cycles at an average periodic interval of 7.8 µs (max.). Partial array mode has no influence on auto refresh mode.



# **HYB25L512160AC–7.5 512MBit Mobile-RAM**

#### **Functional Description**



# <span id="page-38-1"></span><span id="page-38-0"></span>**3.4.9.2 SELF REFRESH**



<span id="page-38-2"></span>

The SELF REFRESH command can be used to retain data in the Mobile-RAM, even if the rest of the system is powered down. When in the SELF REFRESH mode, the Mobile-RAM retains data without external clocking. The SELF REFRESH command is initiated like an AUTO REFRESH command except CKE is LOW. Input signals except CKE and CLK are "Don't Care" during SELF REFRESH. CLK pin may not float.

**The SELF REFRESH command may be issued to both chips at the same time**  $(\overline{CS0} = \overline{CS1} = 0)$ .

The procedure for exiting SELF REFRESH requires a stable clock prior to CKE returning HIGH. Once CKE is HIGH, NOP commands must be issued for  $t_{RC}$ because time is required for a completion of any internal refresh in progress.

The use of SELF REFRESH mode introduces the possibility that an internally timed event can be missed when CKE is raised for exit from SELF REFRESH mode. Upon exit from SELF REFRESH an extra AUTO REFRESH command is recommended.





<span id="page-39-1"></span>**Figure 47 SELF REFRESH Entry and Exit**

#### <span id="page-39-3"></span>**Table 13 Timing Parameters for AUTO REFRESH and SELF REFRESH**



<span id="page-39-4"></span>1) These parameters account for the number of clock cycles and depend on the operating frequency as follows: no. of clock cycles = specified delay / clock period; round up to next integer.

# <span id="page-39-0"></span>**3.4.10 POWER DOWN**



<span id="page-39-2"></span>**Figure 48 POWER DOWN Entry Command**

Power-down is entered when CKE is registered LOW (no accesses can be in progress). If power-down occurs when all banks are idle, this mode is referred to as precharge power-down; if power-down occurs when there is a row active in any bank, this mode is referred to as active power-down. Entering power-down deactivates the input and output buffers, excluding CKE and CLK. In power-down mode, CKE LOW must be maintained, and all other input signals are "Don't Care". However, power-down duration is limited by the refresh requirements of the device  $(t_{RFF})$ .

The power-down state is synchronously exited when CKE is registered HIGH (along with a NOP or DESELECT command). One clock delay is required for power down entry and exit.

**Power-down entry and exit is common to both stacked chips as they share a common CKE signal.**





<span id="page-40-1"></span>**Figure 49 POWER DOWN Entry and Exit**

# <span id="page-40-0"></span>**3.4.10.1 DEEP POWER DOWN**

The deep power down mode is an unique function on Low Power SDRAM devices with extremly low current consumption. Deep power down mode is entered using the BURST TERMINATE command (cf. **[Figure 38](#page-34-2)**) except that CKE is LOW. All internal voltage generators inside the device are stopped and all memory data is lost in this mode. To enter the deep power down mode all banks must be precharged.

The deep power down mode is asynchronously exited by asserting CKE HIGH. After the exit, the same command sequence as for power-up initialization has to be applied before any other command may be issued (cf. **[Figure 4](#page-11-3)** and **[Figure 7](#page-16-1)**).



# <span id="page-41-0"></span>**3.5 Function Truth Tables**

<span id="page-41-2"></span>



<span id="page-41-1"></span>1) This table applies when CKEn-1 was HIGH and CKEn is HIGH and after  $t_{RC}$  has been met (if the previous state was self refresh).

2) This table is bank-specific, except where noted, i.e., the current state is for a specific bank and the commands shown are those allowed to be issued to that bank when in that state. Exceptions are covered in the notes below.

3) Current state definitions:



allowable commands to the other bank should be issued on any clock edge occurring during these states. Allowable commands to the other bank are determined by its current state and according to **[Table 15](#page-42-0)**.

Precharging: Starts with registration of a PRECHARGE command and ends when  $t_{RP}$  is met. Once  $t_{RP}$  is met, the bank is in the "idle" state.

Row Activating: Starts with registration of an ACTIVE command and ends when  $t_{RCD}$  is met. Once  $t_{RCD}$  is met, the bank is in the "row active" state.

Read with AP

Enabled: Starts with registration of a READ command with Auto Precharge enabled and ends when  $t_{\text{RP}}$  has been met. Once  $t_{RP}$  is met, the bank is in the idle state.

Write with AP

Enabled: Starts with registration of a WRITE command with Auto Precharge enabled and ends when  $t_{RP}$  has been met. Once  $t_{RP}$  is met, the bank is in the idle state.



5) The following states must not be interrupted by any executable command; DESELECT or NOP commands must be applied on each positive clock edge during these states.

Refreshing: Starts with registration of an AUTO REFRESH command and ends when  $t_{RC}$  is met. Once  $t_{RC}$  is met, the SDRAM is in the "all banks idle" state.

Accessing Mode

Register: Starts with registration of a MODE REGISTER SET command and ends when  $t_{\text{MRD}}$  has been met. Once  $t_{\text{MRD}}$  is met, the SDRAM is in the "all banks idle" state.

- Precharging All: Starts with registration of a PRECHARGE ALL command and ends when  $t_{RP}$  is met. Once  $t_{RP}$  is met, all banks are in the idle state.
- <span id="page-42-1"></span>6) All states and sequences not shown are illegal or reserved.
- <span id="page-42-2"></span>7) Not bank-specific; requires that all banks are idle and no bursts are in progress.
- 8) Same as NOP command in that state.
- <span id="page-42-3"></span>9) READs or WRITEs listed in the Command/Action column include READs or WRITEs with Auto Precharge enabled and READs or WRITEs with Auto Precharge disabled.
- <span id="page-42-4"></span>10) May or may not be bank-specific; if multiple banks are to be precharged, each must be in a valid state for precharging.
- <span id="page-42-5"></span>11) Not bank-specific; BURST TERMINATE affects the most recent READ or WRITE burst, regardless of bank.

| <b>Current State</b>                         | $\overline{\text{cs}}$ | <b>RAS</b> | CAS | <b>WE</b> | <b>Command / Action</b>                          | <b>Notes</b>         |
|----------------------------------------------|------------------------|------------|-----|-----------|--------------------------------------------------|----------------------|
| Any                                          | H                      | X          | X   | X         | DESELECT (NOP / continue previous operation)     | 1)2)3)4)5)6)         |
|                                              | L                      | H          | H   | H         | NO OPERATION (NOP / continue previous operation) | $1)$ to 6)           |
| Idle                                         | X                      | X          | X   | X         | Any command otherwise allowed to bank n          | $1)$ to 6)           |
| Row Activating,<br>Active, or<br>Precharging | L                      | L          | Н   | H         | ACTIVE (select and activate row)                 | $1)$ to 6)           |
|                                              | L                      | H          | L   | H         | READ (select column and start READ burst)        | 1) to 7)             |
|                                              | L                      | H          | L   | L         | WRITE (select column and start WRITE burst)      | $1)$ to $7)$         |
|                                              | L                      | L          | Н   | L         | PRECHARGE (deactivate row in bank or banks)      | $\overline{1}$ to 6) |
| Read (Auto-<br>Precharge<br>Disabled)        | L                      | L          | H   | H         | ACTIVE (select and activate row)                 | $1)$ to 6)           |
|                                              | L                      | H          | L   | H         | READ (select column and start READ burst)        | 1) to 7)             |
|                                              | L                      | H          | L   | L         | WRITE (select column and start WRITE burst)      | $1)$ to $8)$         |
|                                              | L                      | L          | H   | L         | PRECHARGE (deactivate row in bank or banks)      | $1)$ to 6)           |
| Write (Auto-<br>Precharge<br>Disabled)       | L                      | L          | H   | H         | ACTIVE (select and activate row)                 | $1)$ to 6)           |
|                                              | L                      | H          | L   | H         | READ (select column and start READ burst)        | $1)$ to $7)$         |
|                                              | L                      | H          | L   | L         | WRITE (select column and start WRITE burst)      | 1) to 7)             |
|                                              | L                      | L          | н   | L         | PRECHARGE (deactivate row in bank or banks)      | $1)$ to 6)           |
| Read<br>(with Auto-<br>Precharge)            | L                      | L          | Н   | H         | ACTIVE (select and activate row)                 | $1)$ to 6)           |
|                                              | L                      | H          | L   | H         | READ (select column and start READ burst)        | 1) to 7), 9)         |
|                                              | L                      | H          | L   | L         | WRITE (select column and start WRITE burst)      | $1)$ to $9)$         |
|                                              | L                      | L          | H   | L         | PRECHARGE (deactivate row in bank or banks)      | $1)$ to 6)           |
| Write<br>(with Auto-<br>Precharge)           | L                      | L          | H   | H         | ACTIVE (select and activate row)                 | $1)$ to 6)           |
|                                              | L                      | H          | L   | H         | READ (select column and start READ burst)        | 1) to 7), 9)         |
|                                              | L                      | Н          | L   | L         | WRITE (select column and start WRITE burst)      | 1) to $7$ ), 9)      |
|                                              | L                      | L          | Н   | L         | PRECHARGE (deactivate row in bank or banks)      | $1)$ to 6)           |

<span id="page-42-0"></span>**Table 15 Current State Bank n - Command to Bank m (different bank)**

<span id="page-42-6"></span>1) This table applies when CKEn-1 was HIGH and CKEn is HIGH and after  $t_{RC}$  has been met (if the previous state was Self Refresh).

2) This table describes alternate bank operation, except where noted, i.e., the current state is for bank n and the commands shown are those allowed to be issued to bank m (assuming that bank m is in such a state that the given command is allowable). Exceptions are covered in the notes below.





- 4) AUTO REFRESH, SELF REFRESH and MODE REGISTER SET commands may only be issued when all banks are idle.
- 5) A BURST TERMINATE command cannot be issued to another bank; it applies to the bank represented by the current state only.
- <span id="page-43-0"></span>6) All states and sequences not shown are illegal or reserved.
- <span id="page-43-1"></span>7) READs or WRITEs listed in the Command/Action column include READs or WRITEs with Auto Precharge enabled and READs or WRITEs with Auto Precharge disabled.
- 8) Requires appropriate DQM masking.
- <span id="page-43-2"></span>9) Concurrent Auto Precharge: bank n will start precharging when its burst has been interrupted by a READ or WRITE command to bank m.



#### **Table 16 Truth Table - CKE**

<span id="page-43-3"></span>1) CKEn is the logic state of CKE at clock edge n; CKEn-1 was the state of CKE at the previous clock edge.

2) Current state is the state immediately prior to clock edge n.

3) COMMAND n is the command registered at clock edge n; ACTION n is a result of COMMAND n.

<span id="page-43-4"></span>4) All states and sequences not shown are illegal or reserved.

5) DESELECT or NOP commands should be issued on any clock edges occurring during  $t_{RC}$  period.



# <span id="page-44-0"></span>**4 Electrical Characteristics**

# <span id="page-44-1"></span>**4.1 Absolute Maximum Ratings**

#### **Table 17 Absolute Maximum Ratings**



#### **Attention: Stresses above those listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit.**

# <span id="page-44-2"></span>**4.2 DC Operation Conditions**

#### **Table 18 DC Characteristics1)**



1)  $0 °C \leq T_c \leq 70 °C$  (comm.);

All voltages referenced to  $V_{SS}$ .  $V_{SS}$  and  $V_{SSQ}$  must be at same potential.

2) Device is characterized for both ranges of  $V_{DDQ}$ ;  $V_{DDQ} < V_{DD} +0.3$ 

<span id="page-44-3"></span>3)  $V_{\text{IH}}$  may overshoot to  $V_{\text{DD}}$  + 0.8 V for pulse width < 4 ns;  $V_{\text{IL}}$  may undershoot to -0.8 V for pulse width < 4 ns. Pulse width measured at 50% with amplitude measured between peak voltage and DC reference level.



# <span id="page-45-0"></span>**4.3 Pin Capacitances**

# **Table 19 Pin Capacitances1)2)**



1) These values are not subject to production test but verified by device characterization.

2) Input capacitance is measured according to JEP147 with VDD, VDDQ applied and all other pins (except the pin under test) floating. DQ's should be in high impedance state. This may be achieved by pulling CKE to low level.



# <span id="page-46-0"></span>**4.4 AC Characteristics**

#### **Table 20 AC Characteristics1)**



1) 0 °C  $\leq T_{\rm C} \leq 70$  °C (comm.);  $V_{\rm DD} = 2.3V$  .. 3.6V;  $V_{\rm DDQ} = 1.8$  V  $\pm$  0.15 V; or 2.3V .. 3.6V; All parameters assumes proper device initialization. AC timing tests measured at 0.9 V. The transition time is measured between  $\,V_{\shortparallel H}$  and  $\,V_{\shortparallel L}$ ; all AC characteristics assume  $t_\text{T}$  = 1 ns.

<span id="page-46-2"></span>2) Specified  $t_{AC}$  and  $t_{OH}$  parameters are measured with a 30 pF capacitive load only as shown below:



- 3) If  $t_T(CLK) > 1$  ns, a value of  $(t_T/2 0.5)$  ns has to be added to this parameter.
- <span id="page-46-1"></span>4) If  $t_T > 1$  ns, a value of  $(t_T - 1)$  ns has to be added to this parameter.
- <span id="page-46-3"></span>5) These parameter account for the number of clock cycles and depend on the operating frequency, as follows: no. of clock cycles = specified delay / clock period; round up to next integer.
- 6) The write recovery time of  $t_{WR}$  = 14 ns allows the use of one clock cycle for the write recovery time when  $f_{CK} \le 72$  MHz. With  $f_{CK}$  > 72 MHz two clock cycles for  $t_{WR}$  are mandatory. Infineon Technologies recommends to use two clock cycles for the write recovery time in all applications..

I/O



# <span id="page-47-1"></span><span id="page-47-0"></span>**4.5 Operating Currents**

## **Table 21 Maximum Operating Currents1)**



1)  $0 °C \le T_C \le 70 °C$  (comm.);  $V_{DD} = 2.3 V$  .. 3.6V;  $V_{DDQ} = 1.8 V \pm 0.15 V$ ; or 2.3V .. 3.6V; Recommended Operating Conditions unless otherwise noted. These values are measured with  $t_{CK} = 7.5$  ns.

<span id="page-47-2"></span>2) All parameters measured with no output loads.

<span id="page-47-3"></span>3) The value assumes that both dies are in simultaneously operated in this mode (e.g.  $\overline{CS0}$  and  $\overline{CS1}$  are at same potential).

4) The value assumes that one die is in burst read or write mode while the other die is in non-power down standby mode.

#### **Table 22 Self Refresh Currents1)**



1)  $0 °C \le T_c \le 70 °C$  (comm.);  $V_{DD} = 2.3 V \dots 3.6 V$ ;  $V_{DDQ} = 1.8 V \pm 0.15 V$ ; or 2.3V .. 3.6V;



**Package Outline**

# <span id="page-48-1"></span>**5 Package Outline**



<span id="page-48-2"></span><span id="page-48-0"></span>**Figure 50 Package FBGA-54**



# **HYB25L512160AC–7.5 512MBit Mobile-RAM**

**Package Outline**

[www.infineon.com](http://www.infineon.com)