











SLES117B - AUGUST 2004 - REVISED DECEMBER 2015

PCM1794A

# PCM1794A 24-Bit, 192-kHz Sampling, Advanced Segment, Audio Stereo **Digital-to-Analog Converter**

#### **Features**

- 24-Bit Resolution
- Analog Performance:
  - Dynamic Range:
    - 132 dB (9 V RMS, Mono)
    - 129 dB (4.5 V RMS, Stereo)
    - 127 dB (2 V RMS, Stereo)
  - THD+N: 0.0004%
- Differential Current Output: 7.8 mA p-p
- 8x Oversampling Digital Filter:
  - Stop-Band Attenuation: –130 dB
  - Pass-Band Ripple: ±0.00001 dB
- Sampling Frequency: 10 kHz to 200 kHz
- System Clock: 128, 192, 256, 384, 512, or 768 f<sub>S</sub> With Autodetect
- Accepts 16-Bit and 24-Bit Audio Data
- PCM Data Formats: Standard, I<sup>2</sup>S, and Left-
- Optional Interface Available to External Digital Filter or DSP
- Digital De-Emphasis
- Digital Filter Rolloff: Sharp or Slow
- Soft Mute
- Zero Flag
- Dual-Supply Operation: 5-V Analog, 3.3-V Digital
- 5-V Tolerant Digital Inputs
- Small 28-Pin SSOP Package

## 2 Applications

- A/V Receivers
- **DVD Players**
- Musical Instruments
- Car Audio Systems
- Other Applications Requiring 24-Bit Audio

## 3 Description

The PCM1794A device is a monolithic, CMOSintegrated circuit that includes stereo digital-to-analog converters (DACs) and support circuitry in a small 28pin SSOP package. The data converters use TI's advanced segment DAC architecture to achieve excellent dynamic performance and improved tolerance to clock jitter. The PCM1794A device provides balanced current outputs, allowing the user to optimize analog performance externally. Sampling rates up to 200 kHz are supported.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)    |
|-------------|-----------|--------------------|
| PCM1794A    | SSOP (28) | 10.20 mm × 5.30 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Application Diagram





## **Table of Contents**

| 1 | Features 1                           |    | 7.3 Feature Description                          | 13 |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       |    | 7.4 Device Functional Modes                      | 18 |
| 3 | Description 1                        | 8  | Application and Implementation                   | 19 |
| 4 | Revision History2                    |    | 8.1 Application Information                      | 19 |
| 5 | Pin Configuration and Functions      |    | 8.2 Typical Application                          | 25 |
| 6 | Specifications4                      | 9  | Power Supply Recommendations                     | 26 |
| • | 6.1 Absolute Maximum Ratings         | 10 | Layout                                           | 26 |
|   | 6.2 ESD Ratings                      |    | 10.1 Layout Guidelines                           |    |
|   | 6.3 Recommended Operating Conditions |    | 10.2 Layout Example                              | 27 |
|   | 6.4 Thermal Information              | 11 | Device and Documentation Support                 | 28 |
|   | 6.5 Electrical Characteristics       |    | 11.1 Documentation Support                       | 28 |
|   | 6.6 Timing Requirements              |    | 11.2 Community Resources                         | 28 |
|   | 6.7 Typical Characteristics          |    | 11.3 Trademarks                                  |    |
| 7 | Detailed Description 12              |    | 11.4 Electrostatic Discharge Caution             | 28 |
| • | 7.1 Overview                         |    | 11.5 Glossary                                    | 28 |
|   | 7.2 Functional Block Diagram         | 12 | Mechanical, Packaging, and Orderable Information | 28 |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision A (November 2006) to Revision B

**Page** 

 Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.



# 5 Pin Configuration and Functions



### **Pin Functions**

| PIN      |                     | 1/0 | DECODIDATION                                                |  |  |
|----------|---------------------|-----|-------------------------------------------------------------|--|--|
| NO. NAME |                     | I/O | DESCRIPTION                                                 |  |  |
| 1        | MONO                | I   | Monaural mode enable <sup>(1)</sup>                         |  |  |
| 2        | CHSL                | I   | L-channel, R-channel select <sup>(1)</sup>                  |  |  |
| 3        | DEM                 | I   | De-emphasis enable <sup>(1)</sup>                           |  |  |
| 4        | LRCK                | I   | Left and right clock (f <sub>S</sub> ) input <sup>(1)</sup> |  |  |
| 5        | DATA                | - 1 | Serial audio data input <sup>(1)</sup>                      |  |  |
| 6        | BCK                 | I   | Bit clock input <sup>(1)</sup>                              |  |  |
| 7        | SCK                 | - 1 | System clock input <sup>(1)</sup>                           |  |  |
| 8        | DGND                | _   | Digital ground                                              |  |  |
| 9        | $V_{DD}$            | _   | Digital power supply, 3.3 V                                 |  |  |
| 10       | MUTE                | I   | Mute control <sup>(1)</sup>                                 |  |  |
| 11       | FMT0                | - 1 | Audio data format select <sup>(1)</sup>                     |  |  |
| 12       | FMT1                | - 1 | Audio data format select <sup>(1)</sup>                     |  |  |
| 13       | ZERO                | 0   | Zero flag                                                   |  |  |
| 14       | RST                 | - 1 | Reset <sup>(1)</sup>                                        |  |  |
| 15       | V <sub>CC</sub> 2R  | _   | Analog power supply (R-channel DAC), 5 V                    |  |  |
| 16       | AGND3R              | _   | Analog ground (R-channel DAC)                               |  |  |
| 17       | I <sub>OUT</sub> R+ | 0   | R-channel analog current output +                           |  |  |
| 18       | I <sub>OUT</sub> R- | 0   | R-channel analog current output –                           |  |  |
| 19       | AGND1               | _   | Analog ground (internal bias)                               |  |  |
| 20       | I <sub>REF</sub>    | _   | Output current reference bias pin                           |  |  |
| 21       | V <sub>COM</sub> R  | _   | R-channel internal bias decoupling pin                      |  |  |
| 22       | V <sub>COM</sub> L  | _   | L-channel internal bias decoupling pin                      |  |  |

### (1) Schmitt-trigger input, 5-V tolerant.



### Pin Functions (continued)

| PIN |                     | 1/0 | DECODIDATION                             |
|-----|---------------------|-----|------------------------------------------|
| NO. | NAME                | I/O | DESCRIPTION                              |
| 23  | V <sub>CC</sub> 1   | _   | Analog power supply, 5 V                 |
| 24  | AGND2               | _   | Analog ground (internal bias)            |
| 25  | I <sub>OUT</sub> L+ | 0   | L-channel analog current output +        |
| 26  | I <sub>OUT</sub> L- | 0   | L-channel analog current output –        |
| 27  | AGND3L              | _   | Analog ground (L-channel DAC)            |
| 28  | V <sub>CC</sub> 2L  | _   | Analog power supply (L-channel DAC), 5 V |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                                  |                                                                    | MIN         | MAX                      | UNIT |
|--------------------------------------------------|--------------------------------------------------------------------|-------------|--------------------------|------|
| Complex Voltage                                  | V <sub>CC</sub> 1, V <sub>CC</sub> 2L, V <sub>CC</sub> 2R          | -0.3        | 6.5                      | V    |
| Supply Voltage                                   | $V_{DD}$                                                           | -0.3        | 4                        | V    |
| Supply voltage differences: V <sub>CC</sub> 1, V | V <sub>CC</sub> 2L, V <sub>CC</sub> 2R                             |             | ±0.1                     | V    |
| Ground voltage differences: AGND                 | 1, AGND2, AGND3L, AGND3R, DGND                                     |             | ±0.1                     | V    |
| Digital input voltage                            | LRCK, DATA, BCK, SCK, FMT1,<br>FMT0, MONO, CHSL, DEM, MUTE,<br>RST | -0.3        | 6.5                      | ٧    |
|                                                  | ZERO                                                               | -0.3        | $(V_{DD} + 0.3 V) < 4$   |      |
| Analog input voltage                             |                                                                    | -0.3        | $(V_{CC} + 0.3 V) < 6.5$ | V    |
| Input current (any pins except supp              | lies)                                                              |             | ±10                      | mA   |
| Ambient temperature under bias                   |                                                                    | -40         | 125                      | °C   |
| Junction temperature                             |                                                                    |             | 150                      | °C   |
| Lead temperature (soldering, 5 s)                |                                                                    |             | 260                      | °C   |
| Package temperature (IR reflow, pe               | eak)                                                               |             | 250                      | °C   |
| Storage temperature, T <sub>stg</sub>            |                                                                    | <b>–</b> 55 | 150                      | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|         |                       |                                 | MIN  | NOM | MAX  | UNIT |
|---------|-----------------------|---------------------------------|------|-----|------|------|
|         |                       | $V_{DD}$                        | 3    | 3.3 | 3.6  | VDC  |
|         | Supply voltage        | $V_{CC}1$ $V_{CC}2L$ $V_{CC}2R$ | 4.75 | 5   | 5.25 | VDC  |
| $T_{J}$ | Operation temperature |                                 | —25  |     | 85   | °C   |

#### 6.4 Thermal Information

|                        |                                              | PCM1794A  |      |
|------------------------|----------------------------------------------|-----------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DB (SSOP) | UNIT |
|                        |                                              | 28 PINS   |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 66.4      | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 25.4      | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 27.5      | °C/W |
| Ψлт                    | Junction-to-top characterization parameter   | 2.3       | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 27.1      | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | _         | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

all specifications at  $T_A = 25^{\circ}\text{C}$ ,  $V_{CC}1 = V_{CC}2L = V_{CC}2R = 5 \text{ V}$ ,  $V_{DD} = 3.3 \text{ V}$ ,  $f_S = 44.1 \text{ kHz}$ , system clock = 256  $f_S$ , and 24-bit data, unless otherwise noted

|                 | PARAMETER                    | TEST CONDITIONS                             | MIN           | TYP             | MAX     | UNIT           |
|-----------------|------------------------------|---------------------------------------------|---------------|-----------------|---------|----------------|
| DATA            | FORMAT                       |                                             |               |                 |         |                |
| f <sub>S</sub>  | Sampling frequency           |                                             | 10            |                 | 200     | kHz            |
|                 | System clock frequency       |                                             | 128, 192, 256 | , 384, 512, 768 |         | f <sub>S</sub> |
| DIGITA          | AL INPUT/OUTPUT              |                                             |               |                 |         |                |
|                 | Logic family                 |                                             | ٦             | TTL compatible  |         |                |
| $V_{IH}$        | Input logic level high       |                                             | 2             |                 |         | VDC            |
| $V_{IL}$        | Input logic level low        |                                             |               |                 | 0.8     | VDC            |
| I <sub>IH</sub> | Input logic current high     | $V_{IN} = V_{DD}$                           |               |                 | 10      | μΑ             |
| I <sub>IL</sub> | Input logic current low      | V <sub>IN</sub> = 0 V                       |               |                 | -10     | μΑ             |
| $V_{OH}$        | Output logic level high      | I <sub>OH</sub> = -2 mA                     | 2.4           |                 |         | VDC            |
| $V_{OL}$        | Output logic level low       | I <sub>OL</sub> = 2 mA                      |               |                 | 0.4     | VDC            |
| DYNA            | MIC PERFORMANCE (2-V RMS OUT | PUT) <sup>(1)(2)</sup>                      |               |                 |         |                |
|                 |                              | f <sub>S</sub> = 44.1 kHz                   |               | 0.0004%         | 0.0008% |                |
|                 | THD+N at $V_{OUT} = 0$ dB    | f <sub>S</sub> = 96 kHz                     |               | 0.0008%         |         |                |
|                 |                              | f <sub>S</sub> = 192 kHz                    |               | 0.0015%         |         |                |
|                 |                              | EIAJ, A-weighted, f <sub>S</sub> = 44.1 kHz | 123           | 127             |         |                |
|                 | Dynamic range                | EIAJ, A-weighted, f <sub>S</sub> = 96 kHz   |               | 127             |         | dB             |
|                 |                              | EIAJ, A-weighted, f <sub>S</sub> = 192 kHz  |               | 127             |         |                |

- (1) Filter condition:
  - (a) THD+N: 20-Hz HPF, 20-kHz apogee LPF
  - (b) Dynamic range: 20-Hz HPF, 20-kHz AES17 LPF, A-weighted
  - (c) Signal-to-noise ratio: 20-Hz HPF, 20-kHz AES17 LPF, A-weighted
  - (d) Channel separation: 20-Hz HPF, 20-kHz AES17 LPF
  - (e) Analog performance specifications are measured using the System Two Cascade audio measurement system by Audio Precision™ in the averaging mode.
- (2) Dynamic performance and dc accuracy are specified at the output of the postamplifier as shown in Figure 25.



## **Electrical Characteristics (continued)**

all specifications at  $T_A = 25$ °C,  $V_{CC}1 = V_{CC}2L = V_{CC}2R = 5$  V,  $V_{DD} = 3.3$  V,  $f_S = 44.1$  kHz, system clock = 256  $f_S$ , and 24-bit data, unless otherwise noted

| PARAMETER                              | TEST CONDITIONS                             | MIN                  | TYP I             | IAX              | UNIT      |
|----------------------------------------|---------------------------------------------|----------------------|-------------------|------------------|-----------|
|                                        | EIAJ, A-weighted, f <sub>S</sub> = 44.1 kHz | 123                  | 127               |                  |           |
| Signal-to-noise ratio                  | EIAJ, A-weighted, f <sub>S</sub> = 96 kHz   |                      | 127               |                  | dB        |
|                                        | EIAJ, A-weighted, f <sub>S</sub> = 192 kHz  |                      | 127               |                  |           |
|                                        | f <sub>S</sub> = 44.1 kHz                   | 120                  | 123               |                  |           |
| Channel separation                     | f <sub>S</sub> = 96 kHz                     |                      | 122               |                  | dB        |
| ·                                      | f <sub>S</sub> = 192 kHz                    |                      | 120               |                  |           |
| Level linearity error                  | V <sub>OUT</sub> = -120 dB                  |                      | ±1                |                  | dB        |
| DYNAMIC PERFORMANCE (4.5-V RMS Output) |                                             |                      |                   |                  |           |
| , ,                                    | f <sub>S</sub> = 44.1 kHz                   |                      | 0.0004%           |                  |           |
| THD+N at $V_{OUT} = 0$ dB              | f <sub>S</sub> = 96 kHz                     |                      | 0.0008%           |                  |           |
| 301                                    | f <sub>S</sub> = 192 kHz                    |                      | 0.0015%           |                  |           |
|                                        | EIAJ, A-weighted, f <sub>S</sub> = 44.1 kHz |                      | 129               |                  |           |
| Dynamic range                          | EIAJ, A-weighted, f <sub>S</sub> = 96 kHz   |                      | 129               |                  | dB        |
| ,                                      | EIAJ, A-weighted, f <sub>S</sub> = 192 kHz  |                      | 129               |                  |           |
|                                        | EIAJ, A-weighted, f <sub>S</sub> = 44.1 kHz |                      | 129               |                  |           |
| Signal-to-noise ratio                  | EIAJ, A-weighted, f <sub>S</sub> = 96 kHz   |                      | 129               |                  | dB        |
| olgital to holos ratio                 | EIAJ, A-weighted, f <sub>S</sub> = 192 kHz  |                      | 129               |                  |           |
|                                        | f <sub>S</sub> = 44.1 kHz                   |                      | 124               |                  |           |
| Channel separation                     | f <sub>S</sub> = 96 kHz                     |                      | 123               |                  | dB        |
| Chambi Soparation                      | f <sub>S</sub> = 192 kHz                    |                      | 121               |                  | u.b       |
| DYNAMIC PERFORMANCE (MONO MODE)(1)(3)  | 15 - 132 KHZ                                |                      | 121               |                  |           |
| THAMIOTEM OTHER TOP (MOTO MODE)        | f <sub>S</sub> = 44.1 kHz                   |                      | 0.0004%           |                  |           |
| THD+N at V <sub>OUT</sub> = 0 dB       | f <sub>S</sub> = 96 kHz                     |                      | 0.0004%           |                  |           |
| THEFIN AL VOUT = 0 dB                  | f <sub>S</sub> = 192 kHz                    |                      | 0.0005%           |                  |           |
|                                        | EIAJ, A-weighted, f <sub>S</sub> = 44.1 kHz |                      | 132               |                  |           |
| Dynamia rango                          |                                             |                      | 132               |                  | dB        |
| Dynamic range                          | EIAJ, A-weighted, f <sub>S</sub> = 96 kHz   |                      | 132               |                  | uБ        |
|                                        | EIAJ, A-weighted, f <sub>S</sub> = 192 kHz  |                      |                   |                  |           |
| Olympal As a sissa makis               | EIAJ, A-weighted, f <sub>S</sub> = 44.1 kHz |                      | 132               |                  | -ID       |
| Signal-to-noise ratio                  | EIAJ, A-weighted, f <sub>S</sub> = 96 kHz   |                      | 132               |                  | dB        |
| ANALOG CUTPUT                          | EIAJ, A-weighted, f <sub>S</sub> = 192 kHz  |                      | 132               |                  |           |
| ANALOG OUTPUT                          |                                             |                      |                   |                  | 0/ -4 501 |
| Gain error                             |                                             | <u>–6</u>            | ±2                | 6                | % of FSI  |
| Gain mismatch, channel-to-channel      | 4, 557                                      | -3                   | ±0.5              | 3                | % of FSI  |
| Bipolar zero error                     | At BPZ                                      | -2                   | ±0.5              | 2                | % of FS   |
| Output current                         | Full scale (0 dB)                           |                      | 7.8               |                  | mA p-p    |
| Center current                         | At BPZ                                      |                      | -6.2              |                  | mA        |
| DIGITAL FILTER PERFORMANCE             |                                             |                      |                   |                  |           |
| De-emphasis error                      |                                             |                      | ±0                | 004              | dB        |
| FILTER CHARACTERISTICS-1: SHARP ROLLOF |                                             |                      |                   |                  | I         |
| Pass band                              | ±0.00001 dB                                 |                      |                   | 4 f <sub>S</sub> |           |
|                                        | –3 dB                                       |                      | 0.4               | 9 f <sub>S</sub> |           |
| Stop band                              |                                             | 0.546 f <sub>S</sub> |                   |                  |           |
| Pass-band ripple                       |                                             |                      | ±0.00             | 001              | dB        |
| Stop-band attenuation                  | Stop band = 0.546 f <sub>S</sub>            | -130                 |                   |                  | dB        |
| Delay time                             |                                             |                      | 55/f <sub>S</sub> |                  | S         |
| ILTER CHARACTERISTICS-2: SLOW ROLLOFF  | =                                           |                      |                   |                  |           |
| Pass band                              | ±0.04 dB                                    |                      |                   | 4 f <sub>S</sub> |           |
| i ass band                             | –3 dB                                       |                      | 0.4               | 6 f <sub>S</sub> |           |

(3) Dynamic performance and dc accuracy are specified at the output of the postamplifier as shown in Figure 26.



## **Electrical Characteristics (continued)**

all specifications at  $T_A = 25$  °C,  $V_{CC}1 = V_{CC}2L = V_{CC}2R = 5$  V,  $V_{DD} = 3.3$  V,  $f_S = 44.1$  kHz, system clock = 256  $f_S$ , and 24-bit data, unless otherwise noted

|          | PARAMETER                             | TEST CONDITIONS                  | MIN                  | TYP                 | MAX    | UNIT |
|----------|---------------------------------------|----------------------------------|----------------------|---------------------|--------|------|
|          | Stop band                             |                                  | 0.732 f <sub>S</sub> |                     |        |      |
|          | Pass-band ripple                      |                                  |                      |                     | ±0.001 | dB   |
|          | Stop-band attenuation                 | Stop band = 0.732 f <sub>S</sub> | -100                 |                     |        | dB   |
|          | Delay time                            |                                  |                      | 18 / f <sub>S</sub> |        | s    |
| POWE     | R SUPPLY REQUIREMENTS                 |                                  |                      |                     |        |      |
|          |                                       | f <sub>S</sub> = 44.1 kHz        |                      | 12                  | 15     |      |
| $I_{DD}$ | Digital supply current <sup>(4)</sup> | f <sub>S</sub> = 96 kHz          |                      | 23                  |        | mA   |
|          |                                       | f <sub>S</sub> = 192 kHz         |                      | 45                  |        |      |
|          |                                       | f <sub>S</sub> = 44.1 kHz        |                      | 33                  | 40     |      |
| $I_{CC}$ | Analog supply current (4)             | f <sub>S</sub> = 96 kHz          |                      | 35                  |        | mA   |
|          |                                       | f <sub>S</sub> = 192 kHz         |                      | 37                  |        |      |
|          |                                       | f <sub>S</sub> = 44.1 kHz        |                      | 205                 | 250    |      |
|          | Power dissipation (4)                 | f <sub>S</sub> = 96 kHz          |                      | 250                 |        | mW   |
|          |                                       | f <sub>S</sub> = 192 kHz         |                      | 335                 |        |      |

<sup>(4)</sup> Input is BPZ data.

## 6.6 Timing Requirements

|                     |                                   | MIN                      | MAX UNIT   |
|---------------------|-----------------------------------|--------------------------|------------|
| SYSTEM              | CLOCK INPUT TIMING (see Figure 1) |                          |            |
| t <sub>(SCY)</sub>  | System-clock pulse-cycle time     | 13                       | ns         |
| t <sub>(SCKH)</sub> | System-clock pulse duration, HIGH | 0.4 × t <sub>(SCY)</sub> | ns         |
| t <sub>(SCKL)</sub> | System-clock pulse duration, LOW  | $0.4 \times t_{(SCY)}$   | ns         |
| EXTERNA             | L RESET TIMING (see Figure 2)     |                          |            |
| t <sub>(RST)</sub>  | Reset pulse duration, LOW         | 20                       | ns         |
| AUDIO IN            | TERFACE TIMING (see Figure 3)     |                          |            |
| t <sub>(BCY)</sub>  | BCK pulse-cycle time              | 70                       | ns         |
| t <sub>(BCL)</sub>  | BCK pulse duration, LOW           | 30                       | ns         |
| t <sub>(BCH)</sub>  | BCK pulse duration, HIGH          | 30                       | ns         |
| t <sub>(BL)</sub>   | BCK rising edge to LRCK edge      | 10                       | ns         |
| t <sub>(LB)</sub>   | LRCK edge to BCK rising edge      | 10                       | ns         |
| t <sub>(DS)</sub>   | DATA setup time                   | 10                       | ns         |
| t <sub>(DH)</sub>   | DATA hold time                    | 10                       | ns         |
|                     | LRCK clock duty                   | 50% ± 2-b                | oit clocks |





Figure 1. System Clock Input Timing



Figure 2. External Reset Timing



Figure 3. Timing of Audio Interface



## 6.7 Typical Characteristics



## TEXAS INSTRUMENTS

### **Typical Characteristics (continued)**



Figure 14. Total Harmonic Distortion + Noise
vs Free-Air Temperature
Figure 15. Dynamic Range vs Free-Air Temperature

T<sub>A</sub> – Free-Air Temperature – °C

T<sub>A</sub> – Free-Air Temperature



### **Typical Characteristics (continued)**



Copyright © 2004–2015, Texas Instruments Incorporated

Submit Documentation Feedback

Figure 20. Total Harmonic Distortion + Noise vs Input Level



## 7 Detailed Description

#### 7.1 Overview

The PCM1794A device is a 24-bit, 192-kHz, differential-current, output digital-to-analog converter (DAC) that comes in a 28-pin SSOP package. The PCM1794AA device is hardware controlled and uses the advanced-segment DAC architecture from TI to perform with a Stereo Dynamic Range of 129 dB (132 dB Mono) and with a THD of 0.0004% at 44.1 kHz. The PCM1794AA device uses the SCK input as the system clock and automatically detects the sampling rate of the Digital Audio input when valid BCK and LRCK clocks are supplied. To bypass the internal filter, use an external digital filter.

**Table 1. Device Features** 

| FEATURE                     | DESCRIPTION                                |
|-----------------------------|--------------------------------------------|
| Resolution                  | 24 bits                                    |
| Audio data interface format | Standard, I <sup>2</sup> S, left justified |
| Audio data bit length       | 16-bit, 24-bit selectable                  |
| Audio data format           | MSB first, two's complement                |

### 7.2 Functional Block Diagram





### 7.3 Feature Description

### 7.3.1 System Clock Input

The PCM1794A device requires a system clock for operating the digital interpolation filters and advanced segment DAC modulators. The system clock is applied at the SCK input (pin 7). The PCM1794A device has a system clock detection circuit that automatically senses the frequency at which the system clock is operating. Table 2 shows examples of system clock frequencies for common audio-sampling rates.

The *Timing Requirements* table lists and Figure 1 shows the timing requirements for the system clock input. For optimal performance, use a clock source with low-phase jitter and noise. One of the Texas Instruments PLL1700 family of multiclock generators is an excellent selection for providing the PCM1794A system clock.

|           | -                                                |                    |                    | -                  | •                  |                    |  |  |  |  |  |
|-----------|--------------------------------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--|--|--|--|--|
| SAMPLING  | SYSTEM CLOCK FREQUENCY (f <sub>SCK</sub> ) (MHz) |                    |                    |                    |                    |                    |  |  |  |  |  |
| FREQUENCY | 128 f <sub>S</sub>                               | 192 f <sub>S</sub> | 256 f <sub>S</sub> | 384 f <sub>S</sub> | 512 f <sub>S</sub> | 768 f <sub>S</sub> |  |  |  |  |  |
| 32 kHz    | 4.096                                            | 6.144              | 8.192              | 12.288             | 16.384             | 24.576             |  |  |  |  |  |
| 44.1 kHz  | 5.6488                                           | 8.4672             | 11.2896            | 16.9344            | 22.5792            | 33.8688            |  |  |  |  |  |
| 48 kHz    | 6.144                                            | 9.216              | 12.288             | 18.432             | 24.576             | 36.864             |  |  |  |  |  |
| 96 kHz    | 12.288                                           | 18.432             | 24.576             | 36.864             | 49.152             | 73.728             |  |  |  |  |  |
| 192 kHz   | 24.576                                           | 36.864             | 49.152             | 73.728             | See (1)            | See (1)            |  |  |  |  |  |

Table 2. System Clock Rates for Common Audio Sampling Frequencies

#### 7.3.2 Power-On and External Reset Functions

The PCM1794A device includes a power-on reset function. Figure 21 shows the operation of this function. With  $V_{DD} > 2 \text{ V}$ , the power-on reset function is enabled. The initialization sequence requires 1024 system clocks from the time  $V_{DD} > 2 \text{ V}$ .

The PCM1794A device also includes an external reset capability using the RST input (pin 14), which allows an external controller or master reset circuit to force the PCM1794A device to initialize to its default reset state.

The *Timing Requirements* table lists and Figure 2 shows the external reset operation and timing. The RST pin is set to logic 0 for a minimum of 20 ns. The RST pin is then set to a logic 1 state to start the initialization sequence, which requires 1024 system clock periods. The external reset is useful in applications with a delay between the PCM1794A power-up and system clock activation.



Figure 21. Power-On Reset Timing

Product Folder Links: *PCM1794A* 

Copyright © 2004-2015, Texas Instruments Incorporated

<sup>(1)</sup> This system clock rate is not supported for the given sampling frequency.



#### 7.3.3 Audio Data Interface

#### 7.3.3.1 Audio Serial Interface

The audio interface port is a 3-wire serial port that includes LRCK (pin 4), BCK (pin 6), and DATA (pin 5). BCK is the serial audio bit clock, and used to clock the serial data present on DATA into the serial shift register of the audio interface. Serial data is clocked into the PCM1794A device on the rising edge of BCK. LRCK is the serial audio left/right word clock.

The PCM1794A device requires the synchronization of LRCK and the system clock, but does not require a specific phase relation between LRCK and the system clock.

If the relationship between LRCK and the system clock changes more than  $\pm 6$  BCK, internal operation is initialized within  $1/f_S$ , and the analog outputs are forced to the bipolar zero level until resynchronization between LRCK and the system clock is completed.

## 7.3.3.2 PCM Audio Data Formats and Timing

The PCM1794A device supports industry-standard audio data formats, including standard right-justified, I<sup>2</sup>S, and left-justified. The data formats are shown in Figure 22. Data formats are selected using the format bits, FMT1 (pin 12), and FMT0 (pin 11) as shown in Table 3. All formats require binary twos-complement, MSB-first audio data. The *Timing Requirements* table lists and Figure 3 shows a detailed timing diagram for the serial audio interface.

Copyright © 2004–2015, Texas Instruments Incorporated Product Folder Links: *PCM1794A* 



## (1) Standard Data Format (Right Justified); L-Channel = HIGH, R-Channel = LOW



## (2) Left Justified Data Format; L-Channel = HIGH, R-Channel = LOW



# (3) I <sup>2</sup>S Data Format; L-Channel = LOW, R-Channel = HIGH



Figure 22. Audio Data Input Formats



#### 7.3.4 Audio Data Format

Audio format is selected using FMT0 (pin 11) and FMT1 (pin 12). The PCM1794A device also supports monaural mode and DF bypass mode using MONO (pin 1) and CHSL (pin 2). The PCM1794A device can select the DF rolloff characteristics.

MONO **FORMAT DF ROLLOFF CHSL** FMT1 GMT0 STEREO/MONO 0 I<sup>2</sup>S Stereo Sharp 0 0 0 1 Left-justified format Stereo Sharp 0 0 1 0 Standard, 16-bit Sharp Stereo 0 0 1 1 Standard, 24-bit Stereo Sharp I<sup>2</sup>S 0 1 0 0 Stereo Slow 0 1 0 1 Left-justified format Stereo Slow 0 1 0 Standard, 16-bit Stereo Slow 0 1 1 Digital filter bypass Mono \_ 0 0 0 I<sup>2</sup>S Mono, L-channel Sharp 0 1 0 1 Left-justified format Mono, L-channel Sharp 0 1 0 Standard, 16-bit Mono, L-channel Sharp 1 0 1 1 Standard, 24-bit Mono, L-channel Sharp I<sup>2</sup>S 0 0 Mono, R-channel Sharp 1 1 0 1 Left-justified format Mono, R-channel Sharp 1 1 1 0 Standard, 16-bit Mono, R-channel Sharp 1 Standard, 24-bit Mono, R-channel Sharp

**Table 3. Audio Data Format Select** 

#### 7.3.5 Soft Mute

The PCM1794A device supports mute operation. When MUTE (pin 10) is set to HIGH, both analog outputs transition to the bipolar zero level in -0.5-dB steps with a transition speed of  $1/f_S$  per step. The mute operation system provides pop-free muting of the DAC output.

#### 7.3.6 De-Emphasis

The PCM1794A device has a de-emphasis filter for the sampling frequency of 44.1 kHz. The de-emphasis filter is controlled using DEM (pin 3).

#### 7.3.7 Zero Detect

When the PCM1794A device detects that the audio input data in the L-channel and the R-channel is continuously zero for 1024 LRCKs in the PCM mode, or that the audio input data is continuously zero for 1024 WDCKs in the external filter mode, the PCM1794A device sets ZERO (pin 13) to HIGH.

#### 7.3.8 Advanced Segment DAC



Figure 23. Advanced Segment DAC

Copyright © 2004–2015, Texas Instruments Incorporated Product Folder Links: *PCM1794A* 



The PCM1794A device uses TI's advanced segment DAC architecture to achieve excellent dynamic performance and improved tolerance to clock jitter. The PCM1794A device provides balanced current outputs.

Digital input data using the digital filter is separated into 6 upper bits and 18 lower bits. The 6 upper bits are converted to inverted complementary offset binary (ICOB) code. The lower 18 bits, associated with the MSB, are processed by a five-level, third-order delta-sigma modulator operated at 64 f<sub>S</sub> by default. The 1 level of the modulator is equivalent to the 1 LSB of the ICOB code converter. The data groups processed in the ICOB converter and third-order delta-sigma modulator are summed together to create an up-to-66-level digital code, and then processed by data-weighted averaging (DWA) to reduce the noise produced by element mismatch. The data of up to 66 levels from the DWA is converted to an analog output in the differential-current segment section.

This architecture has overcome the various drawbacks of conventional multibit processing, and also achieves excellent dynamic performance.

#### 7.3.9 Analog Output

Table 4 and Figure 24 show the relationship between the digital input code and analog output.

|                                       | 800000 (-FS) | 000000 (BPZ) | 7FFFF (+FS) |
|---------------------------------------|--------------|--------------|-------------|
| I <sub>OUT</sub> N [mA]               | -2.3         | -6.2         | -10.1       |
| I <sub>OUT</sub> P [mA]               | -10.1        | -6.2         | -2.3        |
| V <sub>OUT</sub> N [V] <sup>(1)</sup> | -1.725       | -4.65        | -7.575      |
| V <sub>OUT</sub> P [V] <sup>(1)</sup> | -7.575       | -4.65        | -1.725      |
| V <sub>OUT</sub> [V] <sup>(1)</sup>   | -2.821       | 0            | 2.821       |

**Table 4. Digital Input Code and Analog Output** 

<sup>(1)</sup> V<sub>OUT</sub>N is the output of U1, V<sub>OUT</sub>P is the output of U2, and V<sub>OUT</sub> is the output of U3 in the measurement circuit of Figure 25.



Figure 24. Relationship Between Digital Input and Analog Output



#### 7.4 Device Functional Modes

#### 7.4.1 Device Control

The PCM1794A device is a hardware controlled by external pins. These pins can be tied high or low directly to GND or to V<sub>DD</sub>. These pins can also be controlled by the GPIO of a host controller.

#### 7.4.2 Audio Input Modes

The PCM1794A device accepts PCM audio in I2S, Right justified (standard), or Left justified formats. The PCM1794 device has an internal digital filter that has the option of a slow or sharp roll off. Use an external digital filter to bypass the internal digital filter. External filter mode is explained more in the Interfacing With an External Digital Filter section.

#### 7.4.3 Audio Output Modes

With the use of the MONO pin, the PCM1794A can output either differential stereo audio, or differential mono audio. Figure 25 shows an example of stereo output. Figure 27 shows an example of mono mode.



## 8 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The design of the application circuit lets the user realize the high signal-to-noise (S/N) ratio of the PCM1794A device, as noise and distortion generated in an application circuit are not negligible.

In the circuit of Figure 25, the output level is  $2-V_{RMS}$ , and 127-dB S/N is achieved. The circuit of Figure 26 should result in the highest performance. In this case the output level is set to  $4.5-V_{RMS}$ , and 129-dB S/N is achieved (stereo mode). In monaural mode, if the output of the L-channel and R-channel is used as a balanced output, 132-dB S/N is achieved (see Figure 27).





Figure 25. Measurement Circuit, V<sub>OUT</sub> = 2-V<sub>RMS</sub>





Figure 26. Measurement Circuit, V<sub>OUT</sub> = 4.5-V<sub>RMS</sub>





Figure 27. Measurement Circuit for Monaural Mode

#### 8.1.1 I/V Section

The current of the PCM1794A device on each of the output pins (I<sub>OUT</sub>L+, I<sub>OUT</sub>L+, I<sub>OUT</sub>R+, I<sub>OUT</sub>R+) is 7.8 mA p-p at 0 dB (full scale). Use Equation 1 to calculate the voltage output level of the I/V converter (Vi).

$$Vi = 7.8 \text{ mA p-p} \times R_f$$

where

• R<sub>f</sub> is the feedback resistance of I/V converter

(1)

An NE5534 operational amplifier is recommended for the I/V circuit to obtain the specified performance. Dynamic performance such as the gain bandwidth, settling time, and slew rate of the operational amplifier affects the audio dynamic performance of the I/V section.

#### 8.1.2 Differential Section

The PCM1794A voltage outputs are followed by differential amplifier stages, which sum the differential signals for each channel, creating a single-ended I/V op-amp output. In addition, the differential amplifiers provide a low-pass filter function.

The operational amplifier recommended for the differential circuit is the Linear Technology LT1028, because the input noise is low.

## 8.1.3 Interfacing With an External Digital Filter

For some applications, using a programmable digital signal processor as an external digital filter to perform the interpolation function may be necessary. The following pin settings enable the external digital filter application mode:

- MONO (pin 1) = LOW
- CHSL (pin 2) = HIGH
- FMT0 (pin 11) = HIGH
- FMT1 (pin 12) = HIGH

The pins that provide the serial interface for the external digital filter are shown in the connection diagram of Figure 28. The word clock (WDCK) must be operated at  $8 \times$  or  $4 \times$  the desired sampling frequency,  $f_S$ .





Figure 28. Connection Diagram for External Digital Filter (Internal DF Bypass Mode) Application

### 8.1.3.1 System Clock (SCK) and Interface Timing

In an application using an external digital filter, the PCM1794A device requires the synchronization of WDCK and the system clock. The system clock is phase-free with respect to WDCK. Interface timing among WDCK, BCK, and DATA is shown in Figure 29.



Figure 29. Audio Interface Timing for External Digital Filter (Internal DF Bypass Mode) Application

Table 5 shows the timing requirements for an application using an external digital filter in internal DF bypass mode.



**Table 5. External Digital Filter Application Timing Requirements** 

|                    |                                      | MIN | MAX | UNIT |
|--------------------|--------------------------------------|-----|-----|------|
| t <sub>(BCY)</sub> | BCK pulse-cycle time                 | 20  |     | ns   |
| t <sub>(BCL)</sub> | BCK pulse duration, LOW              | 7   |     | ns   |
| t <sub>(BCH)</sub> | BCK pulse duration, HIGH             | 7   |     | ns   |
| t <sub>(BL)</sub>  | BCK rising edge to WDCK falling edge | 5   |     | ns   |
| t <sub>(LB)</sub>  | WDCK falling edge to BCK rising edge | 5   |     | ns   |
| t <sub>(DS)</sub>  | DATA setup time                      | 5   |     | ns   |
| t <sub>(DH)</sub>  | DATA hold time                       | 5   |     | ns   |

#### 8.1.3.2 Audio Format

The PCM1794A device in the external digital filter interface mode supports right-justified audio formats, including 24-bit audio data, as shown in Figure 30.



Figure 30. Audio Data Input Format for External Digital Filter (Internal DF Bypass Mode) Application



### 8.2 Typical Application

This application is using the GPIO of a host controller to manipulate the hardware control pins. A PCM audio source is supplying digital audio and the output is single-ended stereo audio.



Figure 31. Typical Application Circuit

#### 8.2.1 Design Requirements

For the typical application example, use the parameters listed in Table 6.

Table 6. Design Parameters

| DESIGN PARAMETER | EXAMPLE                    |
|------------------|----------------------------|
| Audio Input      | Digital PCM                |
| Audio Output     | Single-Ended Stereo Analog |
| Control          | Host GPIO                  |
| Filter           | Internal Filter            |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Audio Input or Output

In this application, a PCM audio source is supplied to the device. A current output is produced and then converted to a voltage output in the I/V stage. The next stage in the output is a differential to single-ended amplifier stage with a low pass filter to reduce out of band noise. The  $f_c$  of the example circuits (Figure 26 and Figure 27) are shown in the example figures. Use Equation 2 to calculate the value of  $f_c$ .

$$f_c = 1 / (2 \times \pi \times R_f \times C_f)$$
 (2)



## **Typical Application (continued)**

#### 8.2.3 Application Curves



## 9 Power Supply Recommendations

The PCM1794A device requires 5-V (nominal) supplies. A 5-V supply is required for the analog circuitry powered by the VCC1, VCC2L, and VCC2R pins. A second 5-V supply is for the digital circuitry powered by the  $V_{DD}$  pin. These pins can be powered by the same 5-V rail but separating the supplies can assist with getting the target SNR and THD in some cases. Place the decoupling capacitors for the power supplies close to the device terminals.

### 10 Layout

### 10.1 Layout Guidelines

TI recommends using the same ground between AGND and DGND to avoid any potential voltage difference between them. Ensure the return currents for digital signals avoid the AGND pin or the input signals to the I/V stage. Avoid running high frequency clock and control signals near AGND, or any of the I<sub>OUT</sub> pins where possible. The pin layout of the PCM1794A partitions into two parts: an analog section and a digital section. If the system is partitioned in such a way that digital signals are routed away from the analog sections, then no digital return currents (for example, clocks) should be generated in the analog circuitry.

Place the decoupling capacitors as close to the Vcc1,  $V_{CC}2L$ ,  $V_{CC}2R$ ,  $V_{COM}L$ ,  $V_{COM}R$ , and  $V_{DD}$  pins as possible. See Figure 34 for additional guidelines.



### 10.2 Layout Example



- (1) TI recommends to place a top layer ground pour for shielding around device and connect it to the lower main PCB ground plane with multiple vias.
- (2) These resistors help prevent overshoot and reduce coupling. Begin with a value of 10  $\Omega$  for the MCLK resistor and 27  $\Omega$  for the other resistors.

Figure 34. PCM1794A Layout Example



## 11 Device and Documentation Support

## 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

- A Low Noise, Low Distortion Design for Antialiasing and Anti-imaging Filters, SBAA001
- THD+N Versus Frequency Characteristics and Spectra of the PCM1717/18/19/20/23/27, SBAA020
- DEM-PCM1792, DEM-DSD1792, DEM-PCM1794, DEM-DSD1794, EVM Board, SLEU037
- NE5534x, SA5534x Low-Noise Operational Amplifiers, SLOS070
- PLL1700 Multi-Clock Generator, SBOS096

#### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments. Audio Precision is a trademark of Audio Precision. All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| PCM1794ADB       | ACTIVE     | SSOP         | DB                 | 28   | 47             | RoHS & Green | (6)<br>NIPDAU                 | Level-1-260C-UNLIM | -25 to 85    | PCM1794<br>A            | Samples |
| PCM1794ADBR      | ACTIVE     | SSOP         | DB                 | 28   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -25 to 85    | PCM1794<br>A            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF PCM1794A:

Automotive: PCM1794A-Q1

www.ti.com

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PCM1794ADBR | SSOP            | DB                 | 28 | 2000 | 330.0                    | 17.4                     | 8.5        | 10.8       | 2.4        | 12.0       | 16.0      | Q1               |
| PCM1794ADBR | SSOP            | DB                 | 28 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022



### \*All dimensions are nominal

| Device      | Package Type Package Drawing |    | Pins SPQ |      | Length (mm) | Width (mm) | mm) Height (mm) |  |
|-------------|------------------------------|----|----------|------|-------------|------------|-----------------|--|
| PCM1794ADBR | SSOP                         | DB | 28       | 2000 | 336.6       | 336.6      | 28.6            |  |
| PCM1794ADBR | SSOP                         | DB | 28       | 2000 | 356.0       | 356.0      | 35.0            |  |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

### **TUBE**



#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| PCM1794ADB | DB           | SSOP         | 28   | 47  | 500    | 10.6   | 500    | 9.6    |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated