# **CBTU02044**

## High-speed two-differential channels 1-to-2 switch

Rev. 1.2 — 21 April 2022

Product data sheet

## 1 General description

CBTU02044 is a high-speed differential 1-to-2 switching chip optimized to interface with PCle4.0 for server and client applications. This high performance switch chip could be used for other high-speed interfaces such as PCle-Gen4, MIPI, DP1.4, and DDR. CBTU02044 also functions as a 2-to-1 MUX by selecting 1 (Port A) as output out of one of the two differential ports (either Port B or C).

Pinouts are optimized for minimum number of layout layers and for achievement of very low crosstalk to meet stringent crosstalk requirements at higher data rate. CBTU02044 is a small package with optimized footprint for smaller real estate occupancy.

CBTU02044 is available in 1.6 mm x 2.4 mm x 0.5 mm HUQFN16 package with 0.4 mm pitch.

#### 2 Features and benefits

- · Optimized high-speed signal integrity
- Minimize crosstalk to meet stringent PCle4.0 requirement
- Two-differential channels 1-to-2 switch/2-to-1 mux
  - Low insertion loss (typ): 0.56 dB at 100 MHz; 1.1 dB at 5 GHz; 1.5 dB at 8 GHz
  - Low off-state isolation: -70 dB at 100 MHz, -23 dB at 5 GHz, -18 dB at 8 GHz
  - Low return loss (typ): 21 dB at 2.5 GHz; 18 dB at 5 GHz; 15 dB at 8 GHz
  - Low ON-state resistance: 10  $\Omega$  (typ)
  - 3 dB bandwidth (typ): 17 GHz (typ)
  - DDNEXT < -50 dB @ 8 GHz
  - DDFEXT < -48 dB @ 8 GHz
  - VIC common mode input voltage VIC: 0 V to 2 V
  - Differential input voltage VID <1.6 V
  - Intra-pair skew <4 ps</p>
- VDD power supply voltage range: 1.62 V to 3.63 V
- Low current consumption:
  - For active mode =  $200 \mu A (typ)$
  - For power-saving =  $3 \mu A$  (typ)
- · CMOS SEL and XSD pins
- Back current protection on all I/O pins of these switches
- Patent pending high performance analog pass-gate technology
- All channels support rail-to-rail input voltage (up to 2.4 V)
- HUQFN16 1.6 mm × 2.4 mm × 0.5 mm package with 0.4 mm pitch
- ESD: 2000 V HBM; 1000 V CDM
- Operating temperature range: -40 °C to +85 °C



High-speed two-differential channels 1-to-2 switch

# 3 Application example



## 4 Ordering information

Table 1. Ordering information

| Type number | Topside | Package |                                                                                                            |           |  |  |
|-------------|---------|---------|------------------------------------------------------------------------------------------------------------|-----------|--|--|
|             | marking | Name    | Description                                                                                                | Version   |  |  |
| CBTU02044HE | 44      | HUQFN16 | Plastic, super thin quad flat package; no leads; 16 terminals; body 1.6 mm x 2.4 mm x 0.5 mm; 0.4 mm pitch | SOT1832-1 |  |  |

## 4.1 Ordering options

Table 2. Ordering options

| Type number | Orderable part number | Package | Packing<br>method                          | Minimum<br>order<br>quantity | Temperature                         |
|-------------|-----------------------|---------|--------------------------------------------|------------------------------|-------------------------------------|
| CBTU02044   | CBTU02044HEJ          | HUQFN16 | REEL 13"<br>Q1/T1<br>*STANDARD<br>MARK SMD | 10000                        | T <sub>amb</sub> = -40 °C to +85 °C |

## 5 Block diagram



CBTU02044

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2022. All rights reserved.

# 6 Pinning information

#### 6.1 Pinning



Refer to Section 11 for package related information.

# 6.2 Pin description

Table 3. Pin description

| Symbol    | Pin       | Туре | Description |
|-----------|-----------|------|-------------|
| Data path | n signals | · ·  | ,           |
| A0N       | 9         | I/O  | Ch0 input   |
| A0P       | 10        | I/O  |             |
| В0Р       | 8         | I/O  | B0 output   |
| B0N       | 7         | I/O  |             |
| C0N       | 6         | I/O  | C0 output   |
| C0P       | 5         | I/O  |             |
| A1P       | 13        | I/O  | Ch1 input   |
| A1N       | 14        | I/O  |             |
| B1P       | 2         | I/O  | B1 output   |
| B1N       | 1         | I/O  |             |
| C1N       | 16        | I/O  | C1 output   |
| C1P       | 15        | I/O  |             |
| Control s | ignal     |      | ,           |

High-speed two-differential channels 1-to-2 switch

Table 3. Pin description...continued

| Symbol    | Pin        | Туре          | Description                                                                                                                                                         |
|-----------|------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SEL       | 12         | GPIO input    | Input signal driven by GPIO When SEL = LOW, Port A and Port B are mutually connected When SEL = HIGH, port A and port C are mutually connected                      |
| XSD       | 3          | CMOS input    | Shutdown pin; should be driven LOW for normal operation. When HIGH, all paths are switched off (high impedance state). And supply current consumption is minimized. |
| Power sup | pply       | -             |                                                                                                                                                                     |
| VDD       | 4          | power         | Power supply range between 1.62 V and 3.63 V                                                                                                                        |
| Ground co | onnection  | <u> </u>      |                                                                                                                                                                     |
| GND       | 11         | ground        | 0 V; must connect to PCB ground                                                                                                                                     |
| NC        | center pad | not connected | Center pad is not connected to the device ground pin inside the package. Recommend to connect center pad to PCB ground                                              |

## 7 Functional description

Refer to Figure 2 of CBTU02044.

The CBTU02044 provides a shutdown function to minimize power consumption when the switch is not active, while the power to CBTU02044 is provided. The XSD pin (power down = HIGH) places all channels in high-impedance state while reducing current consumption to near-zero. When XSD pin is LOW, the device operates normally.

Table 4. ON/OFF control table

| XSD  | SEL  | Function                    |
|------|------|-----------------------------|
| HIGH | X    | A, B and C ports are high-Z |
| LOW  | LOW  | A to B ports and vice versa |
| LOW  | HIGH | A to C ports and vice versa |

#### **Limiting values** 8

Table 5. Limiting values [1] In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                       | Conditions |     | Min  | Max  | Unit |
|------------------|---------------------------------|------------|-----|------|------|------|
| V <sub>DD</sub>  | supply voltage                  |            | [2] | -0.3 | +4.4 | V    |
| VI               | input voltage of control pins   |            | [2] | -0.3 | +4.4 | V    |
| V <sub>IO</sub>  | voltage of I/O pins of switches |            | [2] | -0.3 | +2.6 | V    |
| T <sub>stg</sub> | storage temperature             |            |     | -65  | +150 | °C   |
| V <sub>ESD</sub> | electrostatic discharge         | НВМ        | [3] | -    | 2000 | V    |
|                  | voltage                         | CDM        | [4] | -    | 1000 | V    |

<sup>[1]</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltage values, except differential voltages, are with respect to network ground terminal.

Human Body Model: ANSI/EOS/ESD-S5.1-1994, standard for ESD sensitivity testing, Human Body Model - Component level; Electrostatic Discharge Association, Rome, NY, USA.

Charged Device Model: ANSI/EOS/ESD-S5.3-1-1999, standard for ESD sensitivity testing, Charged Device Model -Component level; Electrostatic Discharge Association, Rome, NY, USA.

High-speed two-differential channels 1-to-2 switch

# 9 Recommended operating conditions

#### Table 6. Operating conditions

Over operating free-air temperature range (unless otherwise noted)

| Symbol           | Parameter                     | Conditions            | Min  | Тур | Max  | Unit |
|------------------|-------------------------------|-----------------------|------|-----|------|------|
| VDD              | supply voltage                | 3.3 V supply option   | 1.62 | -   | 3.63 | V    |
| VI               | input voltage                 | CMOS inputs           | -0.3 | -   | VDD  | V    |
|                  |                               | switch I/O pins       | -0.3 | -   | +2.4 | V    |
| T <sub>amb</sub> | ambient operating temperature | operating in free air | -40  | -   | +85  | °C   |

## 10 Characteristics

## 10.1 Device general characteristics

Table 7. General characteristics

| Symbol               | Parameter            | Conditions                                                                                       | Min | Typ <sup>[1]</sup> | Max | Unit |
|----------------------|----------------------|--------------------------------------------------------------------------------------------------|-----|--------------------|-----|------|
| I <sub>DD</sub>      | supply current       | XSD = HIGH (disable)                                                                             | -   | 3                  | 10  | μA   |
|                      |                      | XSD = LOW (enable)                                                                               | -   | 250                | 450 | μA   |
| t <sub>startup</sub> | start-up time        | supply voltage ramping up to valid with XSD = LOW to channel specified operating characteristics | -   | -                  | 30  | μs   |
| t <sub>en</sub>      | enable time          | XSD going<br>LOW to channel<br>specified operating<br>characteristics                            | -   | 90                 | 220 | μs   |
| t <sub>rcfg</sub>    | reconfiguration time | SEL state changes <sup>[2]</sup>                                                                 | -   | 18                 | 30  | ns   |

- [1] Typical values are at VDD = 1.8 V;  $T_{amb}$  = 25 °C, and maximum loading
- [2] Smooth transition without glitch



## 10.2 Switch channel characteristics

Table 8. Dynamic and static characteristics

| Symbol                           | Parameter                        | Conditions                                                                        | Min    | Тур                 | Max               | Unit |
|----------------------------------|----------------------------------|-----------------------------------------------------------------------------------|--------|---------------------|-------------------|------|
| DDIL differential insertion loss |                                  | Channel is OFF                                                                    |        |                     |                   |      |
|                                  |                                  | f = 5 GHz                                                                         | -      | 20                  | -                 | dB   |
|                                  |                                  | f = 100 MHz                                                                       | -      | 40                  | -                 | dB   |
|                                  |                                  | Channel is ON                                                                     | 1      |                     |                   | -    |
|                                  |                                  | f = 8 GHz                                                                         | -      | 1.5                 | -                 | dB   |
|                                  |                                  | f = 5 GHz                                                                         | -      | 1.1                 | -                 | dB   |
|                                  |                                  | f = 2.5 GHz                                                                       | -      | 0.8                 | -                 | dB   |
|                                  |                                  | f = 100 MHz                                                                       | -      | 0.56                | -                 | dB   |
| B <sub>-3dB</sub>                | bandwidth                        |                                                                                   | -      | 17                  | -                 | GHz  |
| DDRL                             | differential return loss         | f = 8 GHz                                                                         | -      | 15                  | -                 | dB   |
|                                  |                                  | f = 5 GHz                                                                         | -      | 18                  | -                 |      |
|                                  |                                  | f = 2.5 GHz                                                                       | -      | 21                  | -                 | dB   |
| DDNEXT                           | J 1                              |                                                                                   |        |                     |                   |      |
|                                  | end crosstalk                    | f = 8 GHz                                                                         | -      | -                   | -48               | dB   |
| DDFEXT                           | High-Speed far-end crosstalk     | A to B or A to C ports (or vice                                                   | versa) | <u> </u>            |                   |      |
|                                  |                                  | f = 8 GHz                                                                         | -      | -                   | -46               | dB   |
| VI                               | input voltage                    | Switch I/O pins                                                                   | -0.3   | -                   | 2.4               | V    |
| V <sub>IC</sub>                  | Common-mode input voltage        | for all switch ports                                                              | 0      | -                   | 2.0               | V    |
| V <sub>ID_PP</sub>               | Differential input voltage       |                                                                                   | -      | 1.2                 | 1.6               | V    |
| I <sub>IH</sub>                  | HIGH-level input leakage current | High-speed switch I/O;<br>A, B and C ports; XSD =<br>HIGH; V <sub>I</sub> = 2.0 V | -      | -                   | 1.5               | μΑ   |
| I <sub>IL</sub>                  | LOW-level input leakage current  | High-speed switch I/O;<br>A, B and C ports; XSD =<br>HIGH; V <sub>I</sub> = GND   | -      | -                   | 1.5               | μΑ   |
| V <sub>IK</sub>                  | Input negative clamping voltage  | Voltage on high-speed channel pins; II = -18 mA                                   | -      | -                   | -1.2              | V    |
| t <sub>PD</sub>                  | propagation delay at 8 GHz       | From A port to B or C port or vice versa                                          | -      | 32                  | 35 <sup>[1]</sup> | ps   |
| t <sub>sk</sub>                  | Intra-pair skew                  | Skew between P and N for all the ports                                            | -      | 3                   | -                 | ps   |
| R <sub>onse</sub>                | single-end ON-state resistance   | Switch ON resistance with source current is 18 mA                                 | -      | 10                  | 14                | Ω    |
| Z <sub>input</sub>               | DC CM input impedance            | XSD = HIGH and V <sub>I</sub> > 0 V                                               | -      | 3000 <sup>[1]</sup> | -                 | ΚΩ   |
| C <sub>in</sub>                  | input capacitance at 2.5 GHz     | VDD = 1.8 V; V <sub>I</sub> = 1.4 V or floating                                   | -      | 622 <sup>[1]</sup>  | -                 | fF   |

<sup>[1]</sup> Guaranteed by design

High-speed two-differential channels 1-to-2 switch

# 10.3 Control signals characteristics

Table 9. SEL input buffer characteristics

| Symbol          | Parameter                        | Conditions                                  | Min  | Тур | Max | Unit |
|-----------------|----------------------------------|---------------------------------------------|------|-----|-----|------|
| V <sub>IH</sub> | HIGH-level input voltage         |                                             | 1.4  | -   | -   | V    |
| V <sub>IL</sub> | LOW-level input voltage          |                                             | -0.3 | -   | 0.4 | V    |
| I <sub>IH</sub> | HIGH-level input leakage current | Measured with input at V <sub>I</sub> = VDD | -    | -   | 1.5 | μΑ   |
| I <sub>IL</sub> | LOW-level input leakage current  | Measured with input at V <sub>I</sub> = 0 V | -    | -   | 1.5 | μΑ   |

Table 10. XSD input buffer characteristics

| Symbol          | Parameter                        | Conditions                                  | Min           | Тур | Max           | Unit |
|-----------------|----------------------------------|---------------------------------------------|---------------|-----|---------------|------|
| V <sub>IH</sub> | HIGH-level input voltage         |                                             | 0.75 %<br>VDD | -   | -             | V    |
| V <sub>IL</sub> | LOW-level input voltage          |                                             | -0.3          | -   | 0.25 %<br>VDD | V    |
| I <sub>IH</sub> | HIGH-level input leakage current | Measured with input at V <sub>I</sub> = VDD | -             | -   | 1.5           | μΑ   |
| I <sub>IL</sub> | LOW-level input leakage current  | Measured with input at V <sub>I</sub> = 0 V | -             | -   | 1.5           | μΑ   |

## 11 Package outline



## 12 Packing information

# 12.1 SOT1832-1 (HUQFN16); Reel pack, SMD, 13" Q1/T1 standard product orientation; Orderable part number ending ,118 or J; Ordering code (12NC) ending 118

#### 12.1.1 Packing method



Table 11. Dimensions and quantities

| Reel dimensions | SPQ/PQ    |   | Outer box dimensions |
|-----------------|-----------|---|----------------------|
| d × w (mm) [1]  | (pcs) [2] |   | I × w × h (mm)       |
| 330 × 8         | 10000     | 1 | 342 × 338 × 27       |

- [1] d = reel diameter; w = tape width.
- [2] Packing quantity dependent on specific product type.

CBTU02044

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2022. All rights reserved.

High-speed two-differential channels 1-to-2 switch

View ordering and availability details at <u>NXP order portal</u>, or contact your local NXP representative.

#### 12.1.2 Product orientation



## 12.1.3 Carrier tape dimensions



Table 12. Carrier tape dimensions In accordance with IEC 60286-3.

| A <sub>0</sub> (mm) | B <sub>0</sub> (mm) | K <sub>0</sub> (mm) | T (mm)      | P <sub>1</sub> (mm) | W (mm)         |
|---------------------|---------------------|---------------------|-------------|---------------------|----------------|
| 1.79 ± 0.05         | 2.50 ± 0.05         | 0.65 ± 0.05         | 0.23 ± 0.02 | 4.0 ± 0.5           | 8.0 ± 0.3/-0.1 |

High-speed two-differential channels 1-to-2 switch

#### 12.1.4 Reel dimensions



Table 13. Reel dimensions In accordance with IEC 60286-3.

| A [nom] | W2 [max] | B [min] | C [min] | D [min] |
|---------|----------|---------|---------|---------|
| (mm)    | (mm)     | (mm)    | (mm)    | (mm)    |
| 330     | 14.4     | 1.5     | 12.8    | 20.2    |

High-speed two-differential channels 1-to-2 switch

#### 12.1.5 Barcode label



Table 14. Barcode label dimensions

|          | Reel barcode label I × w (mm) |  |  |
|----------|-------------------------------|--|--|
| 100 × 75 | 36 × 75                       |  |  |

## 13 Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

#### 13.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

#### 13.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- · Inspection and repair
- · Lead-free soldering versus SnPb soldering

#### 13.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

#### 13.4 Reflow soldering

Key characteristics in reflow soldering are:

CBTU02044

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2022. All rights reserved

High-speed two-differential channels 1-to-2 switch

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 11</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board
  is heated to the peak temperature) and cooling down. It is imperative that the peak
  temperature is high enough for the solder to make reliable solder joints (a solder
  paste characteristic). In addition, the peak temperature must be low enough that the
  packages and/or boards are not damaged. The peak temperature of the package
  depends on package thickness and volume and is classified in accordance with
  Table 15 and Table 16

Table 15. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |
|------------------------|---------------------------------|-------|--|--|
|                        | Volume (mm³)                    |       |  |  |
|                        | < 350                           | ≥ 350 |  |  |
| < 2.5                  | 235                             | 220   |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |

Table 16. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |              |        |  |  |
|------------------------|---------------------------------|--------------|--------|--|--|
|                        | Volume (mm³)                    | Volume (mm³) |        |  |  |
|                        | < 350                           | 350 to 2000  | > 2000 |  |  |
| < 1.6                  | 260                             | 260          | 260    |  |  |
| 1.6 to 2.5             | 260                             | 250          | 245    |  |  |
| > 2.5                  | 250                             | 245          | 245    |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 11.

#### High-speed two-differential channels 1-to-2 switch



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

# 14 Soldering: PCB footprint



High-speed two-differential channels 1-to-2 switch

## 15 Abbreviations

Table 17. Abbreviations

| Acronym | Description                         |
|---------|-------------------------------------|
| CDM     | Charged Device Model                |
| НВМ     | Human Body Model                    |
| MIPI    | Mobile Industry Processor Interface |

# 16 Revision history

#### Table 18. Revision history

| Document ID     | Release date                                                                 | Data sheet status  | Change notice | Supersedes      |
|-----------------|------------------------------------------------------------------------------|--------------------|---------------|-----------------|
| CBTU02044 v.1.2 | 20220421                                                                     | Product data sheet | -             | CBTU02044 v.1.1 |
| Modifications:  | Section 10.2: Removed duplicate Table 8 (Dynamic and static characteristics) |                    |               |                 |
| CBTU02044 v.1.1 | 20210928                                                                     | Product data sheet | 2021090241    | -               |
| CBTU02044 v.1.0 | 20200427                                                                     | Product data sheet | -             | -               |

## 17 Legal information

#### 17.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |  |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|--|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |  |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |  |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |  |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>.

#### 17.2 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

CBTU02044

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2022. All rights reserved.

#### High-speed two-differential channels 1-to-2 switch

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 17.4 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

## High-speed two-differential channels 1-to-2 switch

## **Tables**

| Tab. 1.       | Ordering information2                       | Tab. 10. | XSD input buffer characteristics            | 9  |
|---------------|---------------------------------------------|----------|---------------------------------------------|----|
| Tab. 2.       | Ordering options2                           | Tab. 11. | Dimensions and quantities                   | 11 |
| Tab. 3.       | Pin description3                            | Tab. 12. | Carrier tape dimensions                     | 12 |
| Tab. 4.       | ON/OFF control table4                       | Tab. 13. | Reel dimensions                             |    |
| Tab. 5.       | Limiting values5                            | Tab. 14. | Barcode label dimensions                    | 14 |
| Tab. 6.       | Operating conditions6                       | Tab. 15. | SnPb eutectic process (from J-STD-020D)     |    |
| Tab. 7.       | General characteristics7                    | Tab. 16. | Lead-free process (from J-STD-020D)         | 16 |
| Tab. 8.       | Dynamic and static characteristics8         | Tab. 17. | Abbreviations                               |    |
| Tab. 9.       | SEL input buffer characteristics9           | Tab. 18. | Revision history                            |    |
| Figui         | .ee                                         |          |                                             |    |
| <u>ı ıgaı</u> |                                             |          |                                             |    |
| Fig. 1.       | Application example2                        | Fig. 8.  | Carrier tape dimensions                     | 12 |
| Fig. 2.       | Block diagram2                              | Fig. 9.  | Schematic view of reel                      | 13 |
| Fig. 3.       | Pin configuration for HUQFN16               | Fig. 10. | Example of typical box and reel information |    |
|               | (transparent top view)3                     |          | barcode label                               | 14 |
| Fig. 4.       | Enable time definition7                     | Fig. 11. | Temperature profiles for large and small    |    |
| Fig. 5.       | Package outline SOT1832-1 (HUQFN16) 10      | -        | components                                  | 17 |
| Fig. 6.       | Reel dry pack for SMD: Light weight reel 11 | Fig. 12. | PCB footprint for SOT1832-1 (HUQFN16);      |    |
| Fig 7         | Product orientation in carrier tape 12      |          | reflow soldering                            | 18 |

## **Contents**

| 1      | General description                     |    |
|--------|-----------------------------------------|----|
| 2      | Features and benefits                   |    |
| 3      | Application example                     |    |
| 4      | Ordering information                    |    |
| 4.1    | Ordering options                        | 2  |
| 5      | Block diagram                           | 2  |
| 6      | Pinning information                     | 3  |
| 6.1    | Pinning                                 | 3  |
| 6.2    | Pin description                         |    |
| 7      | Functional description                  | 4  |
| 8      | Limiting values                         |    |
| 9      | Recommended operating conditions        | 6  |
| 10     | Characteristics                         | 7  |
| 10.1   | Device general characteristics          | 7  |
| 10.2   | Switch channel characteristics          | 8  |
| 10.3   | Control signals characteristics         | 9  |
| 11     | Package outline                         | 10 |
| 12     | Packing information                     | 11 |
| 12.1   | SOT1832-1 (HUQFN16); Reel pack, SMD,    |    |
|        | 13" Q1/T1 standard product orientation; |    |
|        | Orderable part number ending ,118 or J; |    |
|        | Ordering code (12NC) ending 118         | 11 |
| 12.1.1 | Packing method                          | 11 |
| 12.1.2 | Product orientation                     |    |
| 12.1.3 | Carrier tape dimensions                 | 12 |
| 12.1.4 | Reel dimensions                         |    |
| 12.1.5 | Barcode label                           | 14 |
| 13     | Soldering of SMD packages               |    |
| 13.1   | Introduction to soldering               |    |
| 13.2   | Wave and reflow soldering               |    |
| 13.3   | Wave soldering                          |    |
| 13.4   | Reflow soldering                        | 15 |
| 14     | Soldering: PCB footprint                | 18 |
| 15     | Abbreviations                           |    |
| 16     | Revision history                        | 19 |
| 17     | Legal information                       | 20 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.