

**Is Now Part of**



# **ON Semiconductor®**

# **To learn more about ON Semiconductor, please visit our website at www.onsemi.com**

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at [www.onsemi.com.](http://www.onsemi.com��z����$T#��) Please email any questions regarding the system integration to **Fairchild** questions@onsemi.com.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the righ of patents, trademarks, convrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/odf/Patent-Marking.odf. ON Semiconductor re to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its pro Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which m Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer applic technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of t is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

# **Single 2A High-Speed, Low-Side IGBT Driver**

The FAN3181 is suitable for designed to stand-alone IGBT driver in lowside switching applications by providing high peak current pulses during the switching intervals. The protection functions include Under-Voltage Lockout (UVLO) and Over-Current Protection (OCP), and Desaturation Protection (DESAT) with fault-out function and active miller clamp function. An open-drain fault-out signal is provided to indicate that an over-current, under-voltage, and Desaturation detect has occurred. Soft turn-off feature is used to increase the reliability of an application during short-circuit or over-current periods. This feature works after the desaturation or over-current protection is activated, which provides protection for IGBT against short-circuit and over-current events. With the "Soft" turn-off feature, the gate voltage will be reduced slowly in order to reduce IGBT current.

#### **Features**

- Operating Supply Voltage 25 V
- Typically 1.5 A/2.0 A Sourcing/Sinking Current-Driving Capability at  $V_{CC}$  = 15 V
- Output In- Phase with Input Signal
- Active Miller Clamp
- Desaturation Protection
- Cycle-by-Cycle Edge-Triggered Shutdown Function
- Fault-Out and Shutdown Function
- Built-in  $V_{CC}$  UVLO Function
- Built-in Soft Turn-Off Function
- Built-in Over-Current Protection (OCP)
- Operating Junction Temperature Range of -40°C to 125°C

#### **Typical Applications**

- Switch-Mode Power Supplies
- DC DC Converters
- Motor Control for PFC in Air-conditioner Application



# **ON Semiconductor®**

**[www.onsemi.com](file:///C:/Project/2016_Project/Gate_Driver/LVIC/FAN3181/Datasheet/Prel/www.onsemi.comY�=�Gv��EG�5����ȇҦ�)**

## **PACKAGE PICTURE**



8 Lead SOP (Small Outline Package)







#### **ORDERING INFORMATION**



<span id="page-1-0"></span>**Note:** 

1. This device passed wave-soldering test by JESD22A-111



**Figure 1 Simplified Application Schematics** 



**Figure 2. Detailed Block Diagram** 



**Figure 3. Simplified Block Diagram** 

# **PIN CONNECTIONS**



# **PIN FUNCTION DESCRIPTION**



### **MAXIMUM RATINGS (Not[e 2\)](#page-4-0)**



<span id="page-4-0"></span>2. Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

<span id="page-4-2"></span>3. Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe Operating parameters.

<span id="page-4-3"></span>4. This device series incorporates ESD protection and is tested by the following methods:

ESD Human Body Model tested per JESD22-A114

ESD Charged Device Model tested per JESD22-C101

5. All voltage values are given with respect to GND pin.

# **THERMAL CHARACTERISTICS**



<span id="page-4-4"></span>6. Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe Operating parameters.

<span id="page-4-5"></span>7. JEDEC standard: JESD51-2, JESD51-3. Mounted on 76.2×114.3×1.6mm PCB (FR-4 glass epoxy material).

# **RECOMMENDED OPERATING CONDITIONS (Note [8\)](#page-4-1)**



<span id="page-4-1"></span>8. Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

# **ELECTRICAL CHARACTERISTICS**

 $\rm V_{CC}$ =15 V, for typical values T $_{\rm A}$ =25 °C, for min/max values T $_{\rm A}$ =-40°C to +125°C, unless otherwise specified. (Note[s 10,](#page-5-0) [11\)](#page-5-1)



<span id="page-5-2"></span>9. This parameter, although guaranteed by design, is not tested in production.

<span id="page-5-0"></span>10. Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<span id="page-5-1"></span>11. Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at  $T_J = T_A = 25^{\circ}C$ .

# **DYNAMIC ELECTRICAL CHARACTERISTICS**



<span id="page-6-2"></span>12. This parameter, although guaranteed by design, is not tested in production.

<span id="page-6-0"></span>13. Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<span id="page-6-1"></span>14. Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at T<sub>J</sub> = T<sub>A</sub> = 25°C.

# **TYPICAL CHARACTERISTICS**



**Figure 5.Quiescent Supply Current vs. V<sub>cc</sub> Supply Voltage** 



Figure 7. Operating Supply Current vs. V<sub>cc</sub> Supply **Voltage** 



**Figure 9.Operating Supply Current vs. Switching Frequency (No Load)** 



**Figure 6.Quiescent Supply Current vs. Temperature** 



**Figure 8. Operating Supply Current vs. Temperature** 



**Figure 10.Operating Supply Current vs. Switching Frequency (CLOAD = 1 nF)** 



Figure 11. Input Threshold Voltage vs. V<sub>cc</sub> Supply **Voltage** 



**Figure 13. Propagation Delay Time vs. V<sub>cc</sub> Supply Voltage** 



Figure 15.Output Rise/Fall Time vs. V<sub>cc</sub> Supply Voltage Figure 16.Output Rise/Fall Time vs. Temperature



**Figure 12. Input Threshold Voltage vs. Temperature** 



**Figure 14.Propagation Delay Time vs. Temperature** 





**Figure 17. DESAT Triggering to Output OFF Delay Time vs. VCC Supply Voltage** 



Figure 19. Fault Output Duration vs. V<sub>CC</sub> Supply Voltage Figure 20. Fault Output Duration vs. Temperature



**Figure 21. FO/SD to Output LOW Propagation Delay vs. V<sub>cc</sub> Supply Voltage** 



**Figure 18. DESAT Triggering to Output OFF Delay Time vs. Temperature** 





**Figure 22. FO/SD to Output LOW Propagation Delay vs. Temperature** 







**Figure 25. CIN Triggering to Output Low Delay vs. V<sub>cc</sub> Supply Voltage** 



**Figure 27. Desaturation Charge Current vs. Temperature Figure 28. Desaturation Blanking Time vs. Temperature** 



**Figure 24. CIN Triggering to FO Delay vs. Temperature** 



**Figure 26. CIN Triggering to Output Low Delay vs. Temperature** 





**Figure 29. Desaturation Threshold Voltage vs. Temperature** 



Figure 31. V<sub>cc</sub> UVLO Threshold Voltage vs. Temperature Figure 32. Clamp Threshold Voltage vs. Temperature





**Figure 30. Desaturation Blanking Switch RDSON vs. Temperature** 





Figure 33. Clamp Switch R<sub>DSON</sub> vs. Temperature Figure 34. GS Pin Clamp Low Level Voltage at I<sub>GS</sub>=50 mA **vs. Temperature** 







Figure 37. Soft-Off Sink Current vs. Temperature Figure 38. Input Logic Pull-down Resistance



**Figure 39. CIN Threshold Voltage vs. Temperature** 





**vs. Temperature** 

# **DEFINITIONS**

## **Input to Output Switching Time Definitions**

[Figure 40](#page-13-0) shows an input to output timing diagram when external shutdown (Case-A), Under-voltage lockout (Case-B), and Over-current (Case-C) and Desaturation Protection (Case-D) events.



**Figure 40. Overall Operating Waveforms Definitions** 

# <span id="page-13-0"></span>**Switching Time Definitions**

[Figure 41](#page-13-1) shows an input to output switching timing diagram. The output signal is HIGH when input signal is HIGH (Output In-phase with input signal).



<span id="page-13-1"></span>**Figure 41. Switching Time Waveforms Definitions** 

## **APPLICATIONS INFORMATION**

This section lists the detail about key features and operating for the FAN3181.

#### **Input Stage**

The input pins of FAN3181 gate-driver devices are based on a TTL compatible input-threshold logic that is independent of the  $V_{CC}$  supply voltage. The logic level compatible input provides a typically high threshold of 1.6 V and a typically low threshold of 1.2 V. The input impedance of the FAN3181 is 100 kΩ typically, as shown in the block diagrams. We recommends an RC filter to be added on the input pin for reducing the impact of system noise and ground bounce, the time constant of the RC filter, for example,  $100 \Omega$  with 1 nF is an acceptable choice.

#### **Shutdown Function**

The FAN3181 provide an external shutdown function when FO/SD pin voltage is below typically 1.2 V. The fault-out signal is report to the FO/SD pin and an external RC network is connected to this FO/SD pin in order to provide an adjustable gate driver disable time, which is consist the internal default fault-clear time (typically 110 µs) and shutdown time that follows the fault condition. The FAN3181 shutdown architecture allows immediate turn-off of the outputs of the gate driver in the case of fault, by minimizing the propagation delay between the fault detection event and the actual output switch-off. In fact, the time delay between the fault detection and the output turn-off is no longer dependent on the value of the external RC network connected to the FO/SD pin. In the shutdown circuitry the fault signal has a preferential path which directly switches off the outputs after the shutdown logic triggering. At the same time the internal logic turns on the open drain fault-out switch and holds it during default fault-clear time (typically  $110 \mu s$ ) and until the FO/SD voltage goes above the shutdown (FO/SD) logic input threshold (typically 1.6 V). When such threshold is reached, the open drain output is turned off, allowing the external pull-up to recharge the capacitor. The driver outputs restart following the input pins as soon as the voltage at the FO/SD pin reaches the higher threshold of the shutdown logic input.





The shutdown system provides the possibility to increase the time constant of the external RC network (that determines the disable time after the fault event) up to very large values without increasing the delay time of the protection as shown in [Figure 43.](#page-14-0)



**Figure 43. Application Circuit of Fault-Out** 

<span id="page-14-0"></span>An approximation of the disable time is calculated by equation [\(1\)](#page-14-1):

<span id="page-14-1"></span>
$$
T_{DISABLE} = T_{FAULT} + T_{SD}
$$
  
\n
$$
T_{SD} \cong T \times \ln\left(\frac{(-V_{Bias})}{(V_{FOSDH} - V_{BIAS})}\right)
$$
\n(1)

Where,  $T_{\text{FAULT}} = 110 \,\mu\text{s}$ ,  $V_{\text{FOSDH}} = 1.6 \,\text{V}$ ,  $\tau = R_{\text{PULL}} \times$  $C_{SD}$ . We recommended pull-up resistance ( $R_{PULL}$ ) value is 20 k $\Omega$ . The Fault Output (FO) stays in the low state until the fault condition has been removed or the fault clear time  $(T_{FAULT})$  expires; once the fault clear timer expires, allowing the external pull-up resistor to recharge the capacitor. When FO/SD pin voltage is reached threshold, the driver outputs restart following the input signal.

#### **Output Stage**

The output stage is able to sink/source about 2.0 A/1.5 A typical at 25°C and the minimum sink/source currents over the full temperature range  $(-40^{\circ}C / +125^{\circ}C)$  are 1.5 A sink and 1.0 A source. Soft turn-off switch in the output drive stage will turn on to softly turn off the IGBT and prevents large di/dt induced voltages when fault conditions are occurred. This device slowly discharges the IGBT gate to prevent fast changes in collector current that could cause damaging voltage spikes due to stray inductances. During the slow turn off, the output stage device remains off.

#### **Protection Function**

FAN3181 provide the protection features include  $V_{CC}$ Under-voltage lockout (UVLO), external shutdown (Externally FO/SD pin is LOW), Over-Current Protection (OCP) or Desaturation protection and the FO/SD pin is internally pulled to GND when above mentioned fault events happened.

# **Fault-Out (FO) Function**

FAN3181 provide the fault-out signal when  $V_{CC}$  Undervoltage lockout (UVLO), Desaturation protection or Over-current (OCP) events happened as shown i[n Figure](#page-15-0)  [44.](#page-15-0) The fault output (FO/SD) pin stays in the low state until the fault condition has been removed and the fault clear timer ( $T_{FAULT}$ , typically 110  $\mu$ s) expires; once the fault clear timer expires, the voltage on the FO/SD pin will return to pull-up voltage.



**Figure 44. Functional Block of Fault-Out** 

<span id="page-15-0"></span>If fault condition time is less than fault clear time (Casea), the pulse width of fault-out (FO) is 110 µs. If longer (case-b), pulse width of fault-out same with fault condition time as shown in [Figure 45.](#page-15-1)



**(b) In case of fault condition longer than t<sub>FAULT</sub> Figure 45. Timing Definition of Fault-Out** 

#### <span id="page-15-1"></span>**Under- Voltage Lockout Protection**

FAN3181 provides an Under-voltage lockout (UVLO) protection circuitry that monitors the supply voltage for  $V_{\text{CC}}$ . It can be designed to prevent malfunction when  $V_{\text{CC}}$ is lower than the specified threshold voltage and supply voltage ( $V_{\text{CC}}$ ) maintains an under-voltage condition over under-voltage filtering times ( $t_{\text{VCCUV}}$ , typically 10  $\mu$ s).





If a fault condition occurs, the FO/SD Pin is internally pulled to GND and output (OUT) of the gate driver is soft turned off. The output decline linearly by the internal sink current source  $(I<sub>SOFT</sub>=30$  mA) for soft turnoff.

#### **In case of tUVLO > tFAULT**

Gate drive output is softly turn-off and Fault-Out (FO) stays in low state until fault condition has been removed when the duration of under-voltage condition  $(t_{\text{UVLO}})$ longer than fault output (FO) time (typical  $110 \mu s$ ) as shown in [Figure 46](#page-15-2) The fault output (FO/SD) and gate driver output goes to low state after under-voltage filtering time (t<sub>VCCUV</sub>, typically10  $\mu$ s) when the V<sub>CC</sub> is below the under-voltage lockout low threshold voltage.



<span id="page-15-2"></span>**Figure 46. Timing chart of**  $t_{UVLO} > t_{FAULT}$  **condition** 

# **In case of tUVLO < tFAULT**

Gate drive output is softly turn-off and Fault-Out (FO) stays in the low state during fault-out time (typical  $110 \,\mu s$ ) when the duration of under-voltage condition  $(t_{UVLO})$  less than fault-out time  $(t_{FAULT})$  as shown in [Figure 47.](#page-15-3)



<span id="page-15-3"></span>**Figure 47. Timing chart of**  $t_{UVLO} < t_{FAULT}$  **condition** 

Gate drive output and fault output (FO) does not change when an under-voltage duration  $(t_{UVLO})$  less than under voltage filter time ( $t_{VCCUV}$ ) as shown in Figure 48.



<span id="page-16-0"></span>**Figure 48. Timing chart of t<sub>UVLO</sub> < t**vccuv condition

#### In case of very low V<sub>cc</sub> (V<sub>cc</sub> < 5 V) If V<sub>CC</sub> is lower than 5 V (UVLO 1 case:  $t_0 \sim t_1$ , and  $t_4 \sim$  $t<sub>5</sub>$ ), the fault signal cannot be driven to LOW state because  $V_{CC}$  is not enough to drive internal circuit as shown in [Figure 49.](#page-16-1)



**Figure 49. Timing chart of V<sub>CC</sub> less than 5 V** 

# <span id="page-16-1"></span>**Over-Current Protection**

The CIN pin is used for sensing the current. The current sensing circuit includes a Leading Edge Blanking (LEB) time to ensure there is no nuisance tripping during device switch on  $(t_{\text{CNBLT}}$ , typically 300 ns). When the input is turned off the fault signal is cleared and the IC is reset. On the next active input signal the IC will repeat the operation described above if the over-current condition remains. Hence the over current control is on a cycle-by-cycle basis. [Figure 50](#page-16-2) shows the waveform definitions of FO, and an output of low-side driver; which uses a soft turn-off method when the current-sense pin (CIN) recognizes a fault.



<span id="page-16-2"></span>**Figure 50. Timing chart of OCP Condition** 

### **Desaturation Protection**

The desaturation detection technique for identifying a short circuit and fault condition in an IGBT is well known. Generally, a desaturation condition is said to exist if the voltage across the IGBT collector to emitter terminals rises above 5~8 volts while the gate to emitter voltage is high. This condition indicates that the current through the IGBT has exceeded the normal operating level. The gate drive circuit should be designed so that it reacts promptly to the short circuit and safely turns off the IGBT within Short-Circuit Withstand Time (SCWT) rating of the IGBT. However, in recent years, IGBTs have been designed with lower conduction and switching losses but this generally reduces SCWT. A desaturation fault detection circuit provides protection for power semiconductor switches (IGBT or MOSFETs) against short-circuit current events which may lead to destruction of these power switches. The IGBT collector-emitter voltage,  $V_{\text{CESAT}}$ , is monitored by the DESAT pin of the gate driver. When there is short circuit in an application and a very high current flow through the IGBT, it will go into the desaturation mode; hence its  $V_{\text{CESAT}}$  voltage will rise. A fault is detected by the gate driver (while the IGBT is on) once this  $V_{\text{CESAT}}$ voltage goes above the internal desaturation fault detection threshold voltage, which has typically 6.4 V. This fault detection triggers two events:

- Output of the gate driver is slowly brought low in order to "softly" turn off the IGBT and prevent large di/dt induced voltage spikes.
- Fault output (FO/SD) goes to low for the purpose of notifying the microcontroller of the fault condition. At this point, the microcontroller must take the appropriate action to shutdown.

[Figure 51](#page-16-3) show the desaturation protection circuit, which has 2.8  $\mu$ s internal desaturation blacking timer. So that, external blank capacitor, C<sub>DESAT,</sub> is not needed for blanking time less than 2.8 µs.



<span id="page-16-3"></span>**Figure 51. Desaturation Detection Circuit** 

#### **Consider of Blanking Time**

The DESAT fault detection circuitry should remain disabled for a short time period following the turn-on of the IGBT to allow the collector voltage to fall below the DESAT threshold. The time period, called the DESAT blanking time, ensures that there is no nuisance tripping during IGBT turn-on. This time also represents the time it takes for the driver to detect a fault condition. For typical applications, the two external components required to build the DESAT circuit are the DESAT diode,  $D_{DESAT}$ , and DESAT resistor,  $R_{DESAT}$  and default blanking time has typically 2.8 µs. Also, it is possibile to increase the blanking time by adding an external blank capacitor, C<sub>DESAT</sub>. During operation, blank capacitor is discharged when the driver output is low (IGBT off). That is, the DESAT detection features becomes active only when the output of the gate driver is in the high state, driving the IGBT into saturation. When the IGBT is turned on, the DESAT capacitor starts charging and protection becomes effective only if the DESAT threshold is exceeded after the blanking time.

#### **Consider of DESAT Resistor (RDESAT)**

Switching inductive loads causes large instantaneous forward voltage transients across the freewheeling diodes of IGBTs. These transients result in large negative voltage spikes on the DESAT pin which draw substantial current out of the device. To limit the current level drawn from the gate driver, a DESAT resistor  $(R<sub>DESAT</sub>)$  can be added in series with the DESAT diode  $(D_{DESAT})$ . The added resistor will not appreciably alter the DESAT threshold or the blanking time. The DESAT resistance value is chosen considering the  $V_{\text{CESAT}}$  of IGBT, forward voltage drop of DESAT diode, and threshold voltage of DESAT comparator. The sum of V<sub>CESAT</sub> of IGBT and total voltage drop of DESAT diode and resistor must be less than threshold voltage of DESAT comparator.

$$
(V_{DESAT} - 1.5) \ge (V_{CESAT} + (R_{DESAT} \times I_{DESAT}) + V_D)
$$
 (2)

Where,  $V_{CESAT}$  is saturation voltage of IGBT at maximum operating temperature and  $V_D$  is voltage forward drop of DESAT diode. The output voltage is soft turned off and FO/SD goes to LOW state when the V<sub>DESAT</sub> voltage goes higher than specified threshold voltage (typically 6.4 V) as shown i[n Figure 52.](#page-17-0) 



<span id="page-17-0"></span>**Figure 52. Waveform Definition of Desaturation** 

#### **Active Miller Clamp**

Any change in the collector-emitter voltage  $(V_{CE})$  causes a displacement current (Miller current) through the Miller capacitance  $(C_{\text{GC}})$ . The value of the current is calculated approximately from the product of the magnitude of the Miller capacitance and the rate of change of the collector-emitter voltage.

$$
i_{GC} = C_{GC} \frac{dv_{CE}}{dt}
$$
 (3)

The displacement current  $i_{GC}$  increases the voltage at the gate-emitter capacitance  $(C_{GE})$  and thus the gate-emitter voltage  $V_{GE}$ ' of the IGBT. The amplitude of the voltage depends on the capacitive voltage divider of the internal semiconductor capacitances  $C_{\text{GC}}$  and  $C_{\text{GE}}$ , the internal gate resistance RGint, and the gate's external circuitry. Once the gate-emitter voltage  $V_{GE}$ ' reaches the threshold voltage, the IGBT begins to change into the conductive state. A cross-current begins to flow in the phase leg, causing additional losses in both the IGBTs of the bridge leg concerned. (This phenomenon is also known as Miller-induced shoot-through). Neglecting the parasitic inductances in the gate circuit it reduces the equivalent circuit diagram of the feedback circuit to the RCnetwork shown i[n Figure 53.](#page-17-1) Once the IGBT is in steady state and the change of the collector-emitter voltage is constant, the gate-emitter voltage  $V_{GEint}$  caused by the displacement current depends on the sum of the gate resistor values and the internal driver resistance ( $R_{\text{GES}}$  =  $R_{Gext} + R_{Gint} + R_D$ ). The larger the summed resistance, the larger the gate-emitter voltage ( $V_{GE\text{int}} = R_{GES} \cdot i_{GC}$ ). The gate-emitter voltage time function is determined by the time constant of the RC-network connected. The larger the capacitances of the network, the longer it takes for the steady state to arrive.



<span id="page-17-1"></span>**Figure 53. Equivalent circuit of the gate drive** 

The FAN3181 has an active Miller clamp function to prevent IGBT to turn on due to high collector-to-emitter dv/dt induced during the switching sequence, the GS pin is connected to IGBT gate and Miller current is sinking through a low impedance CLAMP switch. The CLAMP switch is opened when the input is high state and is

closed when the actual gate voltage goes to below Clamp threshold voltage (Typically 1.5 V) during turn-off. In this way, the CLAMP function doesn't affect the turn-off characteristic, but only keeps the gate output low during the off time as shown in [Figure 54.](#page-18-0)



<span id="page-18-0"></span>**Figure 54. Schematic of Active Miller Clamp** 

The waveform shown in [Figure 55](#page-18-1) proves how using the Active Miller Clamp provides a consistent reduction of the voltage spike on MOSFET/IGBT gate cause by dV/dt when gate turn-off.



<span id="page-18-1"></span>**Figure 55. Waveform Definition of Active Miller Clamp** 

The Miller CLAMP circuit is designed for Miller current typically 1.0 A. When the IGBT is turned-off and the gate driving voltage below 1.5 V the CLAMP current output is activated as shown i[n Figure 56.](#page-18-2) 



<span id="page-18-2"></span>**Figure 56. Waveform of Active Miller Clamp** 

#### **PCB Layout Guideline**

To improve the switching characteristics and efficiency of design, the following should be considered before beginning a PCB layout.

- Should be minimize influence of the parasitic inductance and capacitance on the layout.
- $\bullet$  The bypass capacitor for  $V_{CC}$  should be placed as close as possible to the  $V_{CC}$  pin.
- The gate driver should be located switching device as close as possible to gate driver.
- A RC filter with 51  $\Omega$  to 100  $\Omega$  and 1 nF for IN pin is recommended.



**Figure 57. Top View** 



**Figure 58. Bottom View** 



ON Semiconductor and ⊍") are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor owns me rights to a number of pate ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.<br>Buyer is responsible for its pro regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or<br>specifications can and do vary in different applications application by customerís technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification<br>in a foreign jurisdiction or any devices application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such<br>claim alleges that ON Semiconductor was literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### **LITERATURE FULFILLMENT**:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA **Phone**: 303−675−2175 or 800−344−3860 Toll Free USA/Canada **Fax**: 303−675−2176 or 800−344−3867 Toll Free USA/Canada **Email**: orderlit@onsemi.com

**N. American Technical Support**: 800−282−9855 Toll Free USA/Canada **Europe, Middle East and Africa Technical Support:** Phone: 421 33 790 2910

**Japan Customer Focus Center** Phone: 81−3−5817−1050

**ON Semiconductor Website**: **www.onsemi.com**

**Order Literature**: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative