



Sample &

Buy







SN74LV4046A

SCES656E - FEBRUARY 2006-REVISED NOVEMBER 2016

# SN74LV4046A High-Speed CMOS Logic Phase-Locked Loop With VCO

#### Features 1

- ESD Protection Exceeds JESD 22
  - 2000-V Human Body Model (A114-A)
  - 1000-V Charged-Device Model (C101)
- Choice of Three Phase Comparators
  - Exclusive OR
  - Edge-Triggered J-K Flip-Flop
  - Edge-Triggered RS Flip-Flop
- Excellent VCO Frequency Linearity
- VCO-Inhibit Control for ON/OFF Keying and for Low Standby Power Consumption
- Optimized Power-Supply Voltage Range From 3 V to 5.5 V
- Wide Operating Temperature Range From -40°C to +125°C
- Latch-Up Performance Exceeds 250 mA Per JESD 17

#### 2 Applications

- Telecommunications
- Signal Generators
- **Digital Phase-Locked Loop**

### 3 Description

The SN74LV4046A is a high-speed silicon-gate CMOS device that is pin compatible with the CD4046B and the CD74HC4046. The device is specified in compliance with JEDEC Std 7.

The SN74LV4046A is a phase-locked loop (PLL) circuit that contains a linear voltage-controlled (VCO) oscillator and three different phase comparators (PC1, PC2, and PC3). A signal input and a comparator input are common to each comparator.

The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive lowpass filter, the SN74LV4046A forms a second-order loop PLL. The excellent VCO linearity is achieved by the use of linear operational amplifier techniques. Various applications include telecommunications, digital phase-locked loop and signal generators.

#### Device Information<sup>(1)</sup>

| PART NUMBER     | PACKAGE    | BODY SIZE (NOM)    |
|-----------------|------------|--------------------|
| SN74LV4046ANS   | SO (16)    | 7.70 mm × 10.20 mm |
| SN74LV4046AD    | SOIC (16)  | 6.00 mm × 9.90 mm  |
| SN74LV4046APW   | TSSOP (16) | 6.40 mm × 5.00 mm  |
| SN74LV4046ADGVR | TVSOP (16) | 3.60 mm × 4.40 mm  |
| SN74LV4046AN    | PDIP (16)  | 19.30 mm × 6.35 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### SN74LV4046A Functional Block Diagram





2

# **Table of Contents**

| 1 | Feat           | ures 1                             |  |  |  |  |  |  |
|---|----------------|------------------------------------|--|--|--|--|--|--|
| 2 | Applications 1 |                                    |  |  |  |  |  |  |
| 3 | Description 1  |                                    |  |  |  |  |  |  |
| 4 | Rev            | ision History 2                    |  |  |  |  |  |  |
| 5 | Pin            | Configuration and Functions 3      |  |  |  |  |  |  |
| 6 | Spe            | cifications 4                      |  |  |  |  |  |  |
|   | 6.1            | Absolute Maximum Ratings 4         |  |  |  |  |  |  |
|   | 6.2            | ESD Ratings 4                      |  |  |  |  |  |  |
|   | 6.3            | Recommended Operating Conditions 4 |  |  |  |  |  |  |
|   | 6.4            | Thermal Information 4              |  |  |  |  |  |  |
|   | 6.5            | Electrical Characteristics 5       |  |  |  |  |  |  |
|   | 6.6            | Switching Characteristics 6        |  |  |  |  |  |  |
|   | 6.7            | Typical Characteristics9           |  |  |  |  |  |  |
| 7 | Deta           | ailed Description 10               |  |  |  |  |  |  |
|   | 7.1            | Overview 10                        |  |  |  |  |  |  |
|   | 7.2            | Functional Block Diagram 10        |  |  |  |  |  |  |
|   | 7.3            | Feature Description 11             |  |  |  |  |  |  |

|    | 7.4  | Device Functional Modes                         | 11 |
|----|------|-------------------------------------------------|----|
| 8  | App  | lication and Implementation                     | 12 |
|    | 8.1  | Application Information                         | 12 |
|    | 8.2  | Typical Application                             | 12 |
| 9  | Pow  | er Supply Recommendations                       | 14 |
| 10 | Lay  | out                                             | 14 |
|    | 10.1 | Layout Guidelines                               | 14 |
|    | 10.2 | Layout Example                                  | 14 |
| 11 | Dev  | ice and Documentation Support                   | 15 |
|    | 11.1 | Documentation Support                           | 15 |
|    | 11.2 | Receiving Notification of Documentation Updates | 15 |
|    | 11.3 | Community Resources                             | 15 |
|    | 11.4 | Trademarks                                      | 15 |
|    | 11.5 |                                                 |    |
|    | 11.6 | Glossary                                        | 15 |
| 12 |      | hanical, Packaging, and Orderable               |    |
|    | Info | rmation                                         | 15 |
|    |      |                                                 |    |

### **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision D (September 2015) to Revision E

| • | Deleted 200-V Machine Model (A115-A) from Features                          | 1   |
|---|-----------------------------------------------------------------------------|-----|
| • | Added TVSOP and PDIP packages to Device Information table                   | 1   |
| • | Added TVSOP, SO, and PDIP packages to pinout                                | 3   |
| • | Changed R <sub>0JA</sub> for D package from 73°C/W to 82.8°C/W              | . 4 |
| • | Changed R <sub>0JA</sub> for DGV package from 120°C/W to 116.8°C/W          | . 4 |
| • | Changed R <sub>0JA</sub> for NS package from 64°C/W to 83.5°C/W             | . 4 |
| • | Changed R <sub>0JA</sub> for PW package from 108°C/W to 108.1°C/W           | . 4 |
| • | Added values in the Thermal Information table to align with JEDEC standards | . 4 |
| • | Changed x-axis from "-360° 0° 360°" to "0° 90° 180°"                        | 9   |
| • | Changed "(V <sub>CC</sub> /4)" to "(V <sub>CC</sub> /4π)"                   | . 9 |
| • | Added Receiving Notification of Documentation Updates section               | 15  |

#### Changes from Revision C (April 2007) to Revision D

Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ...... 1



www.ti.com

Page

Page



## 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN |                    | I/O | DESCRIPTION                   |
|-----|--------------------|-----|-------------------------------|
| NO. | NAME               | I/O | DESCRIPTION                   |
| 1   | PCP <sub>OUT</sub> | 0   | Phase comparator pulse output |
| 2   | PC1 <sub>OUT</sub> | 0   | Phase comparator 1 output     |
| 3   | COMPIN             | I   | Comparator input              |
| 4   | VCO <sub>OUT</sub> | 0   | VCO output                    |
| 5   | INH                | I   | Inhibit input                 |
| 6   | C1 <sub>A</sub>    | _   | Capacitor C1 connection A     |
| 7   | C1 <sub>B</sub>    | _   | Capacitor C1 connection B     |
| 8   | GND                | _   | Ground (0 V)                  |
| 9   | VCOIN              | I   | VCO input                     |
| 10  | DEM <sub>OUT</sub> | 0   | Demodulator output            |
| 11  | R <sub>1</sub>     | _   | Resistor R1 connection        |
| 12  | R <sub>2</sub>     | _   | Resistor R2 connection        |
| 13  | PC2 <sub>OUT</sub> | 0   | Phase comparator 2 output     |
| 14  | SIG <sub>IN</sub>  | I   | Signal input                  |
| 15  | PC3 <sub>OUT</sub> | 0   | Phase comparator 3 output     |
| 16  | V <sub>CC</sub>    | _   | Positive supply voltage       |

### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                               |                         | MIN  | МАХ                   | UNIT |
|------------------|-------------------------------|-------------------------|------|-----------------------|------|
| $V_{CC}$         | DC supply voltage             |                         | -0.5 | 7                     | V    |
| VI               | Input voltage                 |                         | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| Vo               | Output voltage                |                         | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current           | V <sub>1</sub> < 0      |      | -20                   | mA   |
| I <sub>OK</sub>  | Output clamp current          | V <sub>O</sub> < 0      |      | -50                   | mA   |
| I <sub>O</sub>   | Continuous output curent      | $V_{O} = 0$ to $V_{CC}$ |      | ±35                   | mA   |
| I <sub>CC</sub>  | DC $V_{CC}$ or ground current |                         |      | ±70                   | mA   |
| TJ               | Junction temperature          |                         |      | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature           |                         | -65  | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                            |                                                                                | VALUE | UNIT |
|--------------------|----------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electro static d'a discuss | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge    | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> |       | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                 |                                | MIN | MAX             | UNIT |
|---------------------------------|--------------------------------|-----|-----------------|------|
| T <sub>A</sub>                  | Operating free-air temperature | -40 | 125             | °C   |
| V <sub>CC</sub>                 | Supply voltage                 | 3   | 5.5             | V    |
| V <sub>I</sub> , V <sub>O</sub> | DC input or output voltage     | 0   | V <sub>CC</sub> | V    |

#### 6.4 Thermal Information

|                      |                                               |          | SN74LV4046A |         |            |          |      |  |
|----------------------|-----------------------------------------------|----------|-------------|---------|------------|----------|------|--|
|                      | THERMAL METRIC <sup>(1)</sup>                 | D (SOIC) | DGV (TVSOP) | NS (SO) | PW (TSSOP) | N (PDIP) | UNIT |  |
|                      |                                               | 16 PINS  | 16 PINS     | 16 PINS | 16 PINS    | 16 PINS  |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance        | 82.8     | 116.8       | 83.5    | 108.1      | 49.4     | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance     | 44.0     | 43.3        | 41.7    | 42.7       | 36.7     | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance          | 40.3     | 48.3        | 43.8    | 53.1       | 29.3     | °C/W |  |
| ΨJT                  | Junction-to-top characterization<br>parameter | 11.1     | 3.7         | 9.3     | 4.2        | 21.5     | °C/W |  |
| ΨЈВ                  | Junction-to-board characterization parameter  | 40.0     | 47.8        | 43.5    | 52.5       | 29.2     | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report.



### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                           |                                       | 750                                        |                     | TEST COND                                       | ITIONS                                       | V 00                |                     |     |                     |           |
|-------------------------------------------|---------------------------------------|--------------------------------------------|---------------------|-------------------------------------------------|----------------------------------------------|---------------------|---------------------|-----|---------------------|-----------|
|                                           | PARAME                                | IER                                        |                     | V <sub>1</sub> (V)                              | l <sub>o</sub> (mA)                          | V <sub>cc</sub> (V) | MIN                 | ТҮР | MAX                 | UNIT      |
| vco                                       |                                       |                                            |                     |                                                 | I I                                          |                     |                     |     |                     |           |
|                                           |                                       |                                            |                     |                                                 |                                              | 3 to 3.6            | $V_{CC} \times 0.7$ |     |                     |           |
| V <sub>IH</sub>                           | High-level input voltage              | INH                                        |                     |                                                 | -                                            | 4.5 to 5.5          | $V_{CC} \times 0.7$ |     |                     | V         |
|                                           |                                       |                                            |                     |                                                 |                                              | 3 to 5.5            |                     |     | $V_{CC} \times 0.3$ | v         |
| VIL                                       | Low-level input voltage               | INH                                        |                     |                                                 |                                              | 4.5 to 5.5          |                     |     | $V_{CC} \times 0.3$ | v         |
|                                           |                                       |                                            | CMOS                |                                                 | 0.05                                         | 3 to 3.6            | $V_{CC} - 0.1$      |     |                     |           |
| V <sub>он</sub>                           | High-level<br>output voltage          | VCO <sub>OUT</sub>                         | CIVIOS              | $V_{IL}$ or $V_{IH}$                            | -0.05                                        | 4.5 to 5.5          | $V_{CC} - 0.1$      |     |                     | V         |
|                                           | ouput voltago                         |                                            | TTL                 |                                                 | -12                                          | 4.5 to 5.5          | 3.8                 |     |                     |           |
|                                           |                                       |                                            | CMOS                |                                                 | 0.05                                         | 3 to 3.6            |                     |     | 0.1                 |           |
|                                           | VCO <sub>OUT</sub>                    |                                            | CIVIOS              |                                                 | 0.05                                         | 4.5 to 5.5          |                     |     | 0.1                 | I         |
| V <sub>OL</sub>                           | Low-level<br>output voltage           |                                            | TTL                 | $V_{IL}$ or $V_{IH}$                            | 12                                           | 4.5 to 5.5          |                     |     | 0.55                | V         |
|                                           |                                       | C1A, C1B<br>(test purpo                    | ses only)           |                                                 | 12                                           | 4.5 to 5.5          |                     |     | 0.65                |           |
| l                                         | Input leakage current                 | INH, VCO                                   | N                   | V <sub>CC</sub> or GND                          |                                              | 5.5                 |                     |     | ±1                  | μA        |
|                                           | R1 range <sup>(1)</sup>               |                                            |                     |                                                 |                                              | 3 to 5.5            | 3                   |     | 50                  | kΩ        |
|                                           | R2 range <sup>(1)</sup>               |                                            |                     |                                                 |                                              | 3 to 5.5            | 3                   |     | 50                  | kΩ        |
|                                           | C1 capacitance range                  |                                            |                     |                                                 |                                              | 3 to 3.6            | 40                  |     | No Limit            | pF        |
|                                           | or capacitance range                  |                                            |                     |                                                 |                                              | 4.5 to 5.5          | 40                  |     | No Limit            | рі        |
| Operating voltage range VCO <sub>IN</sub> |                                       | VCO                                        |                     | Over the range s                                | specified for                                | 3 to 3.6            | 1.1                 |     | 1.9                 | v         |
|                                           |                                       | R1 for linearity <sup>(2)</sup>            |                     | 4.5 to 5.5                                      | 1.1                                          |                     | 3.2                 | v   |                     |           |
| PHASE                                     | E COMPARATOR                          |                                            | - <b>1</b>          |                                                 |                                              |                     |                     |     |                     |           |
| V <sub>IH</sub>                           | DC-coupled high-level                 |                                            | SIG <sub>IN</sub> , |                                                 |                                              | 3 to 3.6            | $V_{CC} \times 0.7$ |     |                     |           |
| чIН                                       | input voltage                         |                                            | COMPIN              |                                                 |                                              | 4.5 to 5.5          | $V_{CC} \times 0.7$ |     |                     |           |
| V <sub>IL</sub>                           | DC-coupled low-level inpu             | DC-coupled low-level input voltage         |                     |                                                 | -                                            | 3 to 3.6            |                     |     | $V_{CC} \times 0.3$ | v         |
| ▼ IL                                      |                                       | it voltage                                 | COMPIN              |                                                 |                                              | 4.5 to 5.5          |                     |     | $V_{CC} \times 0.3$ | · ·       |
|                                           |                                       | DOD                                        | CMOS                |                                                 | -0.05                                        | 3 to 5.5            | $V_{CC} - 0.1$      |     |                     |           |
| V <sub>OH</sub>                           | High-level<br>output voltage          | PCP <sub>OUT</sub> ,<br>PCN <sub>OUT</sub> | 01100               | V <sub>IL</sub> or V <sub>IH</sub>              | -6                                           | 3 to 3.6            | 2.48                |     |                     | V         |
|                                           |                                       |                                            | TTL                 |                                                 | -12                                          | 4.5 to 5.5          | 3.8                 |     |                     |           |
|                                           |                                       |                                            | CMOS                |                                                 | 0.02                                         | 3 to 3.6            |                     |     | 0.1                 |           |
| V <sub>OL</sub>                           | Low-level<br>output voltage           | PCP <sub>OUT</sub> ,<br>PCN <sub>OUT</sub> | CIVIOS              | $V_{\text{IL}} \text{ or } V_{\text{IH}}$       | 0.01                                         | 4.5 to 5.5          |                     |     | 0.1                 | V         |
|                                           |                                       | - 001                                      | TTL                 |                                                 | 4                                            | 4.5 to 5.5          |                     |     | 0.4                 | I         |
|                                           |                                       | 1                                          | SIG <sub>IN</sub> , |                                                 |                                              | 3 to 3.6            |                     |     | ±11                 |           |
| I                                         | Input leakage current                 |                                            | COMPIN              | V <sub>CC</sub> or GND                          |                                              | 4.5 to 5.5          |                     |     | ±29                 | μA        |
| l <sub>oz</sub>                           | 3-state off-state current             |                                            | PC2 <sub>OUT</sub>  | V <sub>IL</sub> or V <sub>IH</sub>              |                                              | 3 to 5.5            |                     |     | ±5                  | μA        |
| D                                         | Input registeres                      |                                            | SIG <sub>IN</sub> , | V <sub>I</sub> at self-bias                     | operating                                    | 3                   |                     | 800 |                     | <b>FO</b> |
| RI                                        | Input resistance                      |                                            | COMPIN              | point, V <sub>I</sub> =                         |                                              | 4.5                 |                     | 250 |                     | kΩ        |
| DEMO                                      | DULATOR                               |                                            |                     |                                                 |                                              |                     |                     |     |                     |           |
|                                           | <b>D</b>                              |                                            |                     | R <sub>S</sub> > 300 kΩ,                        |                                              | 3 to 3.6            | 50                  |     | 300                 |           |
| Rs                                        | Resistor range                        | ange                                       |                     |                                                 | current can influence<br>V <sub>DEMOUT</sub> |                     | 50                  |     | 300                 | ) kΩ      |
|                                           |                                       |                                            |                     | $V_{I} = V_{VCOIN} = V_{COIN}$                  | -                                            | 3 to 3.6            |                     | ±30 |                     |           |
| V <sub>OFF</sub>                          | Offset voltage VCO <sub>IN</sub> to V | DEM                                        |                     | taken over F                                    |                                              | 4.5 to 5.5          |                     | ±20 |                     | mV        |
| I <sub>CC</sub>                           | Quiescent device current              |                                            |                     | Pins 3, 5, and<br>Pin 9 at GND,<br>and 14 to be | I <sub>I</sub> at pins 3                     | 5.5                 |                     |     | 50                  | μA        |

(1) The value for R1 and R2 in parallel should exceed 2.7 k $\Omega$ . (2) The maximum operating voltage can be as high as V<sub>CC</sub> – 0.9 V; however, this may result in an increased offset voltage.

#### SN74LV4046A

SCES656E - FEBRUARY 2006 - REVISED NOVEMBER 2016

www.ti.com

STRUMENTS

**EXAS** 

### 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)  $C_L$  = 50 pF, Input t<sub>r</sub>, t<sub>f</sub> = 6 ns

|                                         | PARAMETER                                         |                                                                                                              | TEST CONDITIONS                                                                                      | V <sub>CC</sub><br>(V)           | MIN TYP                    | MAX                 | UNIT    |
|-----------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------|----------------------------|---------------------|---------|
| PHASE CON                               | <b>IPARATOR</b>                                   |                                                                                                              | 1                                                                                                    |                                  |                            |                     |         |
|                                         | Dreasesting delay                                 | SIG <sub>IN</sub> , COMP <sub>IN</sub> to                                                                    |                                                                                                      | 3 to 3.6                         |                            | 135                 |         |
| t <sub>PLH</sub> , t <sub>PHL</sub>     | Propagation delay                                 | PC1 <sub>OUT</sub>                                                                                           |                                                                                                      | 4.5 to 5.5                       |                            | 50                  | ns      |
|                                         | Propagation delay                                 | SIGIN, COMPIN to                                                                                             |                                                                                                      | 3 to 3.6                         |                            | 300                 |         |
| t <sub>PLH</sub> , t <sub>PHL</sub>     | Propagation delay                                 | PCP <sub>OUT</sub>                                                                                           |                                                                                                      | 4.5 to 5.5                       |                            | 60                  | ns      |
| + +                                     | Propagation delay                                 | SIG <sub>IN</sub> , COMP <sub>IN</sub> to                                                                    |                                                                                                      | 3 to 3.6                         |                            | 200                 | ns      |
| PLH, t <sub>PHL</sub> Propagation delay |                                                   | PC3 <sub>OUT</sub>                                                                                           |                                                                                                      | 4.5 to 5.5                       |                            | 50                  | 115     |
|                                         | Output transition time                            |                                                                                                              |                                                                                                      | 3 to 3.6                         |                            | 75                  | ns      |
| t <sub>THL</sub> , t <sub>TLH</sub>     |                                                   |                                                                                                              |                                                                                                      | 4.5 to 5.5                       |                            | 15                  | 115     |
| t <sub>PZH</sub> , t <sub>PZL</sub>     | 3-state output enable time                        | SIG <sub>IN</sub> , COMP <sub>IN</sub> to                                                                    |                                                                                                      | 3 to 3.6                         |                            | 270                 | ns      |
| ΨZH, ΨZL                                |                                                   | PC2 <sub>OUT</sub>                                                                                           |                                                                                                      | 4.5 to 5.5                       |                            | 54                  | 113     |
| town town                               | PHZ, t <sub>PLZ</sub> 3-state output disable time | SIG <sub>IN</sub> , COMP <sub>IN</sub> to                                                                    |                                                                                                      | 3 to 3.6                         |                            | 320                 | ns      |
| 'PHZ', 'PLZ                             |                                                   | PC2OUT                                                                                                       |                                                                                                      | 4.5 to 5.5                       |                            | 65                  | 113     |
|                                         |                                                   | (P-P) at SIG <sub>IN</sub> or                                                                                | V <sub>I(P-P)</sub>                                                                                  | 3 to 3.6                         | 11                         |                     | mV      |
|                                         | AC-coupled input sensitivity COMP <sub>IN</sub>   |                                                                                                              | <b>v</b> I(P-P)                                                                                      | 4.5 to 5.5                       | 15                         |                     | III V   |
| VCO                                     |                                                   |                                                                                                              |                                                                                                      |                                  |                            |                     |         |
|                                         |                                                   | $V_{I} = VCO_{IN} = 1/2 V_{CC},$                                                                             | 3 to 3.6                                                                                             | 0.11                             |                            | _                   |         |
| $\Delta f / \Delta T$                   | Frequency stability with tempe                    | Lency stability with temperature change $R_1 = 100 \text{ KO},$<br>$R_2 = \infty,$<br>$C_1 = 100 \text{ pF}$ |                                                                                                      | 4.5 to 5.5                       | 0.11                       |                     | %/°C    |
|                                         |                                                   |                                                                                                              | C <sub>1</sub> = 50 pF,                                                                              | 3 to 3.6                         | 24                         |                     |         |
|                                         |                                                   | $R_1 = 3.5 \text{ k}\Omega,$ $R_2 = \infty$ $C_1 = 0 \text{ pF},$ $R_1 = 9.1 \text{ k}\Omega,$ $R2 = \infty$ | 4.5 to 5.5                                                                                           | 24                               |                            | MHz                 |         |
| f <sub>MAX</sub>                        | Maximum frequency                                 |                                                                                                              | 3 to 3.6                                                                                             | 38                               |                            |                     |         |
|                                         |                                                   |                                                                                                              | 4.5 to 5.5                                                                                           | 38                               |                            |                     |         |
|                                         |                                                   |                                                                                                              |                                                                                                      |                                  |                            |                     |         |
|                                         |                                                   |                                                                                                              | $C_1 = 40 \text{ pF}, R_1 = 3 \text{ k}\Omega,$                                                      | 3 to 3.6                         | 7 10                       |                     | N 41 1- |
|                                         | Center frequency (duty 50%)                       |                                                                                                              | R <sub>2</sub> = ∞,                                                                                  | 4.5 to 5.5<br>4.5 <sup>(1)</sup> | 12 17<br>15 <sup>(1)</sup> |                     | MHz     |
|                                         |                                                   |                                                                                                              | $VCO_{IN} = V_{CC}/2$                                                                                |                                  |                            | 17.5 <sup>(1)</sup> |         |
| ∆fVCO                                   | Frequency linearity                               |                                                                                                              | C <sub>1</sub> = 100 pF,<br>R <sub>1</sub> = 100 kΩ,                                                 | 3 to 3.6                         | 0.4%                       |                     |         |
|                                         |                                                   |                                                                                                              | R <sub>2</sub> = ∞                                                                                   | 4.5 to 5.5                       | 0.4%                       |                     |         |
|                                         | Offset frequency                                  | C <sub>1</sub> = 1 nF,                                                                                       | 3 to 3.6                                                                                             | 400                              |                            | kHz                 |         |
|                                         | Chier hequency                                    |                                                                                                              | R <sub>2</sub> = 220 kΩ                                                                              | 4.5 to 5.5                       | 400                        |                     | 1112    |
| DEMODULA                                | TOR                                               |                                                                                                              | 1                                                                                                    |                                  |                            |                     | 1       |
|                                         |                                                   |                                                                                                              | $C_1 = 100 \text{ pF},$                                                                              | 3                                | 8                          |                     |         |
| V <sub>OUT</sub> vs f <sub>IN</sub>     |                                                   |                                                                                                              | $C_2 = 100 \text{ pF},$<br>$R_1 = 100 \text{ k}\Omega,$<br>$R_2 = ∞,$<br>$R_3 = 100 \text{ k}\Omega$ | 4.5                              | 330                        |                     | mV/kHz  |

(1) Data is specified at 25°C





Figure 3. Typical Waveforms for PLL Using Phase Comparator 3









Figure 5. 3-State Enable and Disable Times for PC2<sub>OUT</sub>



### 6.7 Typical Characteristics



TEXAS INSTRUMENTS

www.ti.com

### 7 Detailed Description

#### 7.1 Overview

The SN74LV4046A is a high-speed silicon-gate CMOS device that is pin compatible with the CD4046B and the CD74HC4046. The device is specified in compliance with JEDEC Std 7.

The SN74LV4046A is a phase-locked loop (PLL) circuit that contains a linear voltage-controlled oscillator (VCO) and three different phase comparators (PC1, PC2, and PC3) as explained in the *Features* section. A signal input and a comparator input are common to each comparator as shown in the *Functional Block Diagram*.

The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive lowpass filter, the SN74LV4046A forms a second-order loop PLL. The excellent VCO linearity is achieved by the use of linear operational amplifier techniques. Various applications include telecommunications, Digital Phase Locked Loop and Signal generators.

The VCO requires one external capacitor C1 (between C1A and C1B) and one external resistor R1 (between R1 and GND) or two external resistors R1 and R2 (between R1 and GND, and R2 and GND). Resistor R1 and capacitor C1 determine the frequency range of the VCO. Resistor R2 enables the VCO to have a frequency offset if required. The high input impedance of the VCO simplifies the design of lowpass filters by giving the designer a wide choice of resistor or capacitor ranges. In order to not load the lowpass filter, a demodulator output of the VCO input voltage is provided at pin 10 (DEM<sub>OUT</sub>). In contrast to conventional techniques where the DEM<sub>OUT</sub> voltage is one threshold voltage lower than the VCO input voltage, here the DEM<sub>OUT</sub> voltage equals that of the VCO input. If DEM<sub>OUT</sub> is used, a load resistor (R<sub>S</sub>) should be connected from DEM<sub>OUT</sub> to GND; if unused, DEM<sub>OUT</sub> should be left open. The VCO output (VCO<sub>OUT</sub>) can be connected directly to the comparator input (COMP<sub>IN</sub>), or connected through a frequency divider. The VCO output signal has a specified duty factor of 50%. A LOW level at the inhibit input (INH) enables the VCO and demodulator, while a HIGH level turns both off to minimize standby power consumption.

### 7.2 Functional Block Diagram





#### 7.3 Feature Description

There are three choices for the Phase Comparators in this device which are listed as follows:

- Phase comparator 1 (PC1) is an Exclusive OR network. The average output voltage from PC1, fed to VCO input through the low pass filter and seen at the demodulator output at pin 10 (V<sub>DEMOUT</sub>), is the resultant of the phase differences of signals (SIG<sub>IN</sub>) and the compartor input (COMP<sub>IN</sub>) as shown in Figure 7. The average of V<sub>DEM</sub> is equal to 1/2 VCC when there is no signal or noise at SIG<sub>IN</sub>, and with this input the VCO oscillates at the center frequency (fo).
- Phase comparator 2 (PC2) is an Edge-Triggered Flip-Flop. This is a positive edge-triggered phase and frequency detector. When the PLL is using this comparator, the loop is controlled by positive signal transitions and the duty factors of SIG<sub>IN</sub> and COMP<sub>IN</sub> are not important. PC2 comprises two D-type flip-flops, controlgating and a three-state output stage. The circuit functions as an up-down counter where SIG<sub>IN</sub> causes an upcount and COMP<sub>IN</sub> a down-count. The average output voltage from PC2, fed to the VCO through the lowpass filter and seen at the demodulator output at pin 10 (V<sub>DEMOUT</sub>), is the resultant of the phase differences of SIG<sub>IN</sub> and COMP<sub>IN</sub>as in Figure 8.
- Phase comparator 3 (PC3) is an positive Edge-Triggered RS Flip-Flop. This is a positive edge-triggered sequential phase detector using an RS-type flip-flop. When the PLL is using this comparator, the loop is controlled by positive signal transitions and the duty factors of SIG<sub>IN</sub> and COMP<sub>IN</sub> are not important. The average output from PC3, fed to the VCO through the lowpass filter and seen at the demodulator at pin 10 (V<sub>DEMOUT</sub>), is the resultant of the phase differences of SIG<sub>IN</sub> and COMP<sub>IN</sub> as shown in Figure 9.

The excellent VCO linearity is achieved by the use of linear operational amplifier techniques. It has low standby power consumption using VCO inhibit control. Wide operating temperature range from  $-40^{\circ}$ C to  $+125^{\circ}$ C along with an optimized power supply voltage range from 3 V to 5.5 V.

### 7.4 Device Functional Modes

The SN74LV4046A device does not feature any special functional modes.

SN74LV4046A

SCES656E - FEBRUARY 2006-REVISED NOVEMBER 2016

Texas Instruments

www.ti.com

### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The most common use for the digital phased-locked loop (PLL) device is to match the VCO output to the same phase as the incoming signal and produce an error signal (DEM<sub>OUT</sub>) that indicates the amount of phase shift required for the match. This can be used as part of many complex systems.

#### 8.2 Typical Application



Figure 9. SN74LV4046A Digital Clock Signal Phase Comparison Application



#### **Typical Application (continued)**

#### 8.2.1 Design Requirements

Table 1 and Table 2 lists the design requirements of the SN74LV4046A.

#### Table 1. Component Selection Criteria<sup>(1)</sup>

| COMPONENT | VALUE           |
|-----------|-----------------|
| R1        | 3 kΩ to 50 kΩ   |
| R2        | 3 kΩ to 50 kΩ   |
| R1    R2  | > 2.7 kΩ        |
| C1        | > 40 pF         |
| R3        | 1 kΩ            |
| C2        | 1 uF            |
| R5        | 50 kΩ to 300 kΩ |

(1) R1 between 3 k $\Omega$  and 50 k $\Omega$ 

R2 between 3 k $\Omega$  and 50 k $\Omega$ 

R1 + R2 parallel value > 2.7 k $\Omega$ 

C1 > 40 pF

#### Table 2. C<sub>PD</sub><sup>(1)</sup>

| CHIP SECTION | C <sub>PD</sub> | UNIT |  |  |
|--------------|-----------------|------|--|--|
| Comparator 1 | 120             | ۶Ę   |  |  |
| VCO          | 120             | рғ   |  |  |

R1 between 3 kΩ and 50 kΩ
 R2 between 3 kΩ and 50 kΩ
 R1 + R2 parallel value > 2.7 kΩ

C1 > 40 pF

#### 8.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions:
  - V<sub>IH</sub> and V<sub>IL</sub> for each input can be found in *Electrical Characteristics*.
- 2. Recommended Output Conditions:
  - Valid load resistor values are specified in *Electrical Characteristics*.
- 3. Frequency Selection Criterion:
  - Frequency data is found in *Electrical Characteristics*.

#### 8.2.3 Application Curves

Table 3 lists the application curves in the Typical Characteristics section.

#### Table 3. Table of Graphs

| GRAPH TITLE                                      | FIGURE   |
|--------------------------------------------------|----------|
| Average Output Voltage vs Input Phase Difference | Figure 6 |
| Average Output Voltage vs Input Phase Difference | Figure 7 |
| Average Output Voltage vs Input Phase Difference | Figure 8 |



### 9 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage ratings located in the *Recommended Operating Conditions* table.

Each V<sub>CC</sub> pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply. a 0.1- $\mu$ F capacitor is recommended and if there are multiple V<sub>CC</sub> pins then 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each power pin. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

### 10 Layout

#### 10.1 Layout Guidelines

Reflections and matching are closely related to the loop antenna theory but are different enough to be discussed separately from the theory. When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 10 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.

### 10.2 Layout Example



Figure 10. Trace Example



### **11** Device and Documentation Support

### **11.1 Documentation Support**

#### 11.1.1 Related Documentation

For related documentation see the following:

Implications of Slow or Floating CMOS Inputs, SCBA004

#### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                  |               | 2010         |                    | 40   | 40             |                 | (6)                           |                      | 40.1-05      |                         |         |
| SN74LV4046AD     | ACTIVE        | SOIC         | D                  | 16   | 40             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LV4046A                 | Samples |
| SN74LV4046ADGVR  | ACTIVE        | TVSOP        | DGV                | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LW046A                  | Samples |
| SN74LV4046ADR    | ACTIVE        | SOIC         | D                  | 16   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LV4046A                 | Samples |
| SN74LV4046AN     | ACTIVE        | PDIP         | N                  | 16   | 25             | RoHS & Green    | NIPDAU                        | N / A for Pkg Type   | -40 to 85    | SN74LV4046AN            | Samples |
| SN74LV4046ANS    | ACTIVE        | SO           | NS                 | 16   | 50             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | 74LV4046A               | Samples |
| SN74LV4046ANSR   | ACTIVE        | SO           | NS                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | 74LV4046A               | Samples |
| SN74LV4046APW    | ACTIVE        | TSSOP        | PW                 | 16   | 90             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LW046A                  | Samples |
| SN74LV4046APWG4  | ACTIVE        | TSSOP        | PW                 | 16   | 90             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LW046A                  | Samples |
| SN74LV4046APWR   | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | LW046A                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# PACKAGE OPTION ADDENDUM

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

\*All dimensions are nominal

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LV4046ADGVR | TVSOP           | DGV                | 16 | 2000 | 330.0                    | 12.4                     | 6.8        | 4.0        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV4046ADR   | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV4046ANSR  | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LV4046APWR  | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

9-Aug-2022



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LV4046ADGVR | TVSOP        | DGV             | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV4046ADR   | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| SN74LV4046ANSR  | SO           | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV4046APWR  | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

### TEXAS INSTRUMENTS

www.ti.com

9-Aug-2022

### TUBE



## - B - Alignment groove width

#### \*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74LV4046AD    | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| SN74LV4046AN    | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74LV4046AN    | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74LV4046ANS   | NS           | SOP          | 16   | 50  | 530    | 10.5   | 4000   | 4.1    |
| SN74LV4046APW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN74LV4046APWG4 | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |

# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **NS0016A**



# **PACKAGE OUTLINE**

SOP - 2.00 mm max height

SOP



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



# NS0016A

# **EXAMPLE BOARD LAYOUT**

# SOP - 2.00 mm max height

SOP



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# NS0016A

# **EXAMPLE STENCIL DESIGN**

# SOP - 2.00 mm max height

SOP



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

# D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **PW0016A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### MECHANICAL DATA

### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated