# LV8772

**Bi-CMOS LSI** 

# **PWM Constant-Current Control Stepping Motor Driver**



http://onsemi.com

#### Overview

The LV8772 is a stepping motor driver, which is capable of micro-step drive and supports 4W 1-2 phase excitation. It is stepping motors used in office equipment and amusement applications.

#### **Features**

- Low on resistance (upper side :  $0.3\Omega$ ; lower side :  $0.25\Omega$ ; total of upper and lower :  $0.55\Omega$ ; Ta =  $25^{\circ}$ C, IO = 2.5A)
- Excitation mode can be set to 2-phase, 1-2 phase, W1-2 phase , or 4W1-2 phase
- BiCDMOS process IC
- Motor current selectable in four steps
- Unusual condition warning output pins
- Excitation step proceeds only by step signal input
- Output short-circuit protection circuit incorporated
- No control power supply required

## **Specifications**

Absolute Maximum Ratings at Ta = 25°C

| Parameter                   | Symbol              | Conditions          | Ratings     | Unit |
|-----------------------------|---------------------|---------------------|-------------|------|
| Supply voltage              | VM max              |                     | 36          | V    |
| Output peak current         | I <sub>O</sub> peak | tw ≤ 10ms, duty 20% | 3.0         | Α    |
| Output current              | I <sub>O</sub> max  |                     | 2.5         | Α    |
| Logic input voltage         | VIN                 |                     | -0.3 to +6  | V    |
| MONI/EMO input voltage      | Vmoni/Vemo          |                     | -0.3 to +6  | V    |
| Allowable power dissipation | Pd max1             | 1 unit              | 3.0         | W    |
|                             | Pd max2             | *                   | 5.4         | W    |
| Operating temperature       | Topr                |                     | -20 to +85  | °C   |
| Storage temperature         | Tstg                |                     | -55 to +150 | °C   |

<sup>\*</sup> Specified circuit board : 90.0mm×90.0mm×1.6mm, glass epoxy 2-layer board, with backside mounting.

Caution 1) Absolute maximum ratings represent the value which cannot be exceeded for any length of time.

Caution 2) Even when the device is used within the range of absolute maximum ratings, as a result of continuous usage under high temperature, high current, high voltage, or drastic temperature change, the reliability of the IC may be degraded. Please contact us for the further details.

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

# LV8772

# Allowable Operating Ratings at Ta = 25°C

| Parameter                | Symbol          | Conditions | Ratings  | Unit |
|--------------------------|-----------------|------------|----------|------|
| Supply voltage range     | VM              |            | 9 to 32  | V    |
| Logic input voltage      | V <sub>IN</sub> |            | 0 to 5.5 | V    |
| VREF input voltage range | VREF            |            | 0 to 3   | V    |

# **Electrical Characteristics** at Ta = 25°C, VM = 24V, VREF = 1.5V

| Parameter                  |                     | Symbol              | Conditions                                              | ļ     | Ratings |       | Unit  |
|----------------------------|---------------------|---------------------|---------------------------------------------------------|-------|---------|-------|-------|
|                            |                     | ,                   |                                                         | min   | typ     | max   | J/III |
| Standby mode current drain |                     | IMst                | ST = "L"                                                |       | 100     | 400   | μΑ    |
| Current drain IM           |                     | IM                  | ST = "H", with no load                                  |       | 3.2     | 5     | mA    |
| VREG5 output vo            | oltage              | Vreg5               | I <sub>O</sub> = -1mA                                   | 4.5   | 5       | 5.5   | V     |
| Thermal shutdow            | n temperature       | TSD                 | Design guarantee                                        | 150   | 180     | 200   | °C    |
| Thermal hysteres           | sis width           | ΔTSD                | Design guarantee                                        |       | 40      |       | °C    |
| Motor driver               |                     |                     |                                                         |       |         |       |       |
| Output on resista          | ince                | Ronu                | I <sub>O</sub> = 2.5A, Upper-side on resistance         |       | 0.3     | 0.4   | Ω     |
|                            |                     | Rond                | I <sub>O</sub> = 2.5A, Lower-side on resistance         |       | 0.25    | 0.33  | Ω     |
| Output leakage c           | urrent              | I <sub>O</sub> leak |                                                         |       |         | 50    | μΑ    |
| Diode forward vo           | ltage               | VD                  | ID = -2.5A                                              |       | 1.2     | 1.4   | V     |
| Logic pin input cu         | urrent              | I <sub>IN</sub> L   | V <sub>IN</sub> = 0.8V                                  | 4     | 8       | 12    | μΑ    |
|                            |                     | I <sub>IN</sub> H   | V <sub>IN</sub> = 5V                                    | 30    | 50      | 70    | μΑ    |
| Logic high-level in        | nput voltage        | V <sub>IN</sub> H   |                                                         | 2.0   |         |       | V     |
| Logic low-level in         | put voltage         | V <sub>IN</sub> L   |                                                         |       |         | 8.0   | V     |
| Current setting comparator | 4W1-2-phase drive   | Vtdac0_4W           | Step 0 (When initialized : channel 1 comparator level)  | 0.291 | 0.3     | 0.309 | V     |
| threshold                  |                     | Vtdac1_4W           | Step 1 (Initial state+1)                                | 0.291 | 0.3     | 0.309 | V     |
| voltage                    |                     | Vtdac2_4W           | Step 2 (Initial state+2)                                | 0.285 | 0.294   | 0.303 | V     |
| (current step switching)   |                     | Vtdac3_4W           | Step 3 (Initial state+3)                                | 0.279 | 0.288   | 0.297 | V     |
| Switching)                 |                     | Vtdac4_4W           | Step 4 (Initial state+4)                                | 0.267 | 0.276   | 0.285 | V     |
|                            |                     | Vtdac5_4W           | Step 5 (Initial state+5)                                | 0.255 | 0.264   | 0.273 | V     |
|                            |                     | Vtdac6_4W           | Step 6 (Initial state+6)                                | 0.240 | 0.249   | 0.258 | V     |
|                            |                     | Vtdac7_4W           | Step 7 (Initial state+7)                                | 0.222 | 0.231   | 0.240 | V     |
|                            |                     | Vtdac8_4W           | Step 8 (Initial state+8)                                | 0.201 | 0.210   | 0.219 | V     |
|                            |                     | Vtdac9_4W           | Step 9 (Initial state+9)                                | 0.180 | 0.189   | 0.198 | V     |
|                            |                     | Vtdac10_4W          | Step 10 (Initial state+10)                              | 0.157 | 0.165   | 0.173 | V     |
|                            |                     | Vtdac11_4W          | Step 11 (Initial state+11)                              | 0.134 | 0.141   | 0.148 | V     |
|                            |                     | Vtdac12_4W          | Step 12 (Initial state+12)                              | 0.107 | 0.114   | 0.121 | V     |
|                            |                     | Vtdac13_4W          | Step 13 (Initial state+13)                              | 0.080 | 0.087   | 0.094 | V     |
|                            |                     | Vtdac14_4W          | Step 14 (Initial state+14)                              | 0.053 | 0.060   | 0.067 | V     |
|                            |                     | Vtdac15_4W          | Step 15 (Initial state+15)                              | 0.023 | 0.030   | 0.037 | V     |
|                            | W1-2-phase drive    | Vtdac0_W            | Step 0 (When initialized : channel 1 comparator level)  | 0.291 | 0.3     | 0.309 | V     |
|                            |                     | Vtdac4_W            | Step 4 (Initial state+1)                                | 0.267 | 0.276   | 0.285 | V     |
|                            |                     | Vtdac8_W            | Step 8 (Initial state+2)                                | 0.201 | 0.21    | 0.219 | V     |
|                            |                     | Vtdac12_W           | Step 12 (Initial state+3)                               | 0.107 | 0.114   | 0.121 | V     |
|                            | 1-2 phase drive     | Vtdac0_H            | Step 0 (When initialized : channel 1 comparator level)  | 0.291 | 0.3     | 0.309 | V     |
|                            |                     | Vtdac8_H            | Step 8 (Initial state+1)                                | 0.201 | 0.21    | 0.219 | V     |
|                            | 2 phase drive       | Vtdac8_F            | Step 8' (When initialized : channel 1 comparator level) | 0.291 | 0.3     | 0.309 | V     |
| Current setting co         | omparator           | Vtatt00             | ATT1 = L, ATT2 = L                                      | 0.291 | 0.3     | 0.309 | V     |
| threshold voltage          | •                   | Vtatt01             | ATT1 = H, ATT2 = L                                      | 0.232 | 0.24    | 0.248 | V     |
| (current attenuati         | ion rate switching) | Vtatt10             | ATT1 = L, ATT2 = H                                      | 0.143 | 0.15    | 0.157 | V     |
|                            |                     | Vtatt11             | ATT1 = H, ATT2 = H                                      | 0.053 | 0.06    | 0.067 | V     |
| Chopping frequer           | ncy                 | Fchop               | Cchop = 180pF                                           | 45    | 55      | 65    | kHz   |
|                            |                     | Ichop               |                                                         | 7     | 10      | 13    | μА    |

Continued on next page.

Continued from preceding page.

| Parameter                       | Cumbal                          | bol Conditions                                       |      | Ratings |      |      |  |
|---------------------------------|---------------------------------|------------------------------------------------------|------|---------|------|------|--|
| Parameter                       | Symbol                          | Conditions                                           | min  | typ     | max  | Unit |  |
| Chopping oscillation circuit    | Vtup                            |                                                      | 0.8  | 1       | 1.2  | ٧    |  |
| threshold voltage               | Vtdown                          |                                                      | 0.4  | 0.5     | 0.6  | ٧    |  |
| VREF pin input current          | Iref                            | VREF = 1.5V                                          | -0.5 |         |      | μΑ   |  |
| MONI pin saturation voltage     | Vsatmon                         | Vsatmon Imoni = 1mA                                  |      |         | 400  | mV   |  |
| Charge pump                     |                                 |                                                      |      |         |      |      |  |
| VG output voltage               | VG                              |                                                      | 28   | 28.7    | 29.8 | ٧    |  |
| Rise time                       | tONG                            | VG = 0.1μF, CP1-CP2 = 0.1μF,<br>ST = "H" →VG = VM+4V |      | 200     | 500  | μS   |  |
| Oscillator frequency            | Fosc                            |                                                      | 90   | 125     | 150  | kHz  |  |
| Output short-circuit protection | Output short-circuit protection |                                                      |      |         |      |      |  |
| EMO pin saturation voltage      | Vsatemo                         | lemo = 1mA                                           |      |         | 400  | mV   |  |

# **Package Dimensions**

unit: mm (typ)

3147C





# **Block Diagram**



# **Pin Assignment**



#### **Pin Functions**

| FIIIIU  | inctions |                                      |                                                      |
|---------|----------|--------------------------------------|------------------------------------------------------|
| Pin No. | Pin Name | Pin Functtion                        | Equivalent Circuit                                   |
| 25      | ATT2     | Motor holding current switching pin. | VREG5 ○                                              |
| 24      | ATT1     | Motor holding current switching pin. | VIIEGO                                               |
| 20      | RST      | RESET input pin                      | <b>↓</b> ┌┽┤ │                                       |
| 19      | STEP     | STEP signal input pin                | Ĭ I. <del>                                    </del> |
| 18      | FR       | CW / CCW signal input pin            | <b>↓</b>                                             |
| 17      | MD2      | Excitation mode switching pin 2      | 1010                                                 |
| 16      | MD1      | Excitation mode switching pin 1      | 10kΩ<br>\$100kΩ                                      |
| 15      | ST       | Chip enable pin.                     | VREG5 Ο \$20kΩ 10kΩ                                  |
|         |          |                                      | GND Ο \$80kΩ                                         |

Continued on next page.

Continued from preceding page.



Continued on next page.

| Continued | from preceding | page.                                                                          |                    |
|-----------|----------------|--------------------------------------------------------------------------------|--------------------|
| Pin No.   | Pin Name       | Pin Functtion                                                                  | Equivalent Circuit |
| 23        | EMO<br>MONI    | Output short-circuit state warning output pin. Position detection monitor pin. | VREG5 O            |
| 22        | СНОР           | Chopping frequency setting capacitor                                           | GND O              |
|           |                | connection pin                                                                 | GND ○              |

#### **Description of operation**

#### **Input Pin Function**

#### (1) Chip enable function

This IC is switched between standby and operating mode by setting the ST pin. In standby mode, the IC is set to power-save mode and all logic is reset. In addition, the internal regulator circuit and charge pump circuit do not operate in standby mode.

| ST          | Mode           | Internal regulator | Charge pump |
|-------------|----------------|--------------------|-------------|
| Low or Open | Standby mode   | Standby            | Standby     |
| High        | Operating mode | Operating          | Operating   |

#### Stepping mode drive method

#### (1) STEP pin function

| Input |          | Operating mode           |
|-------|----------|--------------------------|
| ST    | STP      |                          |
| Low   | *        | Standby mode             |
| High  |          | Excitation step proceeds |
| High  | <b>—</b> | Excitation step is kept  |

#### (2) Excitation mode setting function

| MD1  | MD2  | Excitation mode        | Initial p | osition   |
|------|------|------------------------|-----------|-----------|
|      |      |                        | Channel 1 | Channel 2 |
| Low  | Low  | 2 phase excitation     | 100%      | -100%     |
| High | Low  | 1-2 phase excitation   | 100%      | 0%        |
| Low  | High | W1-2 phase excitation  | 100%      | 0%        |
| High | High | 4W1-2 phase excitation | 100%      | 0%        |

This is the initial position of each excitation mode in the initial state after power-on and when the counter is reset.

#### (3) Position detection monitoring function

The MONI position detection monitoring pin is of an open drian type.

When the excitation position is in the initial position, the MONI output is placed in the ON state.

(Refer to "Examples of current waveforms in each of the excitation modes.")

#### (4) Setting constant-current control reference current

This IC is designed to automatically exercise PWM constant-current chopping control for the motor current by setting the output current. Based on the voltage input to the VREF pin and the resistance connected between RF and GND, the output current that is subject to the constant-current control is set using the calculation formula below:

$$I_{OUT} = (VREF/5)/RF$$
 resistance

The voltage input to the VREF pin can be switched to four-step settings depending on the statuses of the two inputs, ATT1 and ATT2. This is effective for reducing power consumption when motor holding current is supplied.

#### Attenuation function for VREF input voltage

| ATT1 | ATT2 | Current setting reference voltage attenuation ratio |
|------|------|-----------------------------------------------------|
| Low  | Low  | 100%                                                |
| High | Low  | 80%                                                 |
| Low  | High | 50%                                                 |
| High | High | 20%                                                 |

The formula used to calculate the output current when using the function for attenuating the VREF input voltage is given below.

 $I_{OUT} = (VREF/5) \times (attenuation ratio)/RF resistance$ 

<sup>\*</sup> The above setting is the output current at 100% of each excitation mode.

Example : At VREF of 1.5V, a reference voltage setting of 100% [(ATT1, ATT2) = (L, L)] and an RF resistance of  $0.22\Omega$ , the output current is set as shown below.

$$I_{OUT} = 1.5V/5 \times 100\%/0.22\Omega = 1.36A$$

If, in this state, (ATT1, ATT2) is set to (H, H), IOUT will be as follows:

$$I_{OUT} = 1.36A \times 20\% = 272mA$$

In this way, the output current is attenuated when the motor holding current is supplied so that power can be conserved.

#### (5) Blanking period

If, when exercising PWM constant-current chopping control over the motor current, the mode is switched from decay to charge, the recovery current of the parasitic diode may flow to the current sensing resistance, causing noise to be carried on the current sensing resistance pin, and this may result in erroneous detection. To prevent this erroneous detection, a blanking period is provided to prevent the noise occurring during mode switching from being received. During this period, the mode is not switched from charge to decay even if noise is carried on the current sensing resistance pin.

This IC is the blanking time is fixed at approximately 1µs.

#### (6) Reset function

| RST  | Operating mode   |
|------|------------------|
| Low  | Normal operation |
| High | Reset state      |



When the RST pin is set to High, the excitation position of the output is forcibly set to the initial state, and the MONI output is placed in the ON state. When RST is then set to Low, the excitation position is advanced by the next STEP input.

(7) Forward/reverse switching function

| FR   | Operating mode          |
|------|-------------------------|
| Low  | Clockwise (CW)          |
| High | Counter-clockwise (CCW) |



The internal D/A converter proceeds by one bit at the rising edge of the input STEP pulse.

In addition, CW and CCW mode are switched by setting the FR pin.

In CW mode, the channel 2 current phase is delayed by 90° relative to the channel 1 current.

In CCW mode, the channel 2 current phase is advanced by 90° relative to the channel 1 current.

#### (8) Chopping frequency setting

For constant-current control, this IC performs chopping operations at the frequency determined by the capacitor (Cchop) connected between the CHOP pin and GND.

The chopping frequency is set as shown below by the capacitor (Cchop) connected between the CHOP pin and GND.

Fchop = Ichop/ (Cchop  $\times$  Vtchop  $\times$  2) (Hz)

Ichop : Capacitor charge/discharge current, typ 10μA

Vtchop: Charge/discharge hysteresis voltage (Vtup-Vtdown), typ 0.5V

For instance, when Cchop is 180pF, the chopping frequency will be as follows:

Fchop = 
$$10\mu A/(180pF \times 0.5V \times 2) = 55kHz$$

## (9) Output current vector locus (one step is normalized to 90 degrees)



#### Setting current ration in each excitation mode

| STEP | 4W1-2 phase (%) |           | W1-2 phase (%) |           | 1-2 phase (%) |           | 2-phase (%) |           |
|------|-----------------|-----------|----------------|-----------|---------------|-----------|-------------|-----------|
|      | Channel 1       | Channel 2 | Channel 1      | Channel 2 | Channel 1     | Channel 2 | Channel 1   | Channel 2 |
| θ0   | 100             | 0         | 100            | 0         | 100           | 0         |             |           |
| θ1   | 100             | 10        |                |           |               |           |             |           |
| θ2   | 98              | 20        |                |           |               |           |             |           |
| θ3   | 96              | 29        |                |           |               |           |             |           |
| θ4   | 92              | 38        | 92             | 38        |               |           |             |           |
| θ5   | 88              | 47        |                |           |               |           |             |           |
| θ6   | 83              | 55        |                |           |               |           |             |           |
| θ7   | 77              | 63        |                |           |               |           |             |           |
| θ8   | 70              | 70        | 70             | 70        | 70            | 70        | 100         | 100       |
| θ9   | 63              | 77        |                |           |               |           |             |           |
| θ10  | 55              | 83        |                |           |               |           |             |           |
| θ11  | 47              | 88        |                |           |               |           |             |           |
| θ12  | 38              | 92        | 38             | 92        |               |           |             |           |
| θ13  | 29              | 96        |                |           |               |           |             |           |
| θ14  | 20              | 98        |                |           |               |           |             |           |
| θ15  | 10              | 100       |                |           |               |           |             |           |
| θ16  | 0               | 100       | 0              | 100       | 0             | 100       |             |           |

# (10) Typical current waveform in each excitation mode

2-phase excitation (CW mode)



# 1-2 phase excitation (CW mode)



W1-2 phase excitation (CW mode)



# 4W1-2 phase excitation (CW mode)



#### (11) Current control operation specification

(Sine wave increasing direction)



(Sine wave decreasing direction)



In each current mode, the operation sequence is as described below:

- At rise of chopping frequency, the CHARGE mode begins. (In the time defined as the "blanking time," the CHARGE mode is forced regardless of the magnitude of the coil current (ICOIL) and set current (IREF).)
- The coil current (ICOIL) and set current (IREF) are compared in this blanking time.

When (ICOIL < IREF) state exists;

The CHARGE mode up to ICOIL  $\geq$  IREF, then followed by changeover to the SLOW DECAY mode, and finally by the FAST DECAY mode for approximately  $1\mu s$ .

When (ICOIL < IREF) state does not exist;

The FAST DECAY mode begins. The coil current is attenuated in the FAST DECAY mode till one cycle of chopping is over.

Above operations are repeated. Normally, the SLOW (+FAST) DECAY mode continues in the sine wave increasing direction, then entering the FAST DECAY mode till the current is attenuated to the set level and followed by the SLOW DECAY mode.

#### **Output short-circuit protection function**

This IC incorporates an output short-circuit protection circuit that, when the output has been shorted by an event such as shorting to power or shorting to ground, sets the output to the standby mode and turns on the warning output in order to prevent the IC from being damaged.

This function sets the output to the standby mode for both channels by detecting the short-circuiting in one of the channels.

#### (1) Output short-circuit protection method

The output short-circuit protection method of LV8772 is a latch method to turn off the output when the output current exceeds the detection current, and to maintain the state.

The detection of the output short-circuited state by the IC causes the output short-circuit protection circuit to be activated.

All the outputs of correspondence ch side where the short-circuit was first detected are switched to the standby mode when the short-circuit is the consecutive between internal timers (approximately  $4\mu s$ ), and the state is maintained. This state is released by setting ST to low.



#### (2) Unusual condition warning output pins (EMO)

The LV8772 is provided with the EMO pin which notifies the CPU of an unusual condition if the protection circuit operates by detecting an unusual condition of the IC. This pin is of the open-drain output type and when an unusual condition is detected, the EMO output is placed in the ON (EMO = Low) state.

Furthermore, the EMO pin is placed in the ON state when one of the following conditions occurs.

- 1. Shorting-to-power, shorting-to-ground, or shorting-to-load occurs at the output pin and the output short-circuit protection circuit is activated.
- 2. The IC junction temperature rises and the thermal protection circuit is activated.

#### **Charge Pump Circuit**

When the ST pin is set High, the charge pump circuit operates and the VG pin voltage is boosted from the VM voltage to the VM + VREG5 voltage. If the VG pin voltage is not boosted sufficiently, the output cannot be controlled, so be sure to provide a wait time of tONG or more after setting the ST pin High before starting to drive the motor.



VG Pin Voltage Schematic View

# **Application Circuit Example**

• Stepping motor driver circuit



The formulae for setting the constants in the examples of the application circuits above are as follows:  $\frac{1}{2}$ 

Constant current (100%) setting When VREF = 1.5V

$$I_{OUT} = VREF/5/RF$$
 resistance  
= 1.5V/5/0.22 $\Omega$  = 1.36A

Chopping frequency setting

Fchop = Ichop/ (Cchop × Vtchop × 2)  
= 
$$10\mu$$
A/ ( $180p$ F ×  $0.5$ V × 2) =  $55k$ Hz

ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equa