

# DESCRIPTION

The MP28163 is a highly efficient, low quiescent current Buck-Boost converter, which operates from input voltage above, below and equal to the output voltage. The device provides power solution for products powered by a one-cell Lithium-Ion or multi-cell alkaline battery applications where the output voltage is within battery voltage range.

The MP28163 uses a current mode, fixed frequency PWM control for optimal stability and transient response. The fixed 1.1MHz switching frequency and integrated low  $R_{DS(ON)}$  N-channel and P-channel MOSFETs minimize the solution footprint while maintaining high efficiency.

To ensure the longest battery life MP28163 has an optional pulse skipping mode that reduces switching frequency under light load conditions. For other low noise applications where variable frequency power save mode may cause interference, the logic control input MODE pin forces fixed frequency PWM operation under all load conditions.

The MP28163 operates with input voltage from 2V to 5.5V to provide adjustable output voltage (1.5V to 5V). With an input from 2.7V to 5.5V, it can supply a maximum 1.3A current to load at 3.3V output voltage. The MP28163 is available in small QFN10-3x3mm package.

## FEATURES

- High efficiency up to 95%.
- Load disconnect during shutdown
- Input voltage range: 2V to 5.5V
- Adjustable output voltage from 1.5V to 5V
- 3.3V/1.3A load capability from 2.7V-to-5.5V V<sub>IN</sub>
- 1.1MHz switching frequency
- Pulse skipping mode at light load
- Typical 70µA Quiescent current
- Internal loop compensation for fast response
- Internal soft start
- OTP, hiccup SCP
- Available in small 3x3mm QFN10 package

## **APPLICATIONS**

- Battery-powered products
- Portable instruments
- Tablet PCs
- POS systems
- GSM/GPRS

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Products, Quality Assurance page. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

# **TYPICAL APPLICATION**



.0 www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2014 MPS. All Rights Reserved.

## **ORDERING INFORMATION**

| Part Number* | Package     | Top Marking |
|--------------|-------------|-------------|
| MP28163GQ*   | QFN10 (3X3) | AJL         |

\* For Tape & Reel, add suffix -Z (e.g. MP28163GQ-Z);

## PACKAGE REFERENCE



# ABSOLUTE MAXIMUM RATINGS (1)

| -0.3V to 6.5V<br>10ns) to 6.5V |
|--------------------------------|
| 0.3V to 6.5 V                  |
| 150°C                          |
| 260°C                          |
| = +25°C) <sup>(2)</sup>        |
| 2.5W                           |
| °C to +150°C                   |
|                                |

## Recommended Operating Conditions <sup>(3)</sup>

| Supply Voltage V <sub>IN</sub>           | 2V to 5.5V      |
|------------------------------------------|-----------------|
| Output Voltage VOUT                      | 1.5V to 5V      |
| Operating Junct. Temp. (T <sub>J</sub> ) | –40°C to +125°C |

| Thermal Resistance <sup>(4)</sup> | $\boldsymbol{\theta}_{JA}$ | $\boldsymbol{\theta}_{JC}$ |      |
|-----------------------------------|----------------------------|----------------------------|------|
| 3X3 QFN10                         | 50                         | 12                         | °C/W |

#### Notes:

- 1) Exceeding these ratings may damage the device
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.

# **ELECTRICAL CHARACTERISTICS**

## $V_{IN} = V_{CC} = V_{EN} = 3.3V$ , $T_J = 25^{\circ}C$ , unless otherwise noted.

| Parameter                                  | Symbol                 | Condition               | Min  | Тур  | Max  | Units |
|--------------------------------------------|------------------------|-------------------------|------|------|------|-------|
| Under voltage lockout threshold            | V <sub>UVLO</sub>      | V <sub>CC</sub> rising  |      | 1.8  | 1.9  | V     |
|                                            |                        | V <sub>cc</sub> falling |      | 1.7  |      | V     |
| Feedback voltage                           | $V_{FB}$               |                         | 486  | 496  | 506  | mV    |
| Oscillator frequency                       | - F <sub>REQ</sub>     |                         | 900  | 1100 | 1300 | kHz   |
| Frequency range for synchronization        |                        |                         | 1000 |      | 2000 | kHz   |
| Primary current limit                      | Isw                    |                         | 2.25 | 2.9  |      | A     |
| Secondary current limit                    |                        |                         |      | 1.8  |      | A     |
| NMOS switch on resistance                  | R <sub>DS(ON)</sub> -N |                         |      | 85   |      | mΩ    |
| PMOS switch on resistance                  | R <sub>DS(ON)</sub> -P |                         |      | 100  |      | mΩ    |
| Quiescent current                          | Ι <sub>Q</sub>         | V <sub>FB</sub> =0.65V  |      | 70   | 85   | μA    |
| Shutdown current                           | I <sub>S</sub>         | V <sub>EN</sub> =0V     |      |      | 1    | μA    |
| MODE input low voltage                     |                        |                         |      |      | 0.4  | V     |
| MODE input high voltage                    |                        |                         | 1.2  |      |      | V     |
| EN input low voltage                       |                        |                         |      |      | 0.4  | V     |
| EN input high voltage                      |                        |                         | 1.2  |      |      | V     |
| EN input current                           | I <sub>EN</sub>        | V <sub>EN</sub> =3.3V   |      | 3.1  |      | μA    |
|                                            |                        | V <sub>EN</sub> =0V     |      | 0    |      | μA    |
| Thermal shutdown <sup>(5)</sup>            | $T_{SHDN}$             |                         |      | 160  |      | °C    |
| Thermal shutdown hysteresis <sup>(5)</sup> | T <sub>HYS</sub>       |                         |      | 20   |      | °C    |

Notes:

5) Guaranteed by engineering sample Characterization, not tested in production.

# TYPICAL CHARACTERISTICS

 $V_{IN}$  = 3.3V,  $V_{OUT}$  = 3.3V, L = 3.3µH,  $C_{OUT}$ =2x22uF,  $T_A$  = +25°C, unless otherwise noted.



MP28163 Rev. 1.0 1/26/2014 M

I.0 www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2014 MPS. All Rights Reserved. 4



#### MP28163 Rev. 1.0 1/26/2014 MP

#### .0 www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2014 MPS. All Rights Reserved.







#### Notes:

6) Tested with 2.25A inductor peak current at 3.3V input point. Under other VIN conditions, it takes the same current limit variation trend with VIN into consideration as "Current Limit vs. Input Voltage" curve shows". Some margin is recommended for max load design.



# **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)







www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2014 MPS. All Rights Reserved.



#### EN Shutdown V<sub>IN</sub>=2.4V, I<sub>OUT</sub>=0.5A, MODE=HIGH V<sub>IN</sub>=2V, I<sub>N</sub>=0.5A, MODE=HIGH V<sub>IN</sub>=0.5A, MODE=HIGH V<sub>IN</sub>=0.5A













MP28163 Rev. 1.0 1/26/2014 MF



1ms/div.







I<sub>LOAD</sub> 500mA/div.

1/26/2014

## **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN}$  = 3.3V,  $V_{OUT}$  = 3.3V, L = 3.3µH,  $C_{OUT}$ =2x22uF,  $T_A$  = +25°C, unless otherwise noted.



# **PIN FUNCTIONS**

| Pin # | Name          | Description                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | VOUT          | Buck-Boost converter output.                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2     | SW2           | Switch pin-Internal switches are connected to this pin. Connect inductor between SW1 and SW2.                                                                                                                                                                                                                                                                                                                                           |
| 3     | PGND          | Power ground.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 4     | SW1           | Switch pin-Internal switches are connected to this pin. Connect inductor between SW1 and SW2.                                                                                                                                                                                                                                                                                                                                           |
| 5     | VIN           | Supply voltage for power stage.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6     | EN            | ON/OFF control, it's not recommended to leave this pin float.                                                                                                                                                                                                                                                                                                                                                                           |
| 7     | MODE/<br>SYNC | Operation mode selection. If MODE pin is low, the MP28163 automatically switches between PSM and fixed frequency PWM according to the load level. If MODE pin is pulled high, the MP28163 works always in PWM mode.<br>External clock can be applied to MODE pin for changing switching frequency.<br>This pin is sensitive to noise, so it should be strongly pulled up above 1.2V or pulled down below 0.4V. Must NOT leave it float. |
| 8     | VCC           | Supply voltage for control stage.                                                                                                                                                                                                                                                                                                                                                                                                       |
| 9     | AGND          | Signal ground, should be connected to PGND externally.                                                                                                                                                                                                                                                                                                                                                                                  |
| 10    | FB            | Feedback to set output voltage. Keeps this pin and associated trace far from noise source like SW.                                                                                                                                                                                                                                                                                                                                      |
| -     | EP            | Thermal pad, which is recommended to connected to PGND.                                                                                                                                                                                                                                                                                                                                                                                 |



Figure 1— Function Block Diagram

# **OPERATION**

The MP28163 is a high efficiency, dual mode buck-boost converter that provides output voltage above, equal to or below the input voltage. When the MODE pin is held high, the MP28163 operates in constant-frequency PWM mode with peak current mode control. As shown in Figure 1, the output voltage is sensed via the FB pin through an external resistor-divider from the output to ground. The voltage difference between FB pin and the internal reference is amplified by error amplifier to generate control signal V<sub>C-Buck</sub>. By comparing V<sub>C-Buck</sub> with internal compensation ramp (the sensed SWA's current with slope compensation) through Buck comparator, a PWM control signal for PWM buck mode is outputted. Another control signal V<sub>C-Boost</sub> is derived from V<sub>C-</sub> through level shift. Similarly, V<sub>C-Boost</sub> Buck compares with the same ramp signal through Boost comparator and generates the PWM control signal for PWM boost mode. The switch topology for the buck-boost converter is shown in Figure 2.





## Buck Region (V<sub>IN</sub> > V<sub>OUT</sub>)

When the input voltage is significantly greater than output voltage, which means the converter can deliver energy to load within the maximum duty cycle of SWA, so the converter operates in buck mode. The control signal  $V_{C-Boost}$  is always lower than compensation ramp because Buck can deliver enough energy to load, thus switch D turns on constantly and switch C remains off. Meanwhile,  $V_{C-Buck}$  compares with compensation ramp normally and generates PWM signal, therefore, switches A and B are pulse-width-modulated to produce the required duty cycle to support the output voltage.

## Buck-Boost Region (V<sub>IN</sub> ≈V<sub>OUT</sub>)

When Vin is close to Vout, due to duty cycle limit of SWA the converter isn't able to provide wanted energy to load. In this case SWA will be turned on over all the period, that is, there is no BD operation(SWB and SWD being turned on simultaneously). Now a new period begins. Since there is no BD in last period, an offset voltage is added to the ramp signal to make the ramp signal easily hit V<sub>C-Buck</sub>. At the same time due to loop regulation  $V_{C-Boost}$  (as well as  $V_{C-Buck}$ ) rises to some level, so that the ramp signal can intersect it to produce the PWM driving signal for Boost operation. After SWC is turned off the ramp signal continues rising (the actual inductor current may rise or fall depending on the difference between Vin and Vout), when the ramp intersects V<sub>C-Buck</sub>, PWM signal for Buck operation then is generated. Now the buck's duty cycle is within its limit, so there is BD operation in current period, which means next period the offset voltage will be removed. This is the socalled buck-boost region. With heavy load due to voltage drop on switches the actual input range for this region may be a little wide.

## Boost Region (V<sub>IN</sub> < V<sub>OUT</sub>)

When the input voltage is significantly lower than output voltage, the converter operates in boost mode. The control signal V<sub>C-Buck</sub> is always higher than compensation ramp even with the offset voltage always added, thus switch A turns on continuously and switch В remains off. Meanwhile, V<sub>C-Boost</sub> compares compensation ramp normally and generates PWM signal, therefore, switches C and D are pulse-widthmodulated to produce the required duty cycle to support the output regulation voltage.

#### PSM

When Mode Pin is pulled down below the low level threshold, the MP28163 will automatically enter PSM if load is light. When working in PSM, a train of SW pulses are initiated by a Boost operation, and ended with BD operation. During this process, SWD will be turned off if inductor current is below about 100mA. In actual waveforms the current may be much lower than this value when SWD is turned off because of internal delay.

### SCP/OCP vs. two current limits

There are two current limits in MP28163. The primary one is for steady PWM operation and it's typically 2.9A at 3.3V input.; The secondary one is for limiting inrush current at startup, it's typically 1.6A to 1.9A, depending on Vin, too. When load is over heavy, the primary limit would protect MP28163 from being over thermal. Therefore Vout would drop due to OCP. If Vout drops below 0.6 times normal output, a hiccup period is initiated to protect MP28163. this is the SCP. In hiccup period, SWA and SWC are turned off while SWB and SWD are turned on. After the hiccup period ends, a soft re-startup begins. Because Vout is below 1V (due to over load or output short), the secondary current takes charge of this process. After Vo rises above 1V, primary current limit get in charge of. Now if load is still over heavy (or output short still exists) such that after SS ends Vout is still below 0.6\*V<sub>OUT NORMAL</sub> and current hits one of the limits, another hiccup period begins. However if the load recovers to normal value during re-startup so that current doesn't hit its limit, or, Vout already rises above 0.6\*V<sub>OUT NORMAL</sub>, the re-startup succeeds, and MP28163 enter normal operation.

As to the input/EN startup, the cases are same as the SCP recovery process.

#### Enable

The MP28163 has a dedicated enable control pin (EN). The device operates when it is set high. If it is set low the device stops switching, all the internal blocks are turned off. Tie EN to Vin through a resistor for automatic start up. Due to EN bias or leakage current, the value of this resistor should be set to provide EN pin with a current above 10uA. Any signal to drive this pin should be limited to 100uA if the maximum voltage of this signal is above 6.5V.

## Internal Soft-start

When EN pin is pulled high, and at the same time the voltage on Vcc pin is above its UVLO rising threshold MP28163 will start up with Soft-start function to eliminate output overshoot. Soft-start also functions during SCP recovery.

## **Under-Voltage Lockout**

The under voltage lockout (UVLO) is implement to protect the device from improper operating at insufficient supply voltage. When the supply voltage at VCC is below the UVLO threshold the device is in shutdown mode. The UVLO rising threshold is about 1.8V with 200mV hysteresis.

## **Over-Temperature Protection**

An internal temperature sensor continuously monitors the IC junction temperature. If the IC temperature exceeds 160°C typically the device stops operating. As soon as the temperature falls below 140 °C typically normal operation is restored.

## **APPLICATION INFORMATION**

#### Setting the Output Voltage

To use MP28163 correctly, A resistor divider must be connected between Vout and GND, and the middle point of the divider connected to FB pin as shown in Typically Application on page 1.

$$R1 = \left(\frac{V_{OUT}}{V_{FB}} - 1\right) \times R2$$
 (1)

High R2 resistance (eg.  $100k\Omega$ ) can reduce the power consumption, while lower than  $1M\Omega$ resistance is recommended for R1 for good output accuracy.

#### **Inductor Selection**

The inductor is the key passive component for switching converters. With a buck-boost device, the inductor selection affects the boundary conditions in which the converter works, as buck at the maximum input voltage and as a boost at the minimum input voltage.

Two critical inductance values are then obtained according to the following formulas.

$$L_{\text{MIN-BUCK}} = \frac{V_{\text{OUT}} \times (V_{\text{IN(MAX)}} - V_{\text{OUT}})}{V_{\text{IN(MAX)}} \times F_{\text{REQ}} \times \Delta I_{\text{L}}}$$
(2)

$$L_{\text{MIN-BOOST}} = \frac{V_{\text{IN}(\text{MIN})} \times (V_{\text{OUT}} - V_{\text{IN}(\text{MIN})})}{V_{\text{OUT}} \times F_{\text{REQ}} \times \Delta I_{\text{L}}}$$

Where:

F<sub>REQ</sub>: minimum switching frequency

 $\Delta I_{I}$ : the peak-to-peak inductor ripple inductor current. As a rule of thumb, the peak-to-peak ripple can be set at 10%-20% of the output current.

The minimum inductor value for the application is the higher one between Equation 2 and Equation 3. In addition to the inductance value the maximum current the inductor can handle must be calculated in order to avoid saturation.

$$I_{\text{PEAK-BUCK}} = \frac{I_{\text{OUT}}}{\eta} + \frac{V_{\text{OUT}} \times (V_{\text{IN}(\text{MAX})} - V_{\text{OUT}})}{2 \times V_{\text{IN}(\text{MAX})} \times F_{\text{REQ}} \times L} \quad (4)$$

$$I_{\text{PEAK-BOOST}} = \frac{V_{\text{OUT}} \times I_{\text{OUT}}}{\eta \times V_{\text{IN}(\text{MIN})}} + \frac{V_{\text{IN}(\text{MIN})} \times (V_{\text{OUT}} - V_{\text{IN}(\text{MIN})})}{V_{\text{OUT}} \times F_{\text{REQ}} \times L} \quad (5)$$

Where  $\eta$  is the estimated efficiency of MP28163. The maximum of the two values above must be considered when selecting the inductor.

#### Input and Output Capacitor Selection

It is recommended to use ceramic capacitors with low ESR as input and output capacitors in order to filter any disturbance present in the input line and to obtain stable operation.

Minimum values of 10uF for both capacitors are needed to achieve good behavior of the device.

The input capacitor must be placed as close as possible to the device.

#### Other Consideration

(3)

MP28163 employs the classic hiccup mode for SCP. This method has an inherited drawback: if the output short is released at a time closed to SS end, then Vo would has overshoot. To attenuate Vo overshoot at SCP recovery, a forward RC series can be connected in parallel with high side resistor of FB divider, as R3 and C5 in Figure 5 shows. The RC acts as a soft startup when Vo short is released at the time of internal SS's end.

#### **PCB Layout Guide**

1. Input and output capacitors should be close to MP28163's Vin, Vout and PGND pins.

2. The wire connecting input capacitor to Vcc pin should be as short as possible. For better performance in noisy environment, an additional capacitor very close to Vcc pin can be used to bypass noise for Vcc.

3. FB resistor divider should be very close to FB pin, and keep FB trace far away from noise.

Figure 3 shows an example of PCB layout for which the reference schematic is shown on Figure 4.





#### Figure 4—Reference Circuit for PCB Guide

#### **Design Example**

Below is a design example following the application guidelines for the specifications:

| Table 1 | I: Des | ign Exam | ple |
|---------|--------|----------|-----|
|         |        | •        |     |

| V <sub>IN</sub> (V)  | 2-5.5 |
|----------------------|-------|
| V <sub>OUT</sub> (V) | 3.3V  |

The detailed application schematic is shown in Figure 5 and its performance can be found in TPC section.



Bottom Layer Figure 3—PCB Layout

# **TYPICAL APPLICATION CIRCUITS**







Figure 6—5V Output Application Circuit

# **PACKAGE INFORMATION**



TOP VIEW



**BOTTOM VIEW** 



SIDE VIEW





**DETAIL A** 



**RECOMMENDED LAND PATTERN** 

#### NOTE:

1) ALL DIMENSIONS ARE IN MILLIMETERS 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH 3) LEAD COPLANARITY SHALL BE0.10 MILLIMETER MAX 4) DRAWING CONFORMS TO JEDEC MO-229, VARIATION VEED-5. 5) DRAWING IS NOT TO SCALE

**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.