

# **PRECISION CLOCK MULTIPLIER/REGENERATOR IC**

#### **Features**

Complete precision clock multiplier and clock regenerator device:

- Performs clock multiplication to one Regenerates a "clean", jitterof two frequency ranges: 150-167 MHz or 600-668 MHz
- Jitter generation as low as 0.5 ps<sub>rms</sub> for 622 MHz output
- Accepts input clock from 9.4-668 MHz
- attenuated version of input clock
- DSPLL™ technology provides superior jitter performance
- Small footprint: 4 x 4 mm
- Low power: 310 mW typical
- ROHS-compliant Pb-free packaging option available

#### **Applications**

SONET/SDH systems

Digital cross connects

Terabit routers

- Optical transceiver modules Gigabit Ethernet systems
	-
	- Fibre channel

#### **Description**

The Si5310 is a fully integrated low-power clock multiplier and clock regenerator IC. The clock multiplier generates an output clock that is an integer multiple of the input clock. The clock regenerator operates simultaneously, creating a "clean" version of the input clock by using the clock synthesis phase-locked loop (PLL) to remove unwanted jitter and square up the input clock's rising and falling edges. The Si5310 uses Silicon Laboratories patented DSPLL<sup>®</sup> architecture to achieve superior jitter performance while eliminating the analog loop filter found in traditional PLL designs with a digital signal-processing algorithm.

The Si5310 represents a new standard in low jitter, small size, low power, and ease-of-use for clock devices. It operates from a single 2.5 V supply over the industrial temperature range  $(-40 \text{ to } 85 \text{ °C})$ .

#### **Functional Block Diagram**









# **TABLE OF CONTENTS**

# **Section Page**





# <span id="page-3-0"></span>**1. Detailed Block Diagram**





### <span id="page-4-0"></span>**2. Electrical Specifications**

#### **Table 1. Recommended Operating Conditions**



#### <span id="page-4-1"></span>**Figure 1. Differential Voltage Measurement (CLKIN, REFCLK, CLKOUT, MULTOUT)**



**Figure 2. CLKIN to CLKOUT, MULTOUT Phase Relationship**

<span id="page-4-3"></span>

#### **Figure 3. Differential Clock Input and Output Rise/Fall Times**

<span id="page-4-2"></span>

#### <span id="page-5-0"></span>Table 2. DC Characteristics,  $V_{DD} = 2.5$  V, 622 Mbps (MULTSEL = 0)

(V<sub>DD</sub> = 2.5 V ±5%, T<sub>A</sub> = –40 to 85 °C)



swing of the signal applied to the active input must exceed the specified minimum Differential Input Voltage Swing (V<sub>ID</sub> min) and the unused input must be ac-coupled to ground. When driving differentially, the difference between the positive and negative input signals must exceed V<sub>ID</sub> min. (Each individual input signal needs to swing only half of this range.) In either case, the voltage applied to any individual pin (CLKIN+, CLKIN–, REFCLK+, or REFCLK–) must not exceed the specified maximum Input Voltage Range ( $V_{1S}$  max).



### **Table 3. AC Characteristics**

(V<sub>DD</sub> = 2.5 V ±5%, T<sub>A</sub> = –40 to 85 °C)





#### <span id="page-7-0"></span>**Table 4. AC Characteristics (PLL Performance Characteristics)**

 $(V_{DD} = 2.5 \text{ V } \pm 5\%, T_A = -40 \text{ to } 85 \text{ °C})$ 





#### **Table 4. AC Characteristics (PLL Performance Characteristics) (Continued)**

(V<sub>DD</sub> = 2.5 V ±5%, T<sub>A</sub> = –40 to 85 °C)







#### <span id="page-9-0"></span>**Table 5. Minimum Jitter Tolerance in Nanoseconds\* (MULTSEL = 0, MULTOUT = 600 to 668 MHz)**

### <span id="page-9-1"></span>**Table 6. Minimum Jitter Tolerance in Nanoseconds\* (MULTSEL = 1, MULTOUT = 150 to 167 MHz)**



#### **Table 7. Absolute Maximum Ratings**



#### **Table 8. Thermal Characteristics**





# <span id="page-10-0"></span>**3. Typical Application Circuit**





### <span id="page-11-0"></span>**4. Functional Description**

The Si5310 is an integrated clock multiplier and clock regenerator device based on SIlicon Laboratories DSPLL™ technology. The DSPLL phase locks to the clock input signal (CLKIN) and generates a phaselocked output clock (MULTOUT) at a multiple of the input clock frequency. The DSPLL is also employed to regenerate an output clock (CLKOUT) that is a jitterattenuated version of the input clock with clean rising and falling edges.

The MULTOUT output is configured to operate in either the 150-167 MHz or the 600-668 MHz frequency range using the MULTSEL control input. A reference clock input signal (REFCLK) is used by the DSPLL as a reference for determination of the PLL lock status. For convenience, REFCLK can be provided at any one of five frequencies, each a multiple of the CLKIN frequency. The REFCLK rate is automatically detected, so no control inputs are needed for configuration. The REFCLK input can be synchronous or asynchronous with respect to the CLKIN input. The operating ranges for the CLKIN, CLKOUT, MULTOUT, and REFCLK signals are indicated in [Table 9.](#page-11-1) Typical values for several applications are presented in [Table 10.](#page-12-0)

<span id="page-11-1"></span>

#### **Table 9. CLKIN, CLKOUT, MULTOUT, REFCLK Operating Ranges**

**1.** The REFCLK input can be set to any one of the five CLKIN multiples indicated. The REFCLK input can be asynchronous to the CLKIN input, but must be within ±100 ppm of the stated CLKIN multiple.

**2.** The CLKOUT output is not valid for MULTOUT:CLKIN ratios of 1:1 (MULTOUT = 1 x CLKIN.)



<span id="page-12-0"></span>





### <span id="page-13-0"></span>**4.1. DSPLL<sup>Æ</sup>**

The PLL structure (shown in [Figure 1 on page 5](#page-4-1)) utilizes Silicon Laboratories'  $DSPLL<sup>®</sup>$  technology to produce superior jitter performance while eliminating the need for external loop filter components found in traditional PLL implementations. This is achieved by using a digital signal processing (DSP) algorithm to replace the loop filter commonly found in analog PLL designs. This algorithm processes the phase detector error term and generates a digital control value to adjust the frequency of the voltage-controlled oscillator (VCO). The technology produces clocks with less jitter than is generated using traditional methods. In addition, because external loop filter components are not required, sensitive noise entry points are eliminated, thus making the DSPLL less susceptible to board-level noise sources.

#### <span id="page-13-1"></span>**4.2. Clock Multiplier**

The DSPLL phase locks to the clock input signal (CLKIN) and generates an output clock (MULTOUT) at a multiple of the input clock frequency. The MULTOUT output is configured to operate in either the 150-167 MHz frequency range or in the 600-668 MHz frequency range using the MULTSEL control input as indicated in [Table 9.](#page-11-1) Values for typical applications are given in [Table 10.](#page-12-0)

The amount of jitter present in the MULTOUT output is a function of the DSPLL jitter transfer function and jitter generation characteristic. Details are provided in the PLL Performance section of this document. (See Figures [4](#page-15-3) and [5.](#page-15-4)) The amount of jitter that the DSPLL can tolerate on the CLKIN input is specified in Tables [5](#page-9-0) and [6.](#page-9-1)

The DSPLL implementation in the Si5310 is insensitive to the duty cycle of the CLKIN input. The MULTOUT output will continue to exhibit a very good duty cycle characteristic even when the CLKIN input duty cycle is degraded.

#### <span id="page-13-2"></span>**4.3. 1x Multiplication**

The Si5310 Clock Multiplier function may also be utilized as a 1x multiplier in order to provide jitter attenuation and duty cycle correction without multiplication of the input clock frequency.

**Note:** When the Si5310 is configured as a 1:1 multiplier, the CLKOUT output is not valid.

#### <span id="page-13-3"></span>**4.4. Clock Regeneration**

The DSPLL is used to regenerate a jitter-attenuated version of the CLKIN input, resulting in a "clean" CLKOUT output with sharp rising and falling edges. The

CLKOUT output is a resampled version of the CLKIN input with all CLKOUT transitions occurring synchronously with the rising edges of the MULTOUT output. The rising edges of CLKOUT are insensitive to the location of the falling edges of the CLKIN input. Thus the period of CLKOUT, measured rising edge to rising edge, is not affected by the CLKIN duty cycle or by jitter on the falling edge of CLKIN.

The falling edges of CLKOUT may be affected by the location of the CLKIN falling edges as follows: If the duty cycle error of CLKIN is significant relative to the period of MULTOUT, then

- 1. The CLKOUT duty cycle may deviate from 50% (the falling edge of CLKOUT will be time quantized to the nearest rising edge of MULTOUT.)
- 2. Jitter on the falling edges of CLKIN may result in a CLKOUT duty cycle that alternates between two discrete values.
- **Note:** When the Si5310 is configured as a 1:1 multiplier, the CLKOUT output is not valid.

#### <span id="page-13-4"></span>**4.5. Reference Clock**

The Si5310 CMU requires an external reference clock applied to the REFCLK input for normal device operation. When REFCLK is absent, the LOL alarm will always be asserted when it has been determined that no activity exists on REFCLK, indicating the lock status of the PLL is unknown. Additionally, the reference clock input is used to center the DSPLL and also to act as a reference for determination of the PLL lock status. REFCLK is a multiple of the CLKIN frequency, and can be provided in any one of five frequency ranges (9.375– 10.438 MHz, 18.78-20.875 MHz, 37.500-41.750 MHz, 75.00-83.50 MHz, or 150-167.00 MHz). The REFCLK rate is automatically detected by the Si5310, so no control inputs are needed for REFCLK frequency selection. The REFCLK input may be synchronous or asynchronous with respect to the CLKIN input. The frequency relationship between REFCLK and CLKIN is indicated in [Table 9.](#page-11-1) In many applications, it may be desirable to tie REFCLK and CLKIN together and drive them from the same clock source. The Si5310 is insensitive to the phase relationship between CLKIN and REFCLK, so these differential inputs may be driven in phase or 180° out of phase if this simplifies board layout. Values for typical applications are given in [Table 10](#page-12-0).

#### <span id="page-13-5"></span>**4.6. DSPLL Lock Detection (Loss-of-Lock)**

The Si5310 provides lock-detect circuitry that indicates whether the DSPLL has achieved frequency lock with the incoming CLKIN signal. The circuit compares the frequency of a divided down version of the multiplier



output with the frequency of the supplied reference clock. If the divided multiplier output frequency deviates from that of the reference clock by the amount specified in [Table 4 on page 8](#page-7-0), the PLL is declared out of lock, and the loss-of-lock (LOL) pin is asserted high. In this state, the PLL will periodically try to reacquire lock with the input clock (CLKIN). During reacquisition, the multiplier output clock (MULTOUT) may drift over a ±600 ppm range relative to the applied reference clock and the LOL output alarm may toggle until the PLL has reacquired frequency lock. Due to the low noise and stability of the DSPLL, under the condition where the input clock is removed from the inputs, there is the possibility that the PLL will not drift enough to render an out-of-lock condition.

If REFCLK is removed, the LOL output alarm will always be asserted when it has been determined that no activity exists on REFCLK, indicating the frequency lock status of the PLL is unknown.

**Note:** LOL is not asserted during PWRDN/CAL.

#### <span id="page-14-0"></span>**4.7. PLL Performance**

The Si5310 DSPLL circuitry is designed to provide low jitter generation, high jitter tolerance, and a wellcontrolled jitter transfer function with low peaking. Each of these key performance parameters is described more fully in the following sections.

#### **4.7.1. Jitter Tolerance**

Jitter tolerance for the Si5310 is defined as the maximum peak-to-peak sinusoidal jitter that can be added to the incoming clock before the PLL exceeds its allowable operating range and loses lock. The tolerance is a function of the jitter frequency, the incoming clock rate, and the MULTSEL setting.

The jitter tolerance for specified jitter frequencies and input clock rates is given in Tables [5](#page-9-0) and [6](#page-9-1).

#### **4.7.2. Jitter Transfer**

Jitter transfer is defined as the ratio of output signal jitter to input signal jitter for a specified jitter frequency. The jitter transfer characteristic determines the amount of input clock jitter that will be passed on to the Si5310 CLKOUT and MULTOUT outputs. The DSPLL technology used in the Si5310 provides a tightly controlled jitter transfer curve because many of the PLL gain parameters are determined by digital signal processing algorithms which do not vary over supply voltage, process, and temperature. In a system application, a well-controlled transfer curve minimizes the output clock jitter variation from board to board, providing more consistent system level jitter performance.

The jitter transfer characteristic is a function of the

MULTSEL setting and the input clock rate. Higher input clock rates produce higher bandwidth transfer functions with lower jitter peaking. [Table 4](#page-7-0) gives the 3 dB bandwidth and peaking values for specified input clock rates and MULTSEL settings. Figures [4](#page-15-3) and [5](#page-15-4) show a family of jitter transfer curves for different input clock rates.

#### **4.7.3. Jitter Generation**

Jitter generation is defined as the amount of jitter produced at the output of the device with a jitter free input clock. Generated jitter arises from sources within the VCO and other PLL components. Jitter generation is a function of MULTSEL setting and input clock frequency. For clock multiplier applications, the higher the multiplier ratio desired, the larger the jitter generation. [Table 4](#page-7-0) gives the jitter generation values for specified MULTSEL settings and input clock rates.

#### <span id="page-14-1"></span>**4.8. Device Powerdown**

The Si5310 PWRDN/CAL input can be used to hold the device in a power-down state when not in use. When the PWRDN/CAL input is asserted (set high), the CLKOUT and MULTOUT output drivers are disabled and the positive and negative terminals of the CLKOUT and MULTOUT outputs are each tied to VDD through 100  $\Omega$  on-chip resistors. This feature is useful in reducing power consumption in applications that employ redundant clock sources. When PWRDN/CAL is released (set to low) the digital logic is reset to a known initial condition and the DSPLL circuitry is recalibrated and will begin to lock to the incoming clock.

#### <span id="page-14-2"></span>**4.9. PLL Self-Calibration**

Si5310 device provides an internal self-calibration function that optimizes the loop gain parameters within the internal DSPLL. Self-calibration is initiated by a high-to-low transition of the PWRDN/CAL signal while a valid reference clock is supplied to the REFCLK input.

For optimal jitter performance, the supply voltage should be stable at  $2.5 \text{ V } \pm 10\%$  when calibration is initiated. The PWRDN/CAL signal should be held high for at least 1  $\mu$ S after the supply has stabilized before transitioning low to initiate self-calibration. See Silicon Laboratories application note AN42 for suggested methods of generating the PWRDN/CAL signal for initiation of self-calibration.

#### <span id="page-14-3"></span>**4.10. Device Grounding**

The Si5310 uses the GND pad on the bottom of the 20 pin micro leaded package (MLP) for device ground. This pad should be connected directly to the analog supply ground. See Figures [11](#page-18-1) and [12](#page-21-1) for the ground (GND) pad location.



# **Si5310**

#### <span id="page-15-0"></span>**4.11. Bias Generation Circuitry**

The Si5310 makes use of an external resistor to set internal bias currents. The external resistor allows precise generation of bias currents which significantly reduces power consumption compared with traditional implementations that use an internal resistor. The bias generation circuitry requires a 10 kΩ (1%) resistor connected between REXT and GND.



#### <span id="page-15-3"></span><span id="page-15-1"></span>**4.12. Differential Input Circuitry**

The Si5310 provides differential inputs for both the input clock (CLKIN) and the reference clock (REFCLK) inputs. An example termination for these inputs is shown in [Figure 6.](#page-16-0) In applications where direct dc

coupling is possible, the  $0.1 \mu$ F capacitors may be omitted. The CLKIN and REFCLK input amplifiers require input signals with minimum differential peak-topeak voltages as specified in [Table 2 on page 6](#page-5-0).



### <span id="page-15-4"></span><span id="page-15-2"></span>**4.13. Differential Output Circuitry**

The Si5310 utilizes a current mode logic (CML) architecture to output both the regenerated clock (CLKOUT) and the multiplied clock (MULTOUT). An example of output termination with ac coupling is shown in [Figure 10.](#page-17-0) For applications in which direct dc coupling is possible, the 0.1  $\mu$ F capacitors may be omitted. The differential peak-to-peak voltage swing of the CML is listed in [Table 2 on page 6](#page-5-0).





**Figure 6. Input Termination for CLKIN and REFCLK (ac-coupled)**

<span id="page-16-0"></span>

**Figure 7. Single-Ended Input Termination for REFCLK (ac-coupled)**



**Figure 8. Single-Ended Input Termination for CLKIN (ac-coupled)**





**Figure 9. Single-Ended Input Termination for REFCLK & CLKIN (ac-coupled)**



<span id="page-17-0"></span>**Figure 10. Output Termination for CLKOUT and MULTOUT (ac-coupled)**



# <span id="page-18-0"></span>**5. Pin Descriptions: Si5310**



**Figure 11. Si5310 Pin Configuration**



<span id="page-18-1"></span>



| Pin#   | <b>Pin Name</b>       | I/O          | <b>Signal Level</b> | <b>Description</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------|-----------------------|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12, 13 | CLKOUT-,<br>CLKOUT+   | $\circ$      | <b>CML</b>          | <b>Differential Clock Output.</b><br>The clock output signal is a regenerated version of<br>the input clock signal present on CLKIN. It is phase<br>aligned with MULTOUT and is updated on the rising<br>edge of MULTOUT.<br>Note: Connection of an improperly terminated<br>transmission line to the CLKOUT output can cause<br>reflections that may adversely affect the<br>performance of the MULTOUT output. If the<br>CLKOUT output is not used, these pins should be<br>either tied to V <sub>DD</sub> (recommended), left<br>unconnected, or connected to a properly<br>terminated transmission line. |
| 15     | PWRDN/CAL             | $\mathbf{I}$ | <b>LVTTL</b>        | Power Down.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|        |                       |              |                     | To shut down the high-speed outputs and reduce<br>power consumption, hold this pin high. For normal<br>operation, hold this pin low.<br><b>Calibration.</b><br>To initiate an internal self-calibration, force a high-to-                                                                                                                                                                                                                                                                                                                                                                                    |
|        |                       |              |                     | low transition on this pin. (See "4.9. PLL Self-Cali-<br>bration" on page 15.)<br>Note: This input has a weak internal pulldown.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 16, 17 | MULTOUT-,<br>MULTOUT+ | $\circ$      | <b>CML</b>          | <b>Differential Multiplier Output.</b><br>The multiplier output is generated from the signal<br>present on CLKIN. In the absence of CLKIN, the<br>REFCLK is used to bound the frequency of MUL-<br>TOUT according to Table 4 on page 8.<br>Note: Connection of an improperly terminated<br>transmission line to the MULTOUT output can<br>cause reflections that may adversely affect the<br>CLKOUT output. If the MULTOUT output is not<br>used, these pins should be either tied to $V_{DD}$<br>(recommended), left unconnected, or connected to<br>a properly terminated transmission line.               |
| 19     | <b>MULTSEL</b>        | ı            | <b>LVTTL</b>        | <b>Multiplier Rate Select.</b><br>This pin configures the onboard PLL-based clock<br>multiplier for clock generation at one of two user<br>selectable clock rates.<br>Note: This input has a weak internal pulldown.                                                                                                                                                                                                                                                                                                                                                                                         |
| 20     | <b>NC</b>             |              |                     | No Connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

**Table 11. Si5310 Pin Descriptions (Continued)**



### <span id="page-20-0"></span>**6. Ordering Guide**



**1.** "X" denotes product revision.

**2.** Add an "R" at the end of the device to denote tape and reel option; 2500 quantity per reel.

**3.** These devices use a NiPdAu pre-plated finish on the leads that is fully RoHS6 compliant while being fully compatible with both leaded and lead-free card assembly processes.

### <span id="page-20-1"></span>**7. Top Mark**







### <span id="page-21-0"></span>**8. Package Outline**

[Figure 12](#page-21-1) illustrates the package details for the Si5310. [Table 12](#page-21-2) lists the values for the dimensions shown in the illustration.



**Figure 12. 20-pin Quad Flat No-Lead (QFN)**



<span id="page-21-2"></span><span id="page-21-1"></span>

**Notes:**

- **1.** All dimensions shown are in millimeters (mm) unless otherwise noted.
- **2.** Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- **3.** This drawing conforms to JEDEC outline MO-220, variation VGGD-1.
- **4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.



### <span id="page-22-0"></span>**9. 4x4 mm 20L QFN Recommended PCB Layout**





**Notes:**

**1.** All dimensions listed are in millimeters (mm).

**2.** The perimeter pads are to be Non-Solder Mask Defined (NSMD). Solder mask openings should be designed to leave 60-75 mm separation between solder mask and pad metal, all the way around the pad.

**3.** The center thermal pad is to be Solder Mask Defined (SMD).

**4.** Thermal/Ground vias placed in the center pad should be no less than 0.2 mm (8 mil) diameter and tented from the top to prevent solder from flowing into the via hole.

**5.** The stencil aperture should match the pad size (1:1 ratio) for the perimeter pads. A 3x3 array of 0.5 mm square stencil openings, on a 0.65 mm pitch, should be used for the center thermal pad.

**6.** A stencil thickness of 5 mil is recommended. The stencil should be laser cut and electropolished, with trapezoidal walls to facilitate paste release.

7. A "No-Clean", Type 3 solder paste should be used for assembly. Nitrogen purge during reflow is recommended.

- **8.** Do not place any signal or power plane vias in these "keep out" regions.
- **9.** Suggest four 0.38 mm (15 mil) vias to the ground plane.



# <span id="page-23-0"></span>**DOCUMENT CHANGE LIST**

#### **Revision 1.0 to Revision 1.1**

- Added ["7. Top Mark" on page 21](#page-20-1).
- Updated ["8. Package Outline" on page 22](#page-21-0).
- Added "9. 4x4 mm 20L QFN Recommended PCB [Layout" on page 23.](#page-22-0)

#### **Revision 1.1 to Revision 1.2**

■ Added Pb-free packaging option in "6. Ordering [Guide" on page 21](#page-20-0).

#### **Revision 1.2 to Revision 1.3**

- Added ["7. Top Mark" on page 21](#page-20-1).
- Updated ["6. Ordering Guide" on page 21](#page-20-0).
- Updated ["8. Package Outline" on page 22](#page-21-0).



# **NOTES:**



### <span id="page-25-0"></span>**CONTACT INFORMATION**

#### **Silicon Laboratories Inc.**

4635 Boston Lane Austin, TX 78735 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032

Email: productinfo@silabs.com Internet: www.silabs.com

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories, Silicon Labs, and DSPLL are trademarks of Silicon Laboratories Inc.

Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.

