# **STWA20N95K5**



# N-channel 950 V, 0.275 Ω typ., 17.5 A MDmesh™ K5 Power MOSFET in a TO-247 long leads package

Datasheet - production data



Figure 1: Internal schematic diagram



#### **Features**

| Order code  | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> | P <sub>TOT</sub> |
|-------------|-----------------|--------------------------|----------------|------------------|
| STWA20N95K5 | 950 V           | 0.330 Ω                  | 17.5 A         | 250 W            |

- Industry's lowest R<sub>DS(on)</sub> x area
- Industry's best FoM (figure of merit)
- Ultra-low gate charge
- 100% avalanche tested
- Zener-protected

### **Applications**

• Switching applications

## **Description**

This very high voltage N-channel Power MOSFET is designed using MDmesh™ K5 technology based on an innovative proprietary vertical structure. The result is a dramatic reduction in on-resistance and ultra-low gate charge for applications requiring superior power density and high efficiency.

Table 1: Device summary

| Order code  | Marking | Package           | Packing |  |
|-------------|---------|-------------------|---------|--|
| STWA20N95K5 | 20N95K5 | TO-247 long leads | Tube    |  |

Contents STWA20N95K5

# **Contents**

| 1 | Electric | eal ratings                           | 3  |
|---|----------|---------------------------------------|----|
| 2 | Electric | eal characteristics                   | 4  |
|   | 2.1      | Electrical characteristics (curves)   | 6  |
| 3 | Test cir | cuits                                 | 9  |
| 4 | Packag   | e information                         | 10 |
|   | 4.1      | TO-247 long leads package information | 10 |
| 5 | Revisio  | n history                             | 12 |

STWA20N95K5 Electrical ratings

# 1 Electrical ratings

Table 2: Absolute maximum ratings

| Symbol                        | Parameter                                             | Value      | Unit |
|-------------------------------|-------------------------------------------------------|------------|------|
| V <sub>G</sub> s              | Gate-source voltage                                   | ±30        | V    |
| $I_{D}$                       | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 17.5       | Α    |
| ΙD                            | Drain current (continuous) at T <sub>C</sub> = 100 °C | 11         | Α    |
| I <sub>D</sub> <sup>(1)</sup> | Drain current (pulsed)                                | 70         | Α    |
| P <sub>TOT</sub>              | Total dissipation at T <sub>C</sub> = 25 °C           | 250        | W    |
| ESD                           | Gate-source human body model (R= 1.5 kΩ, C = 100 pF)  | 2          | kV   |
| dv/dt (2)                     | Peak diode recovery voltage slope                     | 6          | \//  |
| dv/dt (3)                     | MOSFET dv/dt ruggedness                               | 50         | V/ns |
| Tj                            | Operating junction temperature range                  | -55 to 150 | °C   |
| T <sub>stg</sub>              | Storage temperature range                             | -55 10 150 | C    |

#### Notes:

Table 3: Thermal data

| Symbol                | Parameter                           | Value | Unit |
|-----------------------|-------------------------------------|-------|------|
| R <sub>thj-case</sub> | Thermal resistance junction-case    | 0.5   | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance junction-ambient | 50    | °C/W |

**Table 4: Avalanche characteristics** 

| Symbol | Parameter                                                                                    | Value | Unit |
|--------|----------------------------------------------------------------------------------------------|-------|------|
| lar    | Avalanche current, repetitive or not repetitive (pulse width limited by T <sub>jmax.</sub> ) |       | Α    |
| Eas    | Single pulse avalanche energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V)     | 200   | mJ   |

 $<sup>\</sup>ensuremath{^{(1)}}\mbox{Pulse}$  width limited by safe operating area.

 $<sup>^{(2)}</sup>I_{SD} \le 17.5 \text{ A, di/dt} \le 100 \text{ A/}\mu\text{s; } V_{DS} \text{ peak} \le V_{(BR)DSS}$ 

 $<sup>^{(3)}</sup>V_{DS} \le 760 \text{ V}$ 

Electrical characteristics STWA20N95K5

## 2 Electrical characteristics

T<sub>C</sub> = 25 °C unless otherwise specified

Table 5: On/off-state

| Symbol                                              | Parameter                         | Test conditions                                                                        | Min. | Тур.  | Max.  | Unit |
|-----------------------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------|------|-------|-------|------|
| V <sub>(BR)DSS</sub> Drain-source breakdown voltage |                                   | $V_{GS} = 0 V, I_D = 1 mA$                                                             | 950  |       |       | V    |
|                                                     |                                   | $V_{GS} = 0 \text{ V}, V_{DS} = 950 \text{ V}$                                         |      |       | 1     | μΑ   |
| IDSS                                                | Zero-gate voltage drain current   | $V_{GS} = 0 \text{ V}, V_{DS} = 950 \text{ V}$ $T_{C} = 125  {}^{\circ}\text{C}^{(1)}$ |      |       | 50    | μΑ   |
| I <sub>GSS</sub>                                    | Gate body leakage current         | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 20 \text{ V}$                                      |      |       | ±10   | μΑ   |
| V <sub>GS(th)</sub>                                 | Gate threshold voltage            | $V_{DS} = V_{GS}$ , $I_D = 100 \mu A$                                                  | 3    | 4     | 5     | V    |
| R <sub>DS(on)</sub>                                 | Static drain-source on-resistance | $V_{GS} = 10 \text{ V}, I_D = 9 \text{ A}$                                             |      | 0.275 | 0.330 | Ω    |

#### Notes:

Table 6: Dynamic

| rabio o. bynamio       |                                       |                                                                                          |      |      |      |      |
|------------------------|---------------------------------------|------------------------------------------------------------------------------------------|------|------|------|------|
| Symbol Parameter       |                                       | Test conditions                                                                          | Min. | Тур. | Max. | Unit |
| Ciss                   | Input capacitance                     |                                                                                          | 1    | 1550 | 1    | pF   |
| Coss                   | Output capacitance                    | $V_{DS} = 100 \text{ V}, f = 1 \text{ MHz}, $<br>$V_{GS} = 0 \text{ V}$                  | -    | 140  | -    | pF   |
| Crss                   | Reverse transfer capacitance          | Vu3 – V V                                                                                | -    | 1    | -    | pF   |
| C <sub>o(er)</sub> (1) | Equivalent capacitance energy related | $V_{GS} = 0 \text{ V}, V_{DS} = 0 \text{ to}$                                            | -    | 65   | -    | рF   |
| C <sub>o(tr)</sub> (2) | Equivalent capacitance time related   | 760 V                                                                                    |      | 178  | 1    | рF   |
| Rg                     | Intrinsic gate resistance             | f = 1 MHz , I <sub>D</sub> = 0 A                                                         | ı    | 3.5  | 1    | Ω    |
| Qg                     | Total gate charge                     | $V_{DD} = 760 \text{ V},$                                                                | 1    | 48   | 1    | nC   |
| $Q_{gs}$               | Gate-source charge                    | $I_D = 17.5 A$                                                                           | -    | 9    | -    | nC   |
| $Q_{gd}$               | Gate-drain charge                     | V <sub>GS</sub> = 10 V<br>(see Figure 16: "Test<br>circuit for gate charge<br>behavior") | -    | 32.5 | -    | nC   |

#### Notes:

 $<sup>^{(1)}\</sup>mbox{Defined}$  by design, not subject to production test

 $<sup>^{(1)}</sup>$ Co<sub>(er)</sub> is a constant capacitance value that gives the same stored energy as Coss while VDS is rising from 0 to 80% VDSS.

 $<sup>^{(2)}</sup>C_{0(tr)}$  is a constant capacitance value that gives the same charging time as  $C_{oss}$  while  $V_{DS}$  is rising from 0 to 80%  $V_{DSS}$ .

Table 7: Switching times

| Table 11 curious g unico |                     |                                                                                                             |      |      |      |      |
|--------------------------|---------------------|-------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Symbol                   | Parameter           | Test conditions                                                                                             | Min. | Тур. | Max. | Unit |
| td(on)                   | Turn-on delay time  | $V_{DD}$ = 475 V, $I_{D}$ = 9 A, $R_{G}$ = 4.7 $\Omega$                                                     | -    | 18   | -    | ns   |
| tr                       | Rise time           | $V_{GS} = 10 \text{ V}$                                                                                     | -    | 9    | -    | ns   |
| t <sub>d(off)</sub>      | Turn-off delay time | (see Figure 15: "Test circuit for resistive load switching times" and Figure 20: "Switching time waveform") | 1    | 65   | -    | ns   |
| tf                       | Fall time           | ,                                                                                                           | -    | 18   | -    | ns   |

Table 8: Source-drain diode

| Symbol                          | Parameter                     | Test conditions                                                                                                                                                                              | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                                                                                                                                                              | -    |      | 17.5 | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                                                                                                                                              | -    |      | 70   | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | I <sub>SD</sub> = 17.5 A, V <sub>GS</sub> = 0 V                                                                                                                                              | -    |      | 1.5  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | $I_{SD} = 17.5$ A, $di/dt = 100$ A/ $\mu$ s,<br>$V_{DD} = 60$ V<br>(see Figure 17: "Test circuit for                                                                                         | -    | 513  |      | ns   |
| Qrr                             | Reverse recovery charge       |                                                                                                                                                                                              | -    | 12   |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | inductive load switching and diode recovery times")                                                                                                                                          | -    | 46   |      | Α    |
| trr                             | Reverse recovery time         | I <sub>SD</sub> = 17.5 A, di/dt = 100 A/μs<br>V <sub>DD</sub> = 60 V, T <sub>j</sub> = 150 °C<br>(see Figure 17: "Test circuit for<br>inductive load switching and diode<br>recovery times") | -    | 670  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       |                                                                                                                                                                                              | -    | 15   |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      |                                                                                                                                                                                              | -    | 44   |      | Α    |

#### Notes:

Table 9: Gate-source Zener diode

| Symbol                | Parameter                     | Test conditions                                  | Min. | Тур. | Max. | Unit |
|-----------------------|-------------------------------|--------------------------------------------------|------|------|------|------|
| V <sub>(BR)</sub> GSO | Gate-source breakdown voltage | $I_{GS} = \pm 1 \text{ mA}, I_{D} = 0 \text{ A}$ | 30   | -    | -    | V    |

The built-in back-to-back Zener diodes are specifically designed to enhance the ESD performance of the device. The Zener voltage facilitates efficient and cost-effective device integrity protection, thus eliminating the need for additional external componentry.



<sup>&</sup>lt;sup>(1)</sup>Pulse width limited by safe operating area

 $<sup>^{(2)}</sup>$ Pulsed: pulse duration = 300  $\mu$ s, duty cycle 1.5%

## 2.1 Electrical characteristics (curves)



Figure 3: Thermal impedance GC18460 K  $\delta = 0.5$  0.2 0.2 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.05 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.01 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.02 0.0

Figure 4: Output characteristics AM11185v2 **I**□ (A) Vgs=11 V 9 V 40 35 30 8 V 25 20 15 7 V 10 6 V 10 15 V<sub>D</sub>s(V)







Figure 8: Capacitance variation

C (pF)
10000
1000
1000
Ciss
Coss
Crss
10
0.1
1 1 10 100 Vbs(V)

Eoss(µJ)

AM11190v2

26
24
22
20
18
16
14
12
10
8
6
4
2
20
0
200
400
600
800
Vbs(V)

Figure 10: Normalized gate threshold voltage vs temperature AM11192v2 VGS(th) (norm) 1.2 ID= 100 μA 1.1 1.0 0.9 8.0 0.7 0.6 0.5 0.4 0.3 T)(°C) -50 0 50 100 150









STWA20N95K5 Test circuits

## 3 Test circuits

Figure 15: Test circuit for resistive load switching times

Figure 17: Test circuit for inductive load switching and diode recovery times







# 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.

## 4.1 TO-247 long leads package information

HEAT-SINK PLANE øΡ E3 A2-Q Ď A1. *b2* 3 (3x) b 8463846\_2\_F

Figure 21: TO-247 long leads package outline

Table 10: TO-247 long leads package mechanical data

| Dim  | J     | mm    |       |
|------|-------|-------|-------|
| Dim. | Min.  | Тур.  | Max.  |
| Α    | 4.90  | 5.00  | 5.10  |
| A1   | 2.31  | 2.41  | 2.51  |
| A2   | 1.90  | 2.00  | 2.10  |
| b    | 1.16  |       | 1.26  |
| b2   |       |       | 3.25  |
| b3   |       |       | 2.25  |
| С    | 0.59  |       | 0.66  |
| D    | 20.90 | 21.00 | 21.10 |
| E    | 15.70 | 15.80 | 15.90 |
| E2   | 4.90  | 5.00  | 5.10  |
| E3   | 2.40  | 2.50  | 2.60  |
| е    | 5.34  | 5.44  | 5.54  |
| L    | 19.80 | 19.92 | 20.10 |
| L1   |       |       | 4.30  |
| Р    | 3.50  | 3.60  | 3.70  |
| Q    | 5.60  |       | 6.00  |
| S    | 6.05  | 6.15  | 6.25  |

**Revision history** STWA20N95K5

#### **Revision history** 5

**Table 11: Document revision history** 

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                   |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21-Nov-2013 | 1        | First release.                                                                                                                                                                                                                                                                                                                                                            |
| 16-Jan-2017 | 2        | Datasheet promoted from preliminary to production data.  Modified: title.  Updated: features, applications and description in cover page.  Minor text changes in Section 1: "Electrical ratings" and Section 2: "Electrical characteristics".  Updated Section 2.1: "Electrical characteristics (curves)".  Updated Section 4.1: "TO-247 long leads package information". |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics - All rights reserved