











SN74LS292, SN74LS294

SDLS153A - JANUARY 1981-REVISED JANUARY 2016

# SN74LS29x Programmable Frequency Dividers and Digital Timers

#### **Features**

- Count Divider Chain
- Digitally Programmable from 2<sup>2</sup> to 2<sup>n</sup> (n = 31 for SN74LS292, n = 15 for SN74LS294)
- Useable Frequency Range from DC to 30 MHz
- Easily Expandable

## **Applications**

- Frequency Division
- **Digital Timing**

### 3 Description

SN74LS29x are devices programmable frequency dividers and digital timers contain 31 flipflops plus 30 gates (in SN74LS292) or 15 flip-flops plus 29 gates (in SN74LS294) on a single chip. The count modulo is under digital control of the inputs provided.

Both types feature an active-low CLR clear input to initialize the state of all flip-flops. To facilitate the incoming inspection, test points are provided (TP1, TP2, and TP3 on the SN74LS292, and TP on the SN74LS294). These test points are not intended to drive system loads. Both types feature two clock inputs; either one may be used for clock gating (see Table 1).

A brief look at the digital timing capabilities of the SN74LS292 shows that with a 1-MHz input frequency, programming for 2<sup>10</sup> gives a period of 1.024 ms, 2<sup>20</sup> gives a period of 1.05 sec, 2<sup>26</sup> gives a period of 1.12 min, and 2<sup>31</sup> gives a period of 35.79 min.

These devices are easily cascadable, giving limitless possibilities to achievable timing delays.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)    |  |
|-------------|-----------|--------------------|--|
| SN74LS292N  | DDID (16) | 6.05 mm 10.00 mm   |  |
| SN74LS294N  | PDIP (16) | 6.35 mm × 19.30 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### **Logic Symbols**





### **Table of Contents**

| 1 | Features 1                           |    | 8.3 Feature Description 1                        |
|---|--------------------------------------|----|--------------------------------------------------|
| 2 | Applications 1                       |    | 8.4 Device Functional Modes 1                    |
| 3 | Description 1                        | 9  | Application and Implementation 1                 |
| 4 | Revision History2                    |    | 9.1 Application Information 1                    |
| 5 | Pin Configuration and Functions3     |    | 9.2 Typical Application 1                        |
| 6 | Specifications4                      | 10 | Power Supply Recommendations 1                   |
| • | 6.1 Absolute Maximum Ratings         | 11 | Layout1                                          |
|   | 6.2 Recommended Operating Conditions |    | 11.1 Layout Guidelines 1                         |
|   | 6.3 Thermal Information5             |    | 11.2 Layout Example 1                            |
|   | 6.4 Electrical Characteristics5      | 12 | Device and Documentation Support 1               |
|   | 6.5 Switching Characteristics5       |    | 12.1 Documentation Support 1                     |
|   | 6.6 Typical Characteristics 6        |    | 12.2 Related Links 1                             |
| 7 | Parameter Measurement Information 7  |    | 12.3 Community Resources 1                       |
|   | 7.1 Logic Diagrams 7                 |    | 12.4 Trademarks 1                                |
| 8 | Detailed Description 10              |    | 12.5 Electrostatic Discharge Caution 1           |
|   | 8.1 Overview                         |    | 12.6 Glossary 1                                  |
|   | 8.2 Functional Block Diagram 10      |    | Mechanical, Packaging, and Orderable Information |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### 



# 5 Pin Configuration and Functions



### Pin Functions, SN74LS292

|                 | PIN   | 1/0 | DECORIDATION           |  |  |  |
|-----------------|-------|-----|------------------------|--|--|--|
| NAME PDIP       |       | I/O | DESCRIPTION            |  |  |  |
| Α               | 10    | 1   | Programming input A    |  |  |  |
| В               | 1     | 1   | Programming input B    |  |  |  |
| С               | 15    | 1   | Programming input C    |  |  |  |
| CLK1            | 4     | 1   | Clock 1 input          |  |  |  |
| CLK2            | 5     | 1   | Clock 2 input          |  |  |  |
| CLR             | 11    | 1   | Active-low clear input |  |  |  |
| D               | 14    | I   | Programming input D    |  |  |  |
| Е               | 2     | 1   | Programming input E    |  |  |  |
| GND             | 8     | -   | Ground                 |  |  |  |
| NC              | 9, 12 | -   | No connect             |  |  |  |
| Q               | 7     | 0   | Q Output               |  |  |  |
| TP              | _     | 0   | Test Point             |  |  |  |
| TP1             | 3     | 0   | Test Point             |  |  |  |
| TP2             | 6     | 0   | Test Point             |  |  |  |
| TP3             | 13    | 0   | Test Point             |  |  |  |
| V <sub>CC</sub> | 16    | -   | Power                  |  |  |  |



#### Pin Functions, SN74LS294

| PIN             |                  | 1/0 | PEOCRIPTION            |
|-----------------|------------------|-----|------------------------|
| NAME            | PDIP             | I/O | DESCRIPTION            |
| Α               | 2                | I   | Programming input A    |
| В               | 1                | I   | Programming input B    |
| С               | 15               | I   | Programming input C    |
| CLK1            | 4                | I   | Clock 1 input          |
| CLK2            | 5                | I   | Clock 2 input          |
| CLR             | 11               | I   | Active-low clear input |
| D               | 14               | I   | Programming input D    |
| E               | _                | I   | Programming input E    |
| GND             | 8                | -   | Ground                 |
| NC              | 6, 9 ,10, 12, 13 | -   | No connect             |
| Q               | 7                | 0   | Q Output               |
| TP              | 3                | 0   | Test Point             |
| TP1             | _                | 0   | Test Point             |
| TP2             | _                | 0   | Test Point             |
| TP3             | _                | 0   | Test Point             |
| V <sub>CC</sub> | 16               | -   | Power                  |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                |                      | MIN | MAX | UNIT |
|--------------------------------|----------------------|-----|-----|------|
| V <sub>CC</sub> <sup>(2)</sup> | Supply voltage       |     | 7   | V    |
|                                | Input voltage        |     | 7   | V    |
| $T_{J}$                        | Junction temperature |     | 150 | °C   |
| T <sub>stq</sub>               | Storage temperature  | -65 | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                    |                                    |                                   |      |   | MIN | NOM | MAX  | UNIT |
|--------------------|------------------------------------|-----------------------------------|------|---|-----|-----|------|------|
| V <sub>CC</sub>    | Supply voltage                     | Supply voltage                    |      |   |     |     | 5.25 | V    |
| V <sub>IH</sub>    | High-level input voltage           |                                   |      |   | 2   |     |      | V    |
| V <sub>IL</sub>    | Low-level input voltage            |                                   |      |   |     |     | 0.8  | V    |
| I <sub>OH</sub>    | High-level output current (Q only) |                                   |      |   |     |     | -1.2 | mA   |
| I <sub>OL</sub>    | Low-level output current (Q        | Low-level output current (Q only) |      |   |     |     | 24   | mA   |
| f <sub>clock</sub> | Clock frequency                    |                                   |      |   | 0   |     | 30   | MHz  |
| t <sub>w</sub>     | Duration of clock input pulse      | е                                 |      |   | 16  |     |      | ns   |
|                    | Direction of alcor miles           | SN74L                             | S292 |   | 55  |     |      |      |
| t <sub>w</sub>     | Duration of clear pulse            | SN74L                             | S294 |   | 35  |     |      | ns   |
| t <sub>su</sub>    | Clear inactive-state set-up time   |                                   |      |   | 15  |     |      | ns   |
| T <sub>A</sub>     | Operating free-air temperatu       |                                   |      | 0 |     | 70  | °C   |      |

<sup>(2)</sup> Voltage values are with respect to network ground terminal.



#### 6.3 Thermal Information

|                       |                                              | SN74LS292 |      |
|-----------------------|----------------------------------------------|-----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | N (PDIP)  | UNIT |
|                       |                                              | 16 PINS   |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 36.8      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 22.2      | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 17.0      | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 7.0       | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 16.8      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.4 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

| F                   | PARAMETER         | TEST CONDIT                                       | TEST CONDITIONS <sup>(1)</sup>                               |     |      | MAX  | UNIT |
|---------------------|-------------------|---------------------------------------------------|--------------------------------------------------------------|-----|------|------|------|
| V <sub>IK</sub>     |                   | $V_{CC} = MIN, I_I = -18 \text{ mA}$              |                                                              |     |      | -1.5 | V    |
| $V_{OH}$            | Q                 | $V_{CC} = MIN, V_{IH} = 2 V, I_{OH} = -1.2 mA,$   | $V_{IL} = MAX$                                               | 2.4 | 3.4  |      | V    |
|                     | 0                 |                                                   | I <sub>OL</sub> = 12 mA                                      |     | 0.25 | 0.4  |      |
| $V_{OL}$            | Q                 | $V_{CC} = MIN, V_{IH} = 2 V, V_{IL} = MAX$        | $I_{OL} = 24 \text{ mA}$                                     |     | 0.35 | 0.5  | V    |
|                     | TP <sup>(3)</sup> |                                                   | $I_{OL} = 0.5 \text{ mA}$                                    |     | 0.25 | 0.4  |      |
| $I_{l}$             |                   | $V_{CC} = MAX, V_I = 7 V$                         |                                                              |     | 0.1  | mA   |      |
| I <sub>IH</sub>     |                   | $V_{CC} = MAX, V_I = 2.7 V$                       |                                                              |     | 20   | mA   |      |
|                     | CLK1, CLK2        | $V_{CC} = MAX, V_I = 0.4 V$                       |                                                              |     | -0.8 | A    |      |
| I <sub>IL</sub>     | All others        | $V_{CC} = MAX, V_I = 0.4 V$                       |                                                              |     | -0.4 | mA   |      |
| I <sub>OS</sub> (4) | Q                 | V <sub>CC</sub> = MAX                             | -30                                                          |     | -130 | mA   |      |
|                     | SN74LS292         | V <sub>CC</sub> = MAX, all inputs grounded, all o |                                                              | 40  | 75   | mA   |      |
| I <sub>CC</sub>     | SN74LS294         | V <sub>CC</sub> = MAX, all inputs grounded, all o | V <sub>CC</sub> = MAX, all inputs grounded, all outputs open |     |      |      |      |

- (1) For conditions shown as MIN or MAX, use the appropriate value specified under Recommended Operating Conditions.
- All typical values are at  $V_{CC} = 5$  V,  $T_A = 25^{\circ}$ C. The TP output or outputs are not intended to drive external loads, but are solely provided for test points.
- The duration of the short-circuit should not exceed one second.

### 6.5 Switching Characteristics

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}, R_I = 667 \Omega, C_I = 45 \text{ pF (see Figure 1)}$ 

| PARAMETER        | TEST CONDITIONS                                                                                         | MIN  | TYP | MAX | UNIT |
|------------------|---------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| f <sub>max</sub> | From CLK1 or 2                                                                                          | 30   | 50  |     | MHz  |
| t <sub>PLH</sub> | From CLK1 or 2, to Q; Modulo set at 2 <sup>2</sup> , A thro (xxxxLS292), A through D = LLHL (xxxxLS294) |      | 55  | 90  | ns   |
| t <sub>PHL</sub> | From CLK1 or 2, to Q; Modulo set at 2 <sup>2</sup> , A thro (xxxxLS292), A through D = LLHL (xxxxLS294) |      | 80  | 120 |      |
|                  | SN74L                                                                                                   | S292 | 85  | 130 | ns   |
|                  | From CLR, to Q                                                                                          | S294 | 35  | 65  |      |



Figure 1. Switching Loads





Figure 2. Timing Diagram

## 6.6 Typical Characteristics



 $I_{OL}$  (mA) Figure 3.  $V_{OL}$  vs  $I_{OL}$ 



## 7 Parameter Measurement Information

### 7.1 Logic Diagrams



These symbols are in accordance with ANSi/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for J, N, and W packages.

Figure 4. Logic Symbols



### **Logic Diagrams (continued)**



Pin numbers shown are for J, N, and W packages.

Figure 5. Logic Diagram (Positive Logic) SN74LS292



# **Logic Diagrams (continued)**



Pin numbers shown are for J, N, and W packages.

Figure 6. Logic Diagram (Positive Logic) SN74LS294



### 8 Detailed Description

#### 8.1 Overview

Functional Block Diagram shows that the count modulo is controlled by an X/Y decoder connected to the mode control inputs of several flip-flops. These flip-flops with mode controls each have a D input connected to the parallel clock line, and a T input driven by the preceding stage. The parallel clock frequency is always the input frequency divided by four.

The X/Y decoder output selected by the programming inputs goes low. While a mode control is slow, the D input of that flip-flop is enabled, and the signal from the parallel clock line ( $f_{in} \div 4$ ) is passed to the T input of the following stage. All the other mode controls are high, enabling the T inputs and causing each flip-flop in turn to divide by two.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

This SN74LS29x device can be used to digitally program from  $2^2$  to  $2^n$  (n = 31 for SN74LS292, n = 15 for SN74LS294) divider chain. This has a useable frequency range up to 30 MHz. The flexibility is offered when the devices are cascaded to have desired timing delay.

#### 8.4 Device Functional Modes

Table 1, Table 2, and Table 3 list the functional modes of the SN74LS292.

**Table 1. Function Table** 

| CLEAR | CLK1     | CLK2     | Q OUTPUT MODE |
|-------|----------|----------|---------------|
| L     | X        | X        | Cleared to L  |
| Н     | <b>↑</b> | L        | Count         |
| Н     | L        | <b>↑</b> | Count         |
| Н     | Н        | X        | Inhibit       |
| Н     | Х        | Н        | Inhibit       |



### Table 2. SN74LS292 Function Table

|   | BBOOL |         | INDUTO |   | FREQUENCY DIVISION    |            |                       |              |                 |              |                 |          |  |  |  |
|---|-------|---------|--------|---|-----------------------|------------|-----------------------|--------------|-----------------|--------------|-----------------|----------|--|--|--|
|   | PROGE | RAMMING | INPUIS |   |                       | Q          | Т                     | P1           | Т               | P2           | Т               | P3       |  |  |  |
| E | D     | С       | В      | Α | BINARY                | DECIMAL    | BINARY                | DECIMAL      | BINARY          | DECIMAL      | BINARY          | DECIMAL  |  |  |  |
| L | L     | L       | L      | L | Inhibit               | Inhibit    | Inhibit               | Inhibit      | Inhibit         | Inhibit      | Inhibit         | Inhibit  |  |  |  |
| L | L     | L       | L      | Н | Inhibit               | Inhibit    | Inhibit               | Inhibit      | Inhibit         | Inhibit      | Inhibit         | Inhibit  |  |  |  |
| L | L     | L       | Н      | L | 2 <sup>2</sup>        | 4          | 2 <sup>9</sup>        | 512          | 2 <sup>17</sup> | 131072       | 2 <sup>24</sup> | 16777216 |  |  |  |
| L | L     | L       | Н      | Н | 2 <sup>3</sup>        | 8          | 2 <sup>9</sup>        | 512          | 2 <sup>17</sup> | 131072       | 2 <sup>24</sup> | 16777216 |  |  |  |
| L | L     | Н       | L      | L | 2 <sup>4</sup>        | 16         | 2 <sup>9</sup>        | 512          | 2 <sup>17</sup> | 131072       | 2 <sup>24</sup> | 16777216 |  |  |  |
| L | L     | Н       | L      | Н | 2 <sup>5</sup>        | 32         | 2 <sup>9</sup>        | 512          | 2 <sup>17</sup> | 131072       | 2 <sup>24</sup> | 16777216 |  |  |  |
| L | L     | Н       | Н      | L | 2 <sup>6</sup>        | 64         | 2 <sup>9</sup>        | 512          | 2 <sup>17</sup> | 131072       | 2 <sup>24</sup> | 16777216 |  |  |  |
| L | L     | Н       | Н      | Н | 2 <sup>7</sup>        | 128        | 2 <sup>9</sup>        | 512          | 2 <sup>17</sup> | 131072       | 2 <sup>24</sup> | 16777216 |  |  |  |
| L | Н     | L       | L      | L | 28                    | 256        | 2 <sup>9</sup>        | 512          | 2 <sup>17</sup> | 131072       | 2 <sup>2</sup>  | 4        |  |  |  |
| L | Н     | L       | L      | Н | <b>2</b> <sup>9</sup> | 512        | 2 <sup>9</sup>        | 512          | 2 <sup>17</sup> | 131072       | 2 <sup>2</sup>  | 4        |  |  |  |
| L | Н     | L       | Н      | L | 2 <sup>10</sup>       | 1024       | 2 <sup>9</sup>        | 512          | 2 <sup>17</sup> | 131072       | 2 <sup>4</sup>  | 16       |  |  |  |
| L | Н     | L       | Н      | Н | 2 <sup>11</sup>       | 2048       | 2 <sup>9</sup>        | 512          | 2 <sup>17</sup> | 131072       | 2 <sup>4</sup>  | 16       |  |  |  |
| L | Н     | Н       | L      | L | 2 <sup>12</sup>       | 4096       | 2 <sup>9</sup>        | 512          | 2 <sup>17</sup> | 131072       | 2 <sup>6</sup>  | 64       |  |  |  |
| L | Н     | Н       | L      | Н | 2 <sup>13</sup>       | 8192       | 2 <sup>9</sup>        | 512          | 2 <sup>17</sup> | 131072       | 2 <sup>6</sup>  | 64       |  |  |  |
| L | Н     | Н       | Н      | L | 2 <sup>14</sup>       | 16384      | 2 <sup>9</sup>        | 512          | Disabled low    | Disabled low | 2 <sup>8</sup>  | 256      |  |  |  |
| L | Н     | Н       | Н      | Н | 2 <sup>15</sup>       | 32768      | 2 <sup>9</sup>        | 512          | Disabled low    | Disabled low | 2 <sup>8</sup>  | 256      |  |  |  |
| Н | L     | L       | L      | L | 2 <sup>16</sup>       | 65536      | 2 <sup>9</sup>        | 512          | 2 <sup>3</sup>  | 8            | 2 <sup>10</sup> | 1024     |  |  |  |
| Н | L     | L       | L      | Н | 2 <sup>17</sup>       | 131072     | 2 <sup>9</sup>        | 512          | 2 <sup>3</sup>  | 8            | 2 <sup>10</sup> | 1024     |  |  |  |
| Н | L     | L       | Н      | L | 2 <sup>18</sup>       | 262144     | 2 <sup>9</sup>        | 512          | 2 <sup>5</sup>  | 32           | 2 <sup>12</sup> | 4096     |  |  |  |
| Н | L     | L       | Н      | Н | 2 <sup>19</sup>       | 524288     | 2 <sup>9</sup>        | 512          | 2 <sup>5</sup>  | 32           | 2 <sup>12</sup> | 4096     |  |  |  |
| Н | L     | Н       | L      | L | 2 <sup>20</sup>       | 1048576    | 2 <sup>9</sup>        | 512          | 2 <sup>7</sup>  | 128          | 2 <sup>14</sup> | 16384    |  |  |  |
| Н | L     | Н       | L      | Н | 2 <sup>21</sup>       | 2097152    | 2 <sup>9</sup>        | 512          | 2 <sup>7</sup>  | 128          | 2 <sup>14</sup> | 16384    |  |  |  |
| Н | L     | Н       | Н      | L | 2 <sup>22</sup>       | 4194304    | Disabled low          | Disabled low | 2 <sup>9</sup>  | 512          | 2 <sup>16</sup> | 65536    |  |  |  |
| Н | L     | Н       | Н      | Н | 2 <sup>23</sup>       | 8388608    | Disabled low          | Disabled low | 2 <sup>9</sup>  | 512          | 2 <sup>16</sup> | 65536    |  |  |  |
| Н | Н     | L       | L      | L | 2 <sup>24</sup>       | 16777216   | 2 <sup>3</sup>        | 8            | 211             | 2048         | 2 <sup>18</sup> | 262144   |  |  |  |
| Н | Н     | L       | L      | Н | 2 <sup>25</sup>       | 33554432   | 2 <sup>3</sup>        | 8            | 211             | 2048         | 2 <sup>18</sup> | 262144   |  |  |  |
| Н | Н     | L       | Н      | L | 2 <sup>26</sup>       | 67108864   | 2 <sup>5</sup>        | 32           | 2 <sup>13</sup> | 8192         | 2 <sup>20</sup> | 1048576  |  |  |  |
| Н | Н     | L       | Н      | Н | 2 <sup>27</sup>       | 134217728  | <b>2</b> <sup>5</sup> | 32           | 2 <sup>13</sup> | 8192         | 2 <sup>20</sup> | 1048576  |  |  |  |
| Н | Н     | Н       | L      | L | 2 <sup>28</sup>       | 268435456  | 2 <sup>7</sup>        | 128          | 2 <sup>15</sup> | 32768        | 2 <sup>22</sup> | 4194304  |  |  |  |
| Н | Н     | Н       | L      | Н | 2 <sup>29</sup>       | 536870912  | 2 <sup>7</sup>        | 128          | 2 <sup>15</sup> | 32768        | 2 <sup>22</sup> | 4194304  |  |  |  |
| Н | Н     | Н       | Н      | L | 2 <sup>30</sup>       | 1073741824 | 2 <sup>9</sup>        | 512          | 2 <sup>17</sup> | 131072       | 2 <sup>24</sup> | 16777216 |  |  |  |
| Н | Н     | Н       | Н      | Н | 2 <sup>31</sup>       | 2147483648 | 2 <sup>9</sup>        | 512          | 2 <sup>17</sup> | 131072       | 2 <sup>24</sup> | 16777216 |  |  |  |

Submit Documentation Feedback

11



Table 3. SN74LS294 Function Table

| PROGRAMMING INPUTS |   |   | ITO | FREQUENCY DIVISION    |         |                |         |  |  |  |  |
|--------------------|---|---|-----|-----------------------|---------|----------------|---------|--|--|--|--|
| FROGRAMMING INFO13 |   |   | JIS |                       | Q       | TP             |         |  |  |  |  |
| D                  | С | В | Α   | BINARY                | DECIMAL | BINARY         | DECIMAL |  |  |  |  |
| L                  | L | L | L   | Inhibit               | Inhibit | Inhibit        | Inhibit |  |  |  |  |
| L                  | L | L | Н   | Inhibit               | Inhibit | Inhibit        | Inhibit |  |  |  |  |
| L                  | L | Н | L   | 2 <sup>2</sup>        | 4       | 2 <sup>9</sup> | 512     |  |  |  |  |
| L                  | L | Н | Н   | 2 <sup>3</sup>        | 8       | 29             | 512     |  |  |  |  |
| L                  | Н | L | L   | 2 <sup>4</sup>        | 16      | 29             | 512     |  |  |  |  |
| L                  | Н | L | Н   | <b>2</b> <sup>5</sup> | 32      | 2 <sup>9</sup> | 512     |  |  |  |  |
| L                  | Н | Н | L   | 2 <sup>6</sup>        | 64      | 2 <sup>9</sup> | 512     |  |  |  |  |
| L                  | Н | Н | Н   | 2 <sup>7</sup>        | 128     | Disabl         | ed Low  |  |  |  |  |
| Н                  | L | L | L   | 28                    | 256     | 2 <sup>2</sup> | 4       |  |  |  |  |
| Н                  | L | L | Н   | 2 <sup>9</sup>        | 512     | 23             | 8       |  |  |  |  |
| Н                  | L | Н | L   | 2 <sup>10</sup>       | 1024    | 2 <sup>4</sup> | 16      |  |  |  |  |
| Н                  | L | Н | Н   | 2 <sup>11</sup>       | 2048    | 2 <sup>5</sup> | 32      |  |  |  |  |
| Н                  | Н | L | L   | 2 <sup>12</sup>       | 4096    | 26             | 64      |  |  |  |  |
| Н                  | Н | L | Н   | 2 <sup>13</sup>       | 8192    | 27             | 128     |  |  |  |  |
| Н                  | Н | Н | L   | 2 <sup>14</sup>       | 16384   | 2 <sup>8</sup> | 256     |  |  |  |  |
| Н                  | Н | Н | Н   | 2 <sup>15</sup>       | 32768   | 2 <sup>9</sup> | 512     |  |  |  |  |

Figure 7, Figure 9, and Figure 9 show the schematics of inputs and outputs of the SN74LS292.



Figure 7. Equivalent of Each Input

Figure 8. Typical of Q Outputs



Figure 9. Typical of TP Outputs



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

This device is used for configurable frequency, programmable frequency, and timing division as shown in *Typical Application*.

### 9.2 Typical Application



Figure 10. Typical application

#### 9.2.1 Design Requirements

This device does not have balanced output drive. Take care to avoid bus contention because it can sink currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions:
  - Rise time and fall time specs. See (Δt/ΔV) in Recommended Operating Conditions.
  - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in Recommended Operating Conditions.
  - Inputs can go as high as (V<sub>I</sub> max) in Recommended Operating Conditions at any valid V<sub>CC</sub>.
- 2. Recommended Output Conditions:
  - Load currents should not exceed (I<sub>OH</sub>,I<sub>OL</sub>) per output. These limits are located in the *Recommended Operating Conditions*.



### **Typical Application (continued)**

#### 9.2.3 Application Curve



Figure 11. Vol vs IoL

## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in *Recommended Operating Conditions*.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F capacitor is recommended and, if there are multiple  $V_{CC}$  pins, then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each power pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

#### 11 Layout

#### 11.1 Layout Guidelines

When using multiple bit logic devices, inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused (for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used). Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

The following are the rules that must be observed under all circumstances:

- All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating.
- The logic level that must be applied to any particular unused input depends on the function of the device.
  Generally they are tied to GND or V<sub>CC</sub>, whichever make more sense or is more convenient.

## 11.2 Layout Example



Figure 12. Generic Layout Best Practices



### 12 Device and Documentation Support

### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

- Digital Phase-Locked Loop Design Using SN74LS297, SDLA005
- Introduction to Logic, SLVA700

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 4. Related Links

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|-----------|----------------|--------------|---------------------|---------------------|---------------------|--|
| SN74LS292 | Click here     | Click here   | Click here          | Click here          | Click here          |  |
| SN74LS294 | Click here     | Click here   | Click here          | Click here          | Click here          |  |

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| SN74LS292N       | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS &<br>Non-Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN74LS292N              | Samples |
| SN74LS294N       | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS &<br>Non-Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN74LS294N              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

### **TUBE**



#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74LS292N | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74LS294N | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |

# N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated