



Order

Now





LMH1226

SNLS534D - APRIL 2016 - REVISED JUNE 2018

# LMH1226 Low-Power, Dual-Output 12-G UHD Reclocker

#### Features 1

- Supports ST-2082-1(12G), ST-2081-1(6G), ST-424(3G), ST-292(HD), and ST-259(SD)
- Supports SFF8431 (SFP+) for SMPTE 2022-5/6
- Compatible with DVB-ASI and AES10 (MADI)
- Reference-Less Reclocker Locks to SMPTE and 10 GbE Rates: 11.88 Gbps, 5.94 Gbps, 2.97 Gbps, 1.485 Gbps, or Divide-by-1.001 Sub-Rates, 270 Mbps, and 10.3125 Gbps
- Reference Free With Fast Lock Time
- Adaptive Board Trace Equalizer at Input 1 (IN1)
- Low Power: 214 mW (typical)
- Power-Save Mode: 16 mW
- Integrated 1:2 Fanout Outputs with De-Emphasis
- On-Chip Loop Filter and Eye Opening Monitor
- Powers from Single 2.5 V with On-Chip 1.8 V Regulator
- Configurable by Control Pins, SPI, or SMBus Interface
- 4-mm × 4-mm 24-Pin QFN Package
- Operating Temperature Range: -40°C to +85°C

#### Applications 2

- SMPTE Compatible Serial Digital Interface (SDI)
- UHDTV/4K/8K/HDTV/SDTV Video
- Broadcast Video Routers, Switchers, and Monitors
- Digital Video Processing and Editing
- 10 GbE SDI Media Gateway

## 3 Description

The LMH1226 is a low-power, dual-output 12G UHD reclocker. It supports SMPTE video rates up to 11.88 Gbps and 10 GbE video over IP, enabling UHD video for 4K/8K applications. An adaptive board trace equalizer at IN1 is SFF-8431 compatible and supports both SMPTE and 10 GbE data rates.

Support &

Community

The reclocker attenuates high frequency jitter and provides the best signal integrity. High input jitter tolerance of the reclocker improves timing margin. The reclocker has built-in loop filter and operates without the need of a precision input reference clock. A non-disruptive eye monitor allows for real time measurement of the serial data to simplify system debug and accelerate board bring-up.

The integrated 1:2 fanout provides flexibility for multiple video signals. The output drivers offer programmable de-emphasis to compensate board trace losses at its outputs. The typical power consumption of LMH1226 is 214 mW. In the absence of input signal, power is further reduced to 16 mW.

The LMH1226 is pin compatible with the LMH1219 (12G-UHD cable equalizer with integrated reclocker).

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| LMH1226     | QFN (24) | 4.00 mm × 4.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Simplified Block Diagram



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## Table of Contents

| 1 | Feat | tures 1                                                     |
|---|------|-------------------------------------------------------------|
| 2 | Арр  | lications1                                                  |
| 3 | Des  | cription 1                                                  |
| 4 | Rev  | ision History 2                                             |
| 5 | Pin  | Configuration and Functions                                 |
| 6 | Spe  | cifications5                                                |
|   | 6.1  | Absolute Maximum Ratings 5                                  |
|   | 6.2  | ESD Ratings 5                                               |
|   | 6.3  | Recommended Operating Conditions 5                          |
|   | 6.4  | Thermal Information 6                                       |
|   | 6.5  | Electrical Characteristics 6                                |
|   | 6.6  | Recommended SMBus Interface AC Timing<br>Specifications     |
|   | 6.7  | Serial Parallel Interface (SPI) AC Timing<br>Specifications |
|   | 6.8  | Typical Characteristics 12                                  |
| 7 | Deta | ailed Description 14                                        |
|   | 7.1  | Overview                                                    |
|   | 7.2  | Functional Block Diagram 14                                 |

|    | 7.3  | Feature Description                             | 15 |
|----|------|-------------------------------------------------|----|
|    | 7.4  | Device Functional Modes                         | 20 |
|    | 7.5  | LMH1226 Register Map                            | 25 |
| 8  | Арр  | lication and Implementation                     | 37 |
|    | 8.1  | Application Information                         | 37 |
|    | 8.2  | Typical Application                             | 37 |
| 9  | Pow  | er Supply Recommendations                       | 41 |
| 10 | Lay  | out                                             | 41 |
|    | 10.1 | PCB Layout Guidelines                           | 41 |
|    | 10.2 | Layout Example                                  | 42 |
| 11 | Dev  | ice and Documentation Support                   | 43 |
|    | 11.1 | Receiving Notification of Documentation Updates | 43 |
|    | 11.2 | Community Resources                             | 43 |
|    | 11.3 | Trademarks                                      | 43 |
|    | 11.4 | Electrostatic Discharge Caution                 | 43 |
|    | 11.5 | Glossary                                        | 43 |
| 12 | Mec  | hanical, Packaging, and Orderable               |    |
|    | Info | rmation                                         | 43 |
|    |      |                                                 |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision C (October 2017) to Revision D                                             | Page |
|---|-------------------------------------------------------------------------------------------------|------|
| • | First public release of full production data sheet                                              | 1    |
| C | hanges from Revision B (February 2017) to Revision C                                            | Page |
| • | Added package drawing                                                                           | 43   |
| C | hanges from Revision A (May 2016) to Revision B                                                 | Page |
| • | Changed eq_en_bypass bit description from "Gain Stages 3 and 4" to "Gain Stages 2 and 3"        | 27   |
| • | Changed bit location of IN1 Carrier Detect Power Down Control from Reg 0x13[5] to Reg 0x15[6]   | 27   |
| C | hanges from Original (April 2016) to Revision A                                                 | Page |
| • | Deleted min and max VOD_DE amplitude specification when VOD_DE = Level F                        | 8    |
| • | Changed typical VOD_DE amplitude specifications for Levels F, R, and L                          | 8    |
| • | Changed DEM value and DEM register settings in Table 5 to match correct VOD_DE pin logic levels | 18   |
| • | Added new row for VOD = 5, DEM = 5 setting in Table 10                                          | 39   |



## 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN<br>NAME NO.   |              | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|-------------------|--------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                   |              | 1/0 (*)            |                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| High-Speed Differ | rential I/Os |                    |                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| IN1+              | 4            | I, Analog          | Differential complementary inputs with internal 100- $\Omega$ termination. Requires external                                                                                                                                                                                                                                                                                  |  |  |
| IN1-              | 5            | I, Analog          | 4.7-μF AC coupling capacitors for SMPTE and 10 GbE.                                                                                                                                                                                                                                                                                                                           |  |  |
| OUT0+             | 18           | O, Analog          | Differential complementary outputs with $100-\Omega$ internal termination. Requires external                                                                                                                                                                                                                                                                                  |  |  |
| OUT0-             | 17           | O, Analog          | $4.7\ensuremath{\cdot}\mu F$ AC coupling capacitors. Output driver OUT0± can be disabled under user control.                                                                                                                                                                                                                                                                  |  |  |
| OUT1+             | 15           | O, Analog          | Differential complementary outputs with 100 $\Omega$ internal termination. Requires external                                                                                                                                                                                                                                                                                  |  |  |
| OUT1-             | 14           | O, Analog          | 4.7-μF AC coupling capacitors. Output driver OUT1± can be disabled under user control.                                                                                                                                                                                                                                                                                        |  |  |
| RSV1              | 1            |                    | Reserved pins.                                                                                                                                                                                                                                                                                                                                                                |  |  |
| RSV2              | 2            |                    | Do not connect.                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Control Pins      |              |                    |                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| LOCK_N            | 12           | O, LVCMOS, OD      | LOCK_N is the reclocker lock indicator for the selected input. LOCK_N is pulled LOW when the reclocker has acquired locking condition. LOCK_N is an open drain output, 3.3 V tolerant, and requires an external $2$ -k $\Omega$ to 5-k $\Omega$ pull-up resistor to logic supply. LOCK_N pin can be re-configured to indicate INT_N (Interrupt) through register programming. |  |  |
| IN_OUT_SEL        | 8            | I, 4-LEVEL         | IN_OUT_SEL selects the signal flow at input ports to output ports. See Table 2 for details. This pin setting can be overridden by register control.                                                                                                                                                                                                                           |  |  |
| OUT_CTRL          | 19           | I, 4-LEVEL         | OUT_CTRL selects the signal flow from IN1 $\pm$ to OUT1 $\pm$ and OUT0 $\pm$ . It selects reclocked data, reclocked data and clock, bypassed reclocker data (equalized data to output driver), or bypassed equalizer and reclocker data. See Table 4 for details. This pin setting can be overridden by register control.                                                     |  |  |

(1) I = Input, O = Output, IO = Input or Output, OD = Open Drain, LVCMOS = 2-State Logic, 4-LEVEL = 4-State Logic

LMH1226 SNLS534D-APRIL 2016-REVISED JUNE 2018

www.ti.com

NSTRUMENTS

**EXAS** 

## Pin Functions (continued)

| PIN                 |               |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|---------------------|---------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                | NO.           | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| VOD_DE              | 11            | I, 4-LEVEL         | VOD_DE selects the driver output amplitude and de-emphasis level for both OUT0 $\pm$ and OUT1 $\pm$ . See Table 5 for details. This pin setting can be overridden by register control.                                                                                                                                                                                                                                                   |  |  |
| MODE_SEL            | 6             | I, 4-LEVEL         | MODE_SEL enables SPI or SMBus serial control interface. See Table 6 for details.                                                                                                                                                                                                                                                                                                                                                         |  |  |
| Serial Control Inte | erface (SPI N | Mode), MODE_SEL =  | F (Float)                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| SS_N                | 7             | I, LVCMOS          | SS_N is the Slave Select. When SS_N is at logic Low, it enables SPI access to the LMH1226 slave device. SS_N is a LVCMOS input reference to VDDIO.                                                                                                                                                                                                                                                                                       |  |  |
| MISO                | 20            | O, LVCMOS          | MISO is the SPI control serial data output from the LMH1226 slave device. MISO is a LVCMOS output reference to VDDIO.                                                                                                                                                                                                                                                                                                                    |  |  |
| MOSI                | 10            | I, LVCMOS          | MOSI is used as the SPI control serial data input to the LMH1226 slave device. MOSI is LVCMOS input reference to VDDIO.                                                                                                                                                                                                                                                                                                                  |  |  |
| SCK                 | 21            | I, LVCMOS          | SCK is the SPI serial input clock to the LMH1226 slave device. SCK is LVCMOS reference to VDDIO.                                                                                                                                                                                                                                                                                                                                         |  |  |
| Serial Control Inte | erface (SMB   | us Mode) , MODE_S  | EL = L (1 k $\Omega$ to VSS)                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| ADDR0               | 7             | Strap, 4-LEVEL     | ADDR[1:0] are SMBus address straps to select one of the 16 supported SMBus                                                                                                                                                                                                                                                                                                                                                               |  |  |
| ADDR1               | 20            | Strap, 4-LEVEL     | addresses. ADDR[1:0] are 4-level straps and are read into the device at power up.                                                                                                                                                                                                                                                                                                                                                        |  |  |
| SDA                 | 10            | IO, LVCMOS, OD     | <ul> <li>SDA is the SMBus bi-directional open drain SDA data line to or from the LMH1226</li> <li>slave device. SDA is an open drain IO and tolerant to 3.3 V. SDA requires an exter</li> <li>2-kΩ to 5-kΩ pull-up resistor to the SMBus termination voltage.</li> </ul>                                                                                                                                                                 |  |  |
| SCL                 | 21            | I, LVCMOS, OD      | SCL is the SMBus input clock to the LMH1226 slave device. It is driven by a LVCMOS open drain driver from the SMBus master. SCL is tolerant to 3.3 V and requires an external $2$ -k $\Omega$ to $5$ -k $\Omega$ pull up resistor to the SMBus termination voltage.                                                                                                                                                                      |  |  |
| Power               |               |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| VSS                 | 3, 9, 16      | I, Ground          | Ground reference.                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| VIN                 | 24            | I, Power           | VIN is connected to an external power supply. It accepts either 2.5 V $\pm$ 5% or 1.8 V $\pm$ 5%. When VIN is powered from 2.5 V, VDD_LDO is the output of an on-chip LDO regulator. For lower power operation, both VIN and VDD_LDO should be connected to a 1.8 V supply.                                                                                                                                                              |  |  |
| VDDIO               | 22            | I, Power           | VDDIO powers the LVCMOS IO and 4-level input logic and connects to 2.5 V $\pm$ 5% supply.                                                                                                                                                                                                                                                                                                                                                |  |  |
| VDD_LDO             | 23            | IO, Power          | VDD_LDO is the output of the internal 1.8 V LDO regulator when VIN is connected a 2.5 V supply. VDD_LDO output requires external 1- $\mu$ F and 0.1- $\mu$ F bypass capacitors to VSS. The internal LDO is designed to power internal circuitry only. VDD_LDO is an input when VIN is powered from 1.8 V for lower power operation. When VIN is connected to a 1.8 V supply, both VIN and VDD_LDO should be connected to a 1.8 V supply. |  |  |
| VDD_CDR             | 13            | I, Power           | VDD_CDR powers the reclocker circuitry and connects to 2.5 V $\pm$ 5% supply.                                                                                                                                                                                                                                                                                                                                                            |  |  |
| EP                  |               | I, Ground          | EP is the exposed pad at the bottom of the QFN package. The exposed pad must be connected to the ground plane through a via array. See Figure 29 for details.                                                                                                                                                                                                                                                                            |  |  |



## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                                                     | MIN  | МАХ  | UNIT |
|-------------------------------------------------------------------------------------|------|------|------|
| Supply Voltage for 2.5 V Mode (VDD_CDR, VIN, VDDIO)                                 | -0.5 | 2.75 | V    |
| Supply Voltage for 1.8 V Mode (VIN, VDD_LDO)                                        | -0.5 | 2.0  | V    |
| 4-Level Input/Output Voltage (IN_OUT_SEL, OUT_CTRL, VOD_DE, MODE_SEL, ADDR0, ADDR1) | -0.5 | 2.75 | V    |
| SMBus Input/Output Voltage (SDA, SCL)                                               | -0.5 | 4.0  | V    |
| SPI Input/Output Voltage (SS_N, MISO, MOSI, and SCK)                                | -0.5 | 2.75 | V    |
| Input Voltage (IN1±)                                                                | -0.5 | 2.75 | V    |
| Input Current (IN1±)                                                                | -30  | 30   | mA   |
| Operating Junction Temperature                                                      |      | 125  | °C   |
| Storage temperature                                                                 | -65  | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|             |                         |                                                                                       | VALUE | UNIT |
|-------------|-------------------------|---------------------------------------------------------------------------------------|-------|------|
|             |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                     | ±4500 |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\left( 2\right) }$ | ±1500 | V    |

(1) JEDEC document JEP155 states that 500 V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500 V HBM is possible with the necessary precautions. Pins listed as ±4500 V may actually have higher performance.

(2) JEDEC document JEP157 states that 250 V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250 V CDM is possible with the necessary precautions. Pins listed as ±1500 V may actually have higher performance.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                    |                                                                |                              | MIN   | NOM  | MAX   | UNIT  |
|------------------------------------|----------------------------------------------------------------|------------------------------|-------|------|-------|-------|
| Single Supply Mode (1)             | Single Supply Mode <sup>(1)</sup> VIN, VDDIO, VDD_CDR to VSS   |                              | 2.375 | 2.5  | 2.625 | V     |
| Dual Supply Mode (2)(3)            | VIN, VDD_LDO to VSS                                            |                              | 1.71  | 1.8  | 1.89  | V     |
| Dual Supply Mode (=/(*)            | VDD_CDR, VDDIO to VSS                                          |                              | 2.375 | 2.5  | 2.625 | V     |
| VDD <sub>SMBUS</sub>               | SMBus: SDA, SCL Open Drain Te                                  | ermination Voltage           | 2.375 |      | 3.6   | V     |
| M                                  | Source Differential Launch Amplitude Before 5-Inch Board Trace |                              | 300   |      | 850   | mVp-p |
| V <sub>IN1_LAUNCH</sub>            | Source Differential Launch Amplit                              | 650                          |       | 1000 | mVp-p |       |
| T <sub>JUNCTION</sub>              | Operating Junction Temperature                                 |                              |       |      | 100   | °C    |
| T <sub>AMBIENT</sub>               | Ambient Temperature                                            |                              | -40   | 25   | 85    | °C    |
| NTps <sub>max</sub> <sup>(4)</sup> | Maximum Supply Noise<br>Tolerance                              | 50 Hz to 1 MHz, Sinusoidal   |       | <20  |       | mVp-p |
|                                    | Maximum Supply Noise<br>Tolerance                              | 1.1 MHz to 6 GHz, Sinusoidal |       | <10  |       | mVp-p |

(1) In Single Supply Mode, the VIN, VDDIO and VDD\_CDR supplies are 2.5 V. The VDD\_LDO is the 1.8 V LDO output of an internal LDO regulator, the VDD\_LDO pin should not be connected to any external supply voltage.

(2) In Dual Supply Mode, the VIN and VDD\_LDO are connected to a 1.8 V supply, while the VDD\_CDR and VDDIO supplies are 2.5 V.

(3) In Dual Supply Mode, the VDDIO supply should be powered before or at the same time as VIN and VDD\_LDO = 1.8 V.

(4) The sum of the DC supply voltage and AC supply noise should not exceed the recommended supply voltage range.

## 6.4 Thermal Information

|                       |                                              | LMH1226   |      |
|-----------------------|----------------------------------------------|-----------|------|
|                       | THERMAL METRIC <sup>(1)(2)</sup>             | RTW (QFN) | UNIT |
|                       |                                              | 24 PINS   |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 33.2      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 28.8      | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 11.2      | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.3       | °C/W |
| ΨJB                   | Junction-to-board characterization parameter | 11.3      | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.2       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

(2) No heat sink is assumed for these estimations. Depending on the application, a heat sink, faster air flow, and/or reduced ambient temperature (< 85°C) may be required in order to maintain the maximum junction temperature specified in *Electrical Characteristics*.

### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                 |                                                                                                         | TEST CONDITIONS                                                                                        | MIN  | ТҮР | MAX  | UNIT |
|---------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|-----|------|------|
| POWER                     |                                                                                                         |                                                                                                        |      |     |      |      |
| PD <sub>DUAL</sub>        | Power Dissipation, Dual Supply Mode                                                                     | Measured with PRBS-10, Locked to 11.88 Gbps, only OUT1 enabled                                         |      | 214 |      | mW   |
| PD <sub>Z_DUAL</sub>      | Power Dissipation, Dual<br>Supply Mode                                                                  | Power Save Mode, no input signal                                                                       |      | 16  |      | mW   |
| PD <sub>SINGLE</sub>      | Power Dissipation,<br>Single Supply Mode                                                                | Measured with PRBS-10, Locked to 11.88 Gbps, only OUT1 enabled                                         |      | 227 |      | mW   |
| PD <sub>Z_SINGLE</sub>    | Power Dissipation,<br>Single Supply Mode                                                                | Power Save Mode, no input signal                                                                       |      | 27  |      | mW   |
| ססו                       | Current Consumption,<br>Dual Supply Mode                                                                | Measured at 2.5 V supply with<br>PRBS-10, Locked to 11.88 Gbps,<br>VOD = Default, only OUT1<br>enabled |      | 73  | 80   | mA   |
| IDD <sub>DUAL</sub>       |                                                                                                         | Measured at 1.8 V supply with<br>PRBS-10, Locked to 11.88 Gbps,<br>VOD = Default, only OUT1<br>enabled |      | 17  | 25   |      |
|                           | Current Consumption,<br>Dual Supply Mode                                                                | Forced Power Save Mode,<br>MODE_SEL = LEVEL-H,<br>measured at 2.5 V supply                             |      | 4   | 5    |      |
| IDD <sub>Z_DUAL</sub>     |                                                                                                         | Forced Power Save Mode,<br>MODE_SEL = LEVEL-H,<br>measured at 1.8 V supply                             |      | 3   | 9    | mA   |
| IDD <sub>TRANS_DUAL</sub> | Current Consumption,<br>Dual Supply Mode,<br>S_DUAL Acquiring Lock,<br>HEO/VEO Lock Monitor<br>Disabled | Measured at 2.5 V supply with<br>PRBS-10, Acquiring Lock, VOD =<br>Default, OUT0 and OUT1 enabled      |      | 90  | 101  |      |
|                           |                                                                                                         | Measured at 1.8 V supply with<br>PRBS-10, Acquiring Lock, VOD =<br>Default, OUT0 and OUT1 enabled      |      | 30  | 37   | mA   |
| VDD <sub>LDO</sub>        | LDO 1.8 V Output<br>Voltage                                                                             | VIN = 2.5 V, Single Supply Mode                                                                        | 1.71 | 1.8 | 1.89 | V    |



## **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                     | TEST CONDITIONS                                                         | MIN            | TYP MAX            | UNIT |  |
|-----------------------|-------------------------------|-------------------------------------------------------------------------|----------------|--------------------|------|--|
| LVCMOS D              | C SPECIFICATIONS              | ·                                                                       |                |                    |      |  |
| V                     |                               | 2-Level Input (SS_N, SCK, MOSI),<br>VDDIO = 2.5 V                       | 0.7 x VDDIO    | VDDIO + 0.3        | V    |  |
| V <sub>IH</sub>       | High Level Input Voltage      | 2-Level Input (SCL, SDA), VDDIO<br>= 2.5 V                              | 0.7 x VDDIO    | 3.6                | V    |  |
| M                     |                               | 2-Level Input (SS_N, SCK, MOSI),<br>VDDIO = 2.5 V                       | -0.3           | 0.3 x VDDIO        | V    |  |
| V <sub>IL</sub>       | Low Level Input Voltage       | 2-Level Input (SCL, SDA), VDDIO<br>= 2.5 V                              | 0              | 0.3 x VDDIO        | v    |  |
| V <sub>OH</sub>       | High Level Output<br>Voltage  | IOH = -2 mA, (MISO), VDDIO =<br>2.5 V                                   | 0.8 x VDDIO    | VDDIO              | V    |  |
| M                     | Low Level Output              | IOL = 2 mA, (MISO), VDDIO = 2.5<br>V                                    | 0              | 0.2 x VDDIO        | - V  |  |
| V <sub>OL</sub>       | Voltage                       | IOL = 3 mA, (LOCK_N, SCL, SDA), VDDIO = 2.5 V                           | 0              | 0.4                |      |  |
|                       |                               | SPI Mode: LVCMOS (SS_N, SCK, MOSI), Vinput = VDDIO                      |                | 15                 |      |  |
| Iн                    | Input High Leakage<br>Current | SMBus Mode: LVCMOS<br>(LOCK_N, SCL, SDA), Vinput =<br>VDDIO             |                | 10                 | μA   |  |
|                       |                               | SPI: LVCMOS (SS_N), Vinput = VSS                                        | -40            |                    | μΑ   |  |
| IIL                   | Input Low Leakage<br>Current  | SPI: LVCMOS (SCK, MOSI),<br>Vinput = VSS                                | -15            |                    |      |  |
|                       |                               | SMBus: LVCMOS (CD_N, SCL, SDA), Vinput = VSS                            | -10            |                    |      |  |
| 4-LEVEL LO            | OGIC DC SPECIFICATIONS (F     | REFERENCE TO VDDIO, APPLY TO                                            | ALL 4-LEVEL IN | IPUT CONTROL PINS) |      |  |
| $V_{4\_LVL\_H}$       | LEVEL-H Input Voltage         | Pull-up 1 k $\Omega$ to VDDIO                                           |                | VDDIO              | V    |  |
| V <sub>4_LVL_F</sub>  | LEVEL-F Default Voltage       | Float, VDDIO = 2.5 V                                                    |                | 2/3 x VDDIO        | V    |  |
| $V_{4\_LVL\_R}$       | LEVEL-R Input Voltage         | External Pull-down 20 k $\Omega$ to VSS, VDDIO = 2.5 V                  |                | 1/3 x VDDIO        | V    |  |
| V <sub>4_LVL_L</sub>  | LEVEL-L Input Voltage         | External Pull-down 1 k $\Omega$ to VSS                                  |                | 0                  | V    |  |
| I <sub>4 LVL IH</sub> | Input High Leakage<br>Current | 4-Levels (IN_OUT_SEL,<br>OUT_CTRL, VOD_DE,<br>MODE_SEL); Vinput = VDDIO | 20             | 45 80              | μA   |  |
|                       | Gurreni                       | SMBus Mode: 4-Levels (ADDR0,<br>ADDR1), Vinput = VDDIO                  | 20             | 45 80              |      |  |
| I <sub>4 LVL IL</sub> | Input Low Leakage             | 4-Levels (IN_OUT_SEL,<br>OUT_CTRL, VOD_DE,<br>MODE_SEL), Vinput = VSS   | -160           | -93 -40            | μA   |  |
| e.u_!e                | Current                       | SMBus Mode: 4-Levels (ADDR0,<br>ADDR1), Vinput = VSS                    | -160           | -93 -40            |      |  |

## **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                             | TEST CONDITIONS                                                                      | MIN | ТҮР  | MAX | UNIT     |
|-------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------|-----|------|-----|----------|
| RECEIVER S              | PECIFICATIONS (IN1±)                                  |                                                                                      |     |      |     |          |
| R <sub>IN1_TERM</sub>   | DC Input Differential<br>Termination                  | Measured across IN1+ to IN1-                                                         | 80  | 100  | 120 | Ω        |
|                         |                                                       | SDD11, 10 MHz - 2.8 GHz                                                              |     | -21  |     |          |
| RL <sub>IN1_SDD11</sub> | Input Differential Return<br>Loss <sup>(1)</sup>      | SDD11, 2.8 GHz - 6 GHz                                                               |     | -17  |     | dB       |
|                         |                                                       | SDD11, 6 GHz - 11.1 GHz                                                              |     | -8   |     |          |
| RL <sub>IN1_SCD11</sub> | Differential to common mode Conversion <sup>(1)</sup> | SCD11, 10 MHz to 11.1 GHz                                                            |     | -23  |     | dB       |
| V <sub>IN1_CM_TOL</sub> | Input AC Common Mode<br>Voltage Tolerance             |                                                                                      |     | 15   |     | mV (rms) |
| V <sub>IN1_CM</sub>     | DC Common Mode<br>Voltage                             | Input common mode voltage at IN1+ or IN1- to VSS                                     |     | 2.06 |     | V        |
|                         |                                                       | 10.3125 Gbps, 1010 Clock Pattern                                                     |     | 39   |     |          |
| CD <sub>ON_IN1</sub>    | CD_N = LOW, Signal<br>Detect (default), Assert        | 10.3125 Gbps, PRBS-31 Pattern                                                        |     | 25   |     | mVp-p    |
|                         | ON Threshold Level                                    | 11.88 Gbps, EQ and PLL<br>Pathological Pattern                                       |     | 20   |     |          |
|                         | CD_N = HIGH, Signal                                   | 10.3125 Gbps, 1010 Clock Pattern                                                     |     | 15   |     |          |
| CD <sub>OFF_IN1</sub>   | Detect (default), De-                                 | 10.3125 Gbps, PRBS-31 Pattern                                                        |     | 15   |     | mVp-p    |
|                         | assert OFF Threshold<br>Level for                     | 11.88 Gbps, EQ and PLL<br>Pathological Pattern                                       |     | 18   |     |          |
| TRANSMITTE              | ER OUTPUT (OUT0± AND O                                | UT1±)                                                                                |     |      |     |          |
|                         | Output Differential<br>Voltage <sup>(2)</sup>         | 8T pattern, VOD_DE = LEVEL-H,<br>see Figure 13<br>SD, HD, 3G, 6G, 12G, and 10<br>GbE |     | 410  |     |          |
|                         |                                                       | 8T pattern, VOD_DE = LEVEL-F,<br>see Figure 13<br>SD, HD, 3G, 6G, 12G, and 10<br>GbE | 485 | 560  | 620 |          |
| V <sub>OD</sub>         |                                                       | 8T pattern, VOD_DE = LEVEL-R,<br>see Figure 13<br>SD, HD, 3G, 6G, 12G, and 10<br>GbE |     | 635  |     | mVp-p    |
|                         |                                                       | 8T pattern, VOD_DE = LEVEL-L,<br>see Figure 13<br>SD, HD, 3G, 6G, 12G, and 10<br>GbE |     | 810  |     | -        |
|                         |                                                       | 8T pattern, VOD_DE = LEVEL-H,<br>see Figure 13<br>SD, HD, 3G, 6G, 12G, and 10<br>GbE |     | 410  |     |          |
| VOD <sub>DE</sub>       | De-emphasized Output                                  | 8T pattern, VOD_DE = LEVEL-F,<br>see Figure 13<br>SD, HD, 3G, 6G, 12G, and 10<br>GbE |     | 500  |     | m)/n     |
|                         | Differential Voltage <sup>(2)</sup>                   | 8T pattern, VOD_DE = LEVEL-R,<br>see Figure 13<br>SD, HD, 3G, 6G, 12G, and 10<br>GbE |     | 480  |     | mVp-p    |
|                         |                                                       | 8T pattern, VOD_DE = LEVEL-L,<br>see Figure 13<br>SD, HD, 3G, 6G, 12G, and 10<br>GbE |     | 480  |     |          |

This parameter was measured with an LMH1219EVM.
 ATE production tested with DC method.



## Electrical Characteristics (continued)

over operating free-air temperature range (unless otherwise noted)

|                                | PARAMETER                                                                                                   | TEST CONDITIONS                                                                                            | MIN | ТҮР   | MAX  | UNIT      |
|--------------------------------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----|-------|------|-----------|
| R <sub>OUT_TERM</sub>          | DC Output Differential<br>Termination                                                                       | Measured across OUTn+ and OUTn-                                                                            | 80  | 100   | 120  | Ω         |
| t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time <sup>(1)</sup>                                                                        | 20% - 80% using 8T Pattern<br>SMPTE SD, HD, 3G, 6G, 12G,<br>and 10 GbE, measured after 1<br>inch trace     |     | 45    |      | ps        |
|                                | Output Differential                                                                                         | SDD22, 10 MHz - 2.8 GHz                                                                                    |     | -17   |      |           |
| RL <sub>TX-SDD22</sub>         | Return Loss, Measured<br>with the device powered                                                            | SDD22, 2.8 GHz - 6 GHz                                                                                     |     | -15   |      | dB        |
|                                | up and outputs a 10<br>MHz clock signal. <sup>(1)</sup>                                                     | SDD22, 6 GHz - 11.1 GHz                                                                                    |     | -15   |      | QD        |
|                                | Output Common Mode                                                                                          | SCC22, 10 MHz - 4.75 GHz                                                                                   |     | -12   |      |           |
| RL <sub>TX-SCC22</sub>         | Return Loss, measured<br>with the device powered<br>up and outputs a 10<br>MHz clock signal. <sup>(3)</sup> | SCC22, 4.75 GHz - 11.1 GHz                                                                                 |     | -12   |      | dB        |
| V <sub>TX_CM</sub>             | AC Common Mode<br>Voltage <sup>(3)</sup>                                                                    | Default Setting, PRBS-31, 10.3125<br>Gbps                                                                  |     | 5     |      | mV (rms)  |
| OUTPUT JIT                     | TER                                                                                                         |                                                                                                            |     |       |      |           |
|                                |                                                                                                             | 11.88 Gbps, PRBS-10, 500 mVp-p<br>and 1000 mVp-p launch amplitude,<br>20 inch FR4 board trace at IN1±      |     | 0.11  | 0.15 | UI        |
|                                | Total Jitter (BER≤1e-12),<br>Reclocked Output <sup>(4)</sup>                                                | 5.94 Gbps, PRBS-10, 500 mVp-p<br>and 1000 mVp-p launch amplitude,<br>20 inch FR4 board trace at IN1±       |     | 0.106 |      | UI        |
|                                |                                                                                                             | 2.97 Gbps, PRBS-10, 500 mVp-p<br>and 1000 mVp-p launch amplitude,<br>20 inch FR4 board trace at IN1±       |     | 0.075 |      | UI        |
| TJ                             |                                                                                                             | 1.485 Gbps, PRBS-10, 500 mVp-p and 1000 mVp-p launch amplitude, 20 inch FR4 board trace at IN1 $\pm$       |     | 0.07  |      | UI        |
|                                |                                                                                                             | 270 Mbps, PRBS-10, 500 mVp-p and 1000 mVp-p launch amplitude, 20 inch FR4 board trace at IN1 $\pm$         |     | 0.07  |      | UI        |
|                                |                                                                                                             | 10.3125 Gbps, PRBS-10, 500<br>mVp-p and 1000 mVp-p launch<br>amplitude, 20 inch FR4 board<br>trace at IN1± |     | 0.09  | 0.15 | UI        |
|                                | Random Jitter,                                                                                              | 11.88 Gbps, PRBS-10, 500 mVp-p<br>and 1000 mVp-p launch amplitude,<br>20 inch FR4 board trace at IN1±      |     | 5     |      | mUI (rms) |
| Rj                             | Reclocked Output                                                                                            | 10.3125 Gbps, PRBS-10, 500<br>mVp-p and 1000 mVp-p launch<br>amplitude, 20 inch FR4 board<br>trace at IN1± |     | 4.1   |      | mUI (rms) |
|                                | Deterministic Jitter,                                                                                       | 11.88 Gbps, PRBS-10, 500 mVp-p<br>and 1000 mVp-p launch amplitude,<br>20 inch FR4 board trace at IN1±      |     | 40    |      | mUI       |
| DJ                             | Reclocked Output                                                                                            | 10.3125 Gbps, PRBS-10, 500<br>mVp-p and 1000 mVp-p launch<br>amplitude, 20 inch FR4 board<br>trace at IN1± |     | 34    |      | mUI       |

(3) This parameter was measured with an LMH1219EVM.

(4) These limits are ensured by bench characterization and are not production tested.



## **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

| F                      | PARAMETER                                                   | TEST CONDITIONS                                                                                             | MIN TYP MAX  | UNIT   |
|------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------|--------|
| TJ <sub>RAW</sub>      | Total Jitter (BER≤1e-12),<br>RAW (Reclocker                 | 125 Mbps, PRBS-10, 500 mVp-p<br>and 1000 mVp-p launch amplitude,<br>20 inch FR4 board trace at IN1±         | 0.17         | UI     |
| IJRAW                  | Bypassed)                                                   | 1.25 Gbps, PRBS-10, 500 mVp-p<br>and 1000 mVp-p launch amplitude,<br>20 inch FR4 board trace at IN1±        | 0.17         | U      |
| CLOCK AND I            | DATA RECOVERY                                               |                                                                                                             |              |        |
|                        |                                                             | SMPTE 12G, /1                                                                                               | 11.88        | Gbps   |
|                        |                                                             | SMPTE 12G, /1.001                                                                                           | 11.868       | Gbps   |
|                        |                                                             | SMPTE 6G, /1                                                                                                | 5.94         | Gbps   |
|                        |                                                             | SMPTE 6G, /1.001                                                                                            | 5.934        | Gbps   |
| OCKRATE                | Reclocker Lock Data                                         | SMPTE 3G, /1                                                                                                | 2.97         | Gbps   |
| LOONRATE               | Rates                                                       | SMPTE 3G, /1.001                                                                                            | 2.967        | Gbps   |
|                        |                                                             | SMPTE HD, /1                                                                                                | 1.485        | Gbps   |
|                        |                                                             | SMPTE HD, /1.001                                                                                            | 1.4835       | Gbps   |
|                        |                                                             | SMPTE SD, /1                                                                                                | 270          | Mbps   |
|                        |                                                             | 10 GbE                                                                                                      | 10.3125      | Gbps   |
| BYPASS <sub>RATE</sub> | Bypass reclocker data rate                                  | MADI                                                                                                        | 125          | Mbps   |
|                        |                                                             | 1 GbE                                                                                                       | 1.25         | Gbps   |
|                        | PLL Bandwidth                                               | Measured with 0.2 UI SJ at -3 dB,<br>10.3125 Gbps                                                           | 8            |        |
|                        |                                                             | Measured with 0.2 UI SJ at -3 dB,<br>11.88 Gbps                                                             | 13           |        |
|                        |                                                             | Measured with 0.2 UI SJ at -3 dB, 5.94 Gbps                                                                 | 7            | MHz    |
| 3W <sub>PLL</sub>      |                                                             | Measured with 0.2 UI SJ at -3 dB, 2.97 Gbps                                                                 | 5            | IVIFIZ |
|                        |                                                             | Measured with 0.2 UI SJ at -3 dB,<br>1.485 Gbps                                                             | 3            |        |
|                        |                                                             | Measured with 0.2 UI SJ at -3 dB, 270 Mbps                                                                  | 1            |        |
| J <sub>PEAKING</sub>   | PLL Jitter Peaking                                          | SD, HD, 3G, 6G, 12G, and 10<br>GbE                                                                          | 0.3          | dB     |
| J <sub>TOL_IN1</sub>   | IN1 Input Jitter<br>Tolerance per SFF-8431<br>Appendix D.11 | Total jitter tolerance combination<br>of Dj, Pj, and Rj at 10 GbE, with<br>RX stress eye mask Y1, Y2 limits | >0.7         | UI     |
| J <sub>TOL</sub>       | IN1 Input Jitter<br>Tolerance with SJ                       | Sinusoidal jitter, tested at 3G, 6G<br>and 12G; SJ amplitude low to high<br>sweep, tested at BER ≤ 1e-12    | 0.65         | UI     |
| Г <sub>LOCK</sub>      | Reclocker lock time                                         | All supported data rates, disable HEO/VEO monitor                                                           | 5            | ms     |
| TEMP <sub>LOCK</sub>   | VCO Lock with Temp<br>Ramp                                  | Lock Temperature Range (5 °C<br>per min, ramp up and down),<br>-40°C to 85°C operating range                | 125          | °C     |
| <b>FLATENCY</b>        | Reclocker Latency <sup>(5)</sup>                            | IN1, all supported data rates                                                                               | 1.5 UI + 190 | ps     |
| r <sub>pd-raw</sub>    | Propagation Delay                                           | Raw Data (reclocker bypassed),<br>IN1± EQ = default                                                         | 190          | ps     |

(5) This parameter is data rate dependent. For example, at 11.88 Gbps, 1.5 UI =  $1.5 \times 84.17$  ps = 126.25 ps. Therefore, T<sub>Latency</sub> = (126.25 + 190) ps = 316.25 ps.



### **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER              | TEST CONDITIONS         | MIN | ТҮР   | MAX | UNIT |
|---------------------|------------------------|-------------------------|-----|-------|-----|------|
| 0                   |                        | Operating at 11.88 Gbps |     | 297   |     | MHz  |
|                     | Output Clock Frequency | Operating at 5.94 Gbps  |     | 297   |     | MHz  |
| FCLK <sub>OUT</sub> | OUT1 Programmed to     | Operating at 2.97 Gbps  |     | 2.97  |     | GHz  |
|                     | Output Recovered Clock | Operating at 1.485 Gbps |     | 1.485 |     | GHz  |
|                     |                        | Operating at 270 Mbps   |     | 270   |     | MHz  |

## 6.6 Recommended SMBus Interface AC Timing Specifications <sup>(1)(2)(3)</sup>

|                     | PARAMETER                                                                                             | TEST CONDITIONS | MIN | NOM MAX | UNIT |
|---------------------|-------------------------------------------------------------------------------------------------------|-----------------|-----|---------|------|
| F <sub>SCL</sub>    | SMBus SCL Frequency                                                                                   |                 | 10  | 400     | kHz  |
| T <sub>BUF</sub>    | Bus Free Time Between Stop and Start Condition                                                        |                 | 1.3 |         | μs   |
| T <sub>HD:STA</sub> | Hold time after (Repeated) Start<br>Condition.<br>After this period, the first clock is<br>generated. |                 | 0.6 |         | μs   |
| T <sub>SU:STA</sub> | Repeated Start Condition Setup Time                                                                   |                 | 0.6 |         | μs   |
| T <sub>SU:STO</sub> | Stop Condition Setup Time                                                                             |                 | 0.6 |         | μs   |
| T <sub>HD:DAT</sub> | Data Hold Time                                                                                        |                 | 0   |         | ns   |
| T <sub>SU:DAT</sub> | Data Setup Time                                                                                       |                 | 100 |         | ns   |
| T <sub>LOW</sub>    | Clock Low Period                                                                                      |                 | 1.3 |         | μs   |
| T <sub>HIGH</sub>   | Clock High Period                                                                                     |                 | 0.6 |         | μs   |
| T <sub>R</sub>      | Clock/Data Rise Time                                                                                  |                 |     | 300     | ns   |
| T <sub>F</sub>      | Clock/Data Fall Time                                                                                  |                 |     | 300     | ns   |

These parameters support SMBus 2.0 specifications.
 These parameters are not production tested.
 See Figure 1 for timing diagrams.

## 6.7 Serial Parallel Interface (SPI) AC Timing Specifications<sup>(1)</sup>

|                   | PARAMETER                    | TEST CONDITIONS | MIN                     | NOM | MAX | UNIT |
|-------------------|------------------------------|-----------------|-------------------------|-----|-----|------|
| F <sub>SCK</sub>  | SPI SCK Frequency            |                 |                         | 10  | 20  | MHz  |
| Т <sub>SCK</sub>  | SCK Period                   |                 | 50                      |     |     | ns   |
| T <sub>PH</sub>   | SCK Pulse Width High         |                 | 0.40 x T <sub>SCK</sub> |     |     | ns   |
| T <sub>PL</sub>   | SCK Pulse Width Low          |                 | 0.40 х Т <sub>SCK</sub> |     |     | ns   |
| T <sub>SU</sub>   | MOSI Setup Time              |                 | 4                       |     |     | ns   |
| Т <sub>Н</sub>    | MOSI Hold Time               |                 | 4                       |     |     | ns   |
| T <sub>SSSU</sub> | SS_N Setup Time              |                 | 14                      |     |     | ns   |
| T <sub>SSH</sub>  | SS_N Hold Time               |                 | 4                       |     |     | ns   |
| T <sub>SSOF</sub> | SS_N Off Time                |                 | 1                       |     |     | μs   |
| T <sub>ODZ</sub>  | MISO Driven-to-Tristate Time |                 |                         | 20  |     | ns   |
| T <sub>OZD</sub>  | MISO Tristate-to-Driven Time |                 |                         | 10  |     | ns   |
| T <sub>OD</sub>   | MISO Output Delay Time       |                 |                         | 15  |     | ns   |

(1) See Figure 2 for timing diagrams.





Figure 2. SPI Timing Parameters

## 6.8 Typical Characteristics

 $T_A = 25^{\circ}C$  and VDD = 2.5 V (unless otherwise noted)





### **Typical Characteristics (continued)**

 $T_A = 25^{\circ}C$  and VDD = 2.5 V (unless otherwise noted)





## 7 Detailed Description

### 7.1 Overview

The LMH1226 is a SMPTE and 10 GbE compatible multi-rate serial digital video reclocker for SMPTE ST-2081/2, ST-424, ST-292, ST-259, and 10 GbE SFF-8431 requirements. The LMH1226 has a 100- $\Omega$  PCB (printed circuit board) equalizer at IN1. The 100- $\Omega$  PCB equalizer input supports high speed signals across differential PCB traces that connect to an external SFF-8431 optical module or on-board FPGA. The input then passes through a multi-rate reclocker with a built-in loop-filter. The multi-rate reclocker is compatible with SMPTE data rates (11.88, 5.94, 2.97, 1.485 Gbps, 270 Mbps) and their divide-by-1.001 sub-rates. It is also compatible with the 10 GbE data rate (10.3125 Gbps). After the reclocker, an internal 1:2 fan-out mux allows users to select the data or clock content for each output. At both outputs, the LMH1226 has 100- $\Omega$  drivers with de-emphasis. The de-emphasis feature of the drivers is designed to compensate for insertion loss caused by output PCB traces.

The operating mode of the LMH1226 can be set by 4-level control pins, SPI, or SMBus serial control interface. The LMH1226 can be powered from a single 2.5 V supply or dual 2.5 V/1.8 V supplies for lower power consumption. The LMH1226 is offered in a small 4 mm x 4 mm 24-lead QFN package.



### 7.2 Functional Block Diagram



### 7.3 Feature Description

The LMH1226 consists of several key blocks:

- 4-Level Input Configuration Pins
- Input Carrier Detect
- Continuous Time Linear Equalizer (CTLE)
- Input-Output Mux Selection
- Clock and Data Recovery (CDR) Reclocker
- Internal Eye Opening Monitor (EOM)
- Output Function Control
- Output Driver Amplitude and De-Emphasis Control
- Status Indicators and Interrupts

#### 7.3.1 4-Level Input Configuration Pins

The 4-level input configuration pins use a resistor divider to provide four logic states for each control pin. There is an internal  $30-k\Omega$  pull-up and a  $60-k\Omega$  pull-down connected to the control pin that sets the default voltage at 2/3 x VDDIO. These resistors, together with the external resistor, combine to achieve the desired voltage level. By using the 1-k $\Omega$  pull-down, 20-k $\Omega$  pull-down, no connect, and 1-k $\Omega$  pull-up, the optimal voltage levels for each of the four input states are achieved as shown in Table 1.

#### Table 1. 4-Level Control Pin Settings

| LEVEL | SETTING                   | RESULTING PIN VOLTAGE |
|-------|---------------------------|-----------------------|
| н     | Tie 1 k $\Omega$ to VDDIO | VDDIO                 |
| F     | Float (leave pin open)    | 2/3 × VDDIO           |
| R     | Tie 20 kΩ to VSS          | 1/3 × VDDIO           |
| L     | Tie 1 kΩ to VSS           | 0                     |

Typical 4-Level Input Thresholds:

- Internal Threshold between L and R = 0.2 × VDDIO
- Internal Threshold between R and F = 0.5 × VDDIO
- Internal Threshold between F and H = 0.8 × VDDIO

#### 7.3.2 Input Carrier Detect

The LMH1226 has a Carrier Detect circuit to monitor the presence or absence of the input signal. When the input signal amplitude surpasses the Carrier Detect assert threshold, the LMH1226 operates in normal mode.

In the absence of an input signal, the LMH1226 automatically goes into Power Save Mode to conserve power consumption. When a valid signal is detected, the LMH1226 automatically exits Power Save Mode and returns to the normal operating mode.

#### 7.3.3 Continuous Time Linear Equalizer (CTLE)

The LMH1226 has a Continuous Time Linear Equalizer (CTLE) block for IN1. The CTLE compensates for frequency-dependent loss due to the transmission media prior to the device input. The CTLE accomplishes this by applying variable gain to the input signal, thereby boosting higher frequencies more than lower frequencies. The CTLE can be bypassed either by using the OUT\_CTRL pin or via register control.

### 7.3.3.1 Adaptive PCB Trace Equalizer (IN1±)

The IN1 PCB equalizer has an on-chip  $100-\Omega$  termination and is designed for AC coupling, requiring a  $4.7-\mu$ F AC coupling capacitor for minimizing base-line wander due to the rare-occurring pathological bit pattern. The PCB equalizer can compensate up to 20 inches of board trace at data rates up to 11.88 Gbps. There are two adapt modes for IN1: AM0 manual mode and AM1 adaptive mode. In AM0 manual mode, fixed EQ boost settings are applied through user-programmable register control, whereas in AM1 adaptive mode, state machines automatically find the optimal equalization setting from a set of 16 pre-determined settings defined in Registers 0x40-0x4F.

Copyright © 2016–2018, Texas Instruments Incorporated

LMH1226 SNLS534D – APRIL 2016–REVISED JUNE 2018



By default, AM1 adaptive mode is enabled at the data rate determined by the IN\_OUT\_SEL pin. The PCB equalizer is able to adapt at 10.3125 Gbps (10 GbE) and 2.97 Gbps, 5.94 Gbps, and 11.88 Gbps (SMPTE) data rates. At 1.485 Gbps and 270 Mbps data rates, the equalization is fixed at 0x00 (minimum EQ boost). This fixed EQ value can be changed via register control. For more details, refer to the LMH1226 Register Map.

#### 7.3.4 Input-Output Mux Selection

By default, the LMH1226 input-to-output signal flow and data rate selection are configured by the IN\_OUT\_SEL pin logic settings shown in Table 2. These settings can be overridden via register control by applying the appropriate override bit values. For more information, refer to the LMH1226 Register Map.

| LEVEL | DEFINITION                                    |
|-------|-----------------------------------------------|
| Н     | SMPTE Data Rates: IN1 to OUT0 and OUT1        |
| F     | SMPTE Data Rates: IN1 to OUT1 (OUT0 disabled) |
| R     | 10 GbE Data Rate: IN1 to OUT1 (OUT0 disabled) |
| L     | 10 GbE Data Rate: IN1 to OUT0 and OUT1        |

#### Table 2. IN\_OUT\_SEL Pin Settings

#### 7.3.5 Clock and Data Recovery (CDR) Reclocker

After the input signal passes through the CTLE, the equalized data is fed into the clock and data recovery (CDR) block. Using an internal PLL, the CDR locks to the incoming equalized data and recovers a clean internal clock to re-sample the equalized data. The LMH1226 CDR is able to tolerate high input jitter, tracking low frequency input jitter below the PLL bandwidth while reducing high frequency input jitter above the PLL bandwidth.

The supported data rates are listed in Table 3. IN1 locks to either SMPTE or 10 GbE data rates according to the IN\_OUT\_SEL pin logic shown previously in Table 2. When locked to SMPTE data rates according to IN\_OUT\_SEL pin logic, IN1 can be programmed to lock to the 10 GbE data rate, and vice versa, via register control by applying the appropriate override bit values. For more information, refer to the LMH1226 Register Map.

| IN_OUT_SEL<br>LEVEL | DATA RATE                                                             | RECLOCKER MODE                    |
|---------------------|-----------------------------------------------------------------------|-----------------------------------|
| H, F                | 11.88 Gbps, 5.94 Gbps, 2.97 Gbps, 1.485 Gbps, 270 Mbps <sup>(1)</sup> | Reclocker Enabled                 |
|                     | 125 Mbps                                                              | Reclocker Disabled (CDR Bypassed) |
| РТ                  | 10.3125 Gbps                                                          | Reclocker Enabled                 |
| R, L                | 1.25 Gbps                                                             | Reclocker Disabled (CDR Bypassed) |

Table 3. Supported Data Rates

(1) Divide-by-1.001 lock rates available only for 11.88 Gbps, 5.94 Gbps, 2.97 Gbps, and 1.485 Gbps.

#### NOTE

If the selected data rate (SMPTE or 10 GbE) is changed while the device is operating with active data, a CDR reset and release is required for the CDR to re-acquire lock. If the input data signal is toggled off and on after the selected data rate is changed, the Carrier Detect circuit will reset the CDR. In this case, no register write is needed for the CDR to re-acquire lock.



#### 7.3.6 Internal Eye Opening Monitor (EOM)

The LMH1226 has an on-chip eye opening monitor (EOM) that can be used to analyze, monitor, and diagnose the post-equalized waveform, just prior to the CDR reclocker. The EOM is operational for 2.97 Gbps and higher data rates.

The EOM monitors the post-equalized waveform in a time window that spans one unit interval and a configurable voltage range that spans up to  $\pm 400 \text{ mV}$  differential. The time window and voltage range are divided into 64 steps, so the result of the eye capture is a 64 × 64 matrix of *hits*, where each point represents a specific voltage and phase offset relative to the main data sampler. The number of *hits* registered at each point needs to be taken in context with the total number of bits observed at that voltage and phase offset in order to determine the corresponding probability for that point. The number of bits observed at each point is configurable.

The resulting  $64 \times 64$  matrix produced by the EOM can be processed by software and visualized in a number of ways. Two common ways to visualize this data are shown in Figure 11 and Figure 12. These diagrams depict examples of eye monitor plots implemented by software. The first plot is an example using the EOM data to plot a basic eye using ASCII characters, which can be useful for simple diagnostic software. The second plot shows the first derivative of the EOM data, revealing the density of hits and the actual waveforms and crossings that comprise the eye.



A common measurement performed by the EOM is the horizontal and vertical eye opening. The horizontal eye opening (HEO) represents the width of the post-equalized eye at 0-V differential amplitude, measured in unit intervals or picoseconds (ps). The vertical eye opening (VEO) represents the height of the post-equalized eye, measured midway between the mean zero crossing of the eye. This position in time approximates the CDR sampling phase.

### 7.3.7 Output Function Control

By default, the LMH1226 output function control for OUT0 and OUT1 is configured by the OUT\_CTRL pin logic settings shown in Table 4. These settings can be overridden via register control by applying the appropriate override bit values. For more information, refer to the LMH1226 Register Map.

| LEVEL | DEFINITION                                                                                                                                                               |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Н     | OUT0 and OUT1: Raw Data, Both EQ and Reclocker Bypassed                                                                                                                  |
| F     | OUT0 and OUT1: Recovered Data, Both EQ and Reclocker Enabled                                                                                                             |
| R     | OUT0: Recovered Data, EQ and Reclocker Enabled<br>OUT1: Full-Rate Recovered Clock if Data Rate ≤ 3 Gbps. 297 MHz Recovered<br>Clock if Data Rate > 3 Gbps <sup>(1)</sup> |
| L     | OUT0 and OUT1: Equalized Data, EQ Enabled, Reclocker Bypassed                                                                                                            |

| Table 4. OU | T_CTRL | Pin Settings |
|-------------|--------|--------------|
|-------------|--------|--------------|

(1) This setting is only valid for SMPTE data rates. It is not supported for the 10 GbE data rate.

### 7.3.8 Output Driver Amplitude and De-Emphasis Control

The VOD\_DE control pin selects the output amplitude and de-emphasis settings for both OUT0 and OUT1. It offers users the capability to select higher output amplitude and de-emphasis levels for longer board trace that connects the drivers to their downstream receivers. Driver de-emphasis provides transmitter equalization to reduce the ISI caused by the board trace.

By default, the output driver VOD and de-emphasis settings are configured by the VOD\_DE pin logic settings shown in Table 5. These settings can be overridden via register control by applying the appropriate override bit values. When these parameters are controlled by registers, the VOD and de-emphasis levels for each channel can be programmed independently. For more information, refer to the LMH1226 Register Map.

| VOD_DE<br>LEVEL | VOD REG SETTING<br>OUT0±: 0x30[5]=1, 0x30[2:0]<br>OUT1±: 0x32[5]=1, 0x32[2:0] | DEM REG SETTING<br>OUT0±: 0x31[6]=1, 0x31[2:0]<br>OUT1±: 0x33[6]=1, 0x33[2:0] | VOD<br>(mVpp) <sup>(2)</sup> | VOD <sub>DE</sub><br>(mVpp) <sup>(2)</sup> | DEM (dB) | FR4 TRACE<br>LENGTH<br>(inches) |  |  |
|-----------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------|--------------------------------------------|----------|---------------------------------|--|--|
| Н               | 0                                                                             | 0                                                                             | 410                          | 410                                        | 0        | 0 - 1                           |  |  |
| F               | 2                                                                             | 2                                                                             | 560                          | 500                                        | -0.9     | 2 – 4                           |  |  |
| R               | 3                                                                             | 3                                                                             | 635                          | 480                                        | -2.4     | 5 - 6                           |  |  |
| L               | 5                                                                             | 5                                                                             | 810                          | 480                                        | -6.1     | 7 – 8                           |  |  |

Table 5. Recommended VOD\_DE Pin and Register Settings for Different FR4 Trace Lengths<sup>(1)</sup>

(1) The output drivers are capable of providing higher VOD and DEM levels (max settings are 7). For more VOD and de-emphasis levels, refer to Table 10.

(2) See Figure 13.



Figure 13. VOD and VOD<sub>DE</sub> Levels

### 7.3.9 Status Indicators and Interrupts

### 7.3.9.1 LOCK\_N (Lock Indicator)

The LOCK\_N pin is a 3.3 V tolerant, active-low open drain output. An external resistor to the logic supply is required. By default, LOCK\_N is the reclocker lock indicator, and this pin asserts low when the LMH1226 achieves lock to a valid SMPTE or 10 GbE data rate. The LOCK\_N pin functionality can also be configured via register control to indicate CD\_N (Carrier Detect) or INT\_N (Interrupt) events. For more information about how to reconfigure the LOCK\_N pin functionality, refer to the LMH1226 Register Map.

### 7.3.9.2 CD\_N (Carrier Detect)

The LOCK\_N pin can be reconfigured via register control to indicate a CD\_N (Carrier Detect) event. When configured as a CD\_N output, the pin asserts low at the end of adaptation after a valid signal is detected by the Carrier Detect circuit. Under register control, this pin can be reconfigured to indicate CD\_N. For more information about how to configure the LOCK\_N pin for CD\_N functionality, refer to the LMH1226 Register Map.

### 7.3.9.3 INT\_N (Interrupt)

The LOCK\_N pin can be configured to indicate an INT\_N (Interrupt) event. When configured as an INT\_N output, the pin asserts low when an interrupt occurs, according to the programmed interrupt masks. Five separate masks can be programmed via register control as interrupt sources:

- If there is a Loss of Signal (LOS) event on IN1 (2 separate masks).
- If HEO or VEO falls below a certain threshold after CDR is locked (1 mask).



• If a CDR Lock event has occurred (2 separate masks).

INT\_N is a sticky bit, meaning that it will flag after an interrupt event occurs and will not clear until read back. Once the Interrupt Status Register is read, the INT\_N pin will assert high again. For more information about how to configure the LOCK\_N pin for INT\_N functionality, refer to the LMH1226 Register Map.

19



### 7.4 Device Functional Modes

The LMH1226 operates in one of two modes: System Management Bus (SMBus) or Serial Peripheral Interface (SPI) mode. In order to determine the mode of operation, the proper setting must be applied to the MODE\_SEL pin at power-up, as detailed in Table 6.

| LEVEL | DEFINITION                                                                     |
|-------|--------------------------------------------------------------------------------|
| Н     | Forced Power Save Mode, only SPI is enabled (all other circuitry powered down) |
| F     | Select SPI Interface for register access                                       |
| R     | Reserved for factory testing – do not use                                      |
| L     | Select SMBus Interface for register access                                     |

#### Table 6. MODE\_SEL Pin Settings

| n    | T | - |  |
|------|---|---|--|
| 1( ) |   | - |  |
| <br> |   |   |  |

Changing logic states between LEVEL-L and LEVEL-H after power up is not allowed.

#### 7.4.1 System Management Bus (SMBus) Mode

If MODE\_SEL = L, the LMH1226 is in SMBus mode. In SMBus mode, Pins 10 and 21 are configured as SDA and SCL. Pins 7 and 20 act as 4-level address straps for ADDR0 and ADDR1 at power up to determine the 7-bit slave address of the LMH1226, as shown in Table 7.

| Table 7. Sivibus Device Slave Audresses |                  |                              |                              |  |  |  |  |  |  |  |  |
|-----------------------------------------|------------------|------------------------------|------------------------------|--|--|--|--|--|--|--|--|
| ADDR0<br>(LEVEL)                        | ADDR1<br>(LEVEL) | 7-BIT SLAVE<br>ADDRESS [HEX] | 8-BIT WRITE<br>COMMAND [HEX] |  |  |  |  |  |  |  |  |
| L                                       | L                | 1D                           | 3A                           |  |  |  |  |  |  |  |  |
| L                                       | R                | 1E                           | 3C                           |  |  |  |  |  |  |  |  |
| L                                       | F                | 1F                           | 3E                           |  |  |  |  |  |  |  |  |
| L                                       | Н                | 20                           | 40                           |  |  |  |  |  |  |  |  |
| R                                       | L                | 21                           | 42                           |  |  |  |  |  |  |  |  |
| R                                       | R                | 22                           | 44                           |  |  |  |  |  |  |  |  |
| R                                       | F                | 23                           | 46                           |  |  |  |  |  |  |  |  |
| R                                       | Н                | 24                           | 48                           |  |  |  |  |  |  |  |  |
| F                                       | L                | 25                           | 4A                           |  |  |  |  |  |  |  |  |
| F                                       | R                | 26                           | 4C                           |  |  |  |  |  |  |  |  |
| F                                       | F                | 27                           | 4E                           |  |  |  |  |  |  |  |  |
| F                                       | Н                | 28                           | 50                           |  |  |  |  |  |  |  |  |
| Н                                       | L                | 29                           | 52                           |  |  |  |  |  |  |  |  |
| Н                                       | R                | 2A                           | 54                           |  |  |  |  |  |  |  |  |
| Н                                       | F                | 2B                           | 56                           |  |  |  |  |  |  |  |  |
| Н                                       | Н                | 2C                           | 58                           |  |  |  |  |  |  |  |  |

#### Table 7. SMBus Device Slave Addresses<sup>(1)</sup>

(1) The 8-bit write command consists of the 7-bit slave address (Bits 7:1) with 0 appended to the LSB to indicate an SMBus write. For example, if the 7-bit slave address is 0x1D (001 1101'b), the 8-bit write command is 0x3A (0011 1010'b).



#### 7.4.1.1 SMBus Read and Write Transactions

SMBus is a two-wire serial interface through which various system component chips can communicate with the master. Slave devices are identified by having a unique device address. The two-wire serial interface consists of SCL and SDA signals. SCL is a clock output from the master to all of the slave devices on the bus. SDA is a bidirectional data signal between the master and slave devices. The LMH1226 SMBus SCL and SDA signals are open drain and require external pull-up resistors.

#### Start and Stop:

The master generates start and stop patterns at the beginning and end of each transaction.

- Start: High to low transition (falling edge) of SDA while SCL is high.
- Stop: Low to high transition (rising edge) of SDA while SCL is high.



Figure 14. Start and Stop Conditions

The master generates nine clock pulses for each byte transfer. The 9th clock pulse constitutes the ACK cycle. The transmitter releases SDA to allow the receiver to send the ACK signal. An ACK is recorded when the device pulls SDA low, while a NACK is recorded if the line remains high.



Figure 15. Acknowledge (ACK)

#### 7.4.1.1.1 SMBus Write Operation Format

Writing data to a slave device consists of three parts, as illustrated in Figure 16:

- 1. The master begins with a start condition, followed by the slave device address with the R/W bit set to 0'b.
- 2. After an ACK from the slave device, the 8-bit register word address is written.
- 3. After an ACK from the slave device, the 8-bit data is written, followed by a stop condition.



Figure 16. SMBus Write Operation

LMH1226

SNLS534D-APRIL 2016-REVISED JUNE 2018

www.ti.com

FXAS

#### 7.4.1.1.2 SMBus Read Operation Format

Reading data from a slave device consists of four parts, as illustrated in Figure 17:

- 1. The master begins with a start condition, followed by the slave device address with the R/W bit set to 0'b.
- 2. After an ACK from the slave device, the 8-bit register word address is written.
- 3. After an ACK from the slave device, the master initiates a re-start condition, followed by the slave address with the R/W bit set to 1'b.
- 4. After an ACK from the slave device, the 8-bit data is read back. The last ACK is high if there are no more bytes to read, and the last read is followed by a stop condition.



Figure 17. SMBus Read Operation

#### 7.4.2 Serial Peripheral Interface (SPI) Mode

If  $MODE\_SEL = F$  or H, the LMH1226 is in SPI mode. In SPI mode, the following pins are used for SPI bus communication:

- MOSI (pin 10): Master Output Slave Input
- MISO (pin 20): Master Input Slave Output
- SS\_N (pin 7): Slave Select (active low)
- SCK (pin 21): Serial clock (input to the LMH1226 slave device)

### 7.4.2.1 SPI Read and Write Transactions

Each SPI transaction to a single device is 17 bits long and is framed by SS\_N when asserted low. The MOSI input is ignored, and the MISO output is floated whenever SS\_N is de-asserted (high).

The bits are shifted in left-to-right. The first bit is R/W, which is 1'b for "read" and 0'b for "write." Bits A7-A0 are the 8-bit register address, and bits D7-D0 are the 8-bit read or write data. The previous SPI command, address, and data are shifted out on MISO as the current command, address, and data are shifted in on MOSI. In all SPI transactions, the MISO output signal is enabled asynchronously when SS\_N asserts low. The contents of a single MOSI or MISO transaction frame are shown in Table 8.

#### Table 8. 17-Bit Single SPI Transaction Frame

| R/W A7 A6 A5 A4 A3 A2 A1 A0 D7 D6 D5 D4 D3 D2 D1 D0 |     |    |    |    |    |    |    | -  |    |    |    |    |    |    |  |
|-----------------------------------------------------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|--|
|                                                     | R/W | A7 | A5 | A4 | AJ | A2 | A1 | A0 | D7 | D5 | D4 | D3 | D2 | D1 |  |

#### 7.4.2.1.1 SPI Write Transaction Format

For SPI writes, the R/W bit is 0'b. SPI write transactions are 17 bits per device, and the command is executed on the rising edge of SS\_N. The SPI transaction always starts on the rising edge of the clock.

The signal timing for a SPI Write transaction is shown in Figure 18. The "prime" values on MISO (for example, A7') reflect the contents of the shift register from the previous SPI transaction and are *don't-care* for the current transaction.





Figure 18. Signal Timing for a SPI Write Transaction

#### 7.4.2.1.2 SPI Read Transaction Format

A SPI read transaction is 34 bits per device and consists of two 17-bit frames. The first 17-bit read transaction frame shifts in the address to be read, followed by a dummy transaction second frame to shift out 17-bit read data. The R/W bit is 1'b for the read transaction, as shown in Figure 19.

The first 17 bits from the read transaction specifies 1-bit of R/W and 8-bits of address A7-A0 in the first 8 bits. The eight 1's following the address are ignored. The second dummy transaction acts like a read operation on address 0xFF and needs to be ignored. However, the transaction is necessary in order to shift out the read data D7-D0 in the last 8 bits of the MISO output. As with the SPI Write, the "prime" values on MISO during the first 16 clocks are *don't-care* for this portion of the transaction. The values shifted out on MISO during the last 17 clocks reflect the read address and 8-bit read data for the current transaction.



Figure 19. Signal Timing for a SPI Read Transaction



### 7.4.2.2 SPI Daisy Chain

The LMH1226 supports SPI daisy-chaining among multiple devices, as shown in Figure 20.



Figure 20. Daisy-Chain Configuration

Each LMH1226 device is directly connected to the SCK and SS\_N pins of the host. The first LMH1226 device in the chain is connected to the host's MOSI pin, and the last device in the chain is connected to the host's MISO pin. The MOSI pin of each intermediate LMH1226 device in the chain is connected to the MISO pin of the previous LMH1226 device, thereby creating a serial shift register. In a daisy-chain configuration of N x LMH1226 devices, the host conceptually sees a shift register of length 17 x N for a basic SPI transaction, during which SS\_N is asserted low for 17 x N clock cycles.



### 7.5 LMH1226 Register Map

The LMH1226 register map is divided into three register pages. These register pages are used to control different aspects of the LMH1226 functionality. A brief summary of the pages is shown below:

- 1. Share Register Page: This page corresponds to global parameters, such as LMH1226 device ID and LOCK\_N status configuration. This is the default page at start-up.
- 2. CTLE/CDR Register Page: This page corresponds to IN1 PCB CTLE, input and output mux settings, internal CDR settings, and output interrupt overrides. Access this page by setting Reg 0xFF[2:0] = 100'b.
- 3. Drivers Register Page: This page corresponds to both OUT0 and OUT1 driver output settings. Access this page by setting Reg 0xFF[2:0] = 101'b.

Please note the following about the LMH1226 default register values in the register map:

- Default register values were read after power-up with no active inputs applied to IN1.
- Default register values for Reserved "Read-Only" bits may vary dynamically from part to part.

#### Address **Register Name** Bit Field Default Description Туре 0x00 0x00 Reserved 7:0 Reserved R Reserved Reserved 7:0 Reserved 0x01 0x40 R Reserved Reserved 7:0 Reserved RW 0x02 0x02 Reserved Reserved 7:0 Reserved RW Reserved 0x03 0x00 Reserved 7:0 Reserved 0x01 RW Reserved 0x04 0x05 7:0 Reserved Reserved 0x00 RW Reserved RW 0x06 Reserved 7:0 Reserved 0x00 Reserved 0x07 Reserved 7:0 Reserved 0x04 RW Reserved 0x08 Reserved 7:0 Reserved RW Reserved 0x11 0x09 Reserved 7:0 Reserved 0x00 R Reserved 7:5 Reserved R Reserved 0 = Internal state machine register initialization not done. 4 R reset done Reset 1 = Internal state machine register initialization done. 0xE2 Share/Channel 0x10 3:1 Reserved RW Reserved Regs 1 = Initialize internal state machine register settings. Refer to 0 reset\_init RW the LMH1219 Programming Guide for details. 7:0 0xF0 **Device Revision** Version 0x02 R Device Revision 0xF1 Device ID 7:0 0x86 For LMH1226, Device ID = 0x86 Device ID R 7:6 Reserved RW Reserved Controls the output on LOCK N pin 00 = Default behavior (LOCK\_N outputs lock status from reclocker) RW 01 = Reserved5:4 los\_int\_bus\_sel 10 = LOS of IN1 11 = Interrupts are output on LOCK N pin, as determined by Register CTLE/CDR Page Reg 0x56[6:0] 0xFF Communication 0x00 3 Reserved RW Reserved Control 0 = The shared registers are enabled. RW 1 = Enables communication access to the Register Page 2 page\_select\_enable specified in Reg 0xFF[1:0]. Enable communication access to a specific Register Page 00 = CTLE/CDR Register Page RW 1:0 page\_select 01 = Drivers Register Page Other settings are invalid.

#### 7.5.1 Share Register Page

### 7.5.2 CTLE/CDR Register Page

LMH1226

SNLS534D - APRIL 2016 - REVISED JUNE 2018

#### LMH1226

Address

0x00

0x10

26

Reserved

7:0

SNLS534D - APRIL 2016 - REVISED JUNE 2018

Bit

7:3

2

Field

Reserved

rst\_CTLE/CDR\_regs

**Register Name** 

Reset CTLE/CDR

Registers

Reserved

|      | Registers                      | _   |                       |      |    | 1 = Reset CILE/CDR Registers. Register re-initialization<br>procedure required after resetting the CTLE/CDR Registers.                                                                                         |
|------|--------------------------------|-----|-----------------------|------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                                | 1:0 | Reserved              |      | RW | Reserved                                                                                                                                                                                                       |
|      |                                | 7:2 | Reserved              |      | RW | Reserved                                                                                                                                                                                                       |
| 0x01 | LOS Status                     | 1   | LOS1                  | 0x03 | R  | 0 = Signal Present on IN1<br>1 = Loss of Signal on IN1                                                                                                                                                         |
|      |                                | 0   | Reserved              |      | R  | Reserved                                                                                                                                                                                                       |
| 0x02 | CDR_Status                     | 7:0 | CDR_Status            | 0x41 | R  | CDR status indicator. See "Lock Data Rate Indication" subsection in the LMH1219 Programming Guide for more information.                                                                                        |
|      |                                | 7:6 | eq_BST0               |      | RW | Used for setting manual EQ value for IN1 when Reg 0x2D[3]                                                                                                                                                      |
|      |                                | 5:4 | eq_BST1               |      | RW | = 1. EQ boost value can be read back on CTLE/CDR Page<br>Reg 0x52.                                                                                                                                             |
| 0x03 | IN1 Manual EQ<br>Boost         | 3:2 | eq_BST2               | 0x80 | RW | [7:6]: 2-bit control for Stage 0 of the CTLE.                                                                                                                                                                  |
|      | Doost                          | 1:0 | eq_BST3               |      | RW | <ul><li>[5:4]: 2-bit control for Stage 1 of the CTLE.</li><li>[3:2]: 2-bit control for Stage 2 of the CTLE.</li><li>[1:0]: 2-bit control for Stage 3 of the CTLE.</li></ul>                                    |
| 0x04 | Reserved                       | 7:0 | Reserved              | 0x00 | RW | Reserved                                                                                                                                                                                                       |
| 0x05 | Reserved                       | 7:0 | Reserved              | 0x00 | RW | Reserved                                                                                                                                                                                                       |
| 0x06 | Reserved                       | 7:0 | Reserved              | 0x00 | RW | Reserved                                                                                                                                                                                                       |
| 0x07 | Reserved                       | 7:0 | Reserved              | 0x00 | RW | Reserved                                                                                                                                                                                                       |
| 0x08 | Reserved                       | 7:0 | Reserved              | 0x00 | RW | Reserved                                                                                                                                                                                                       |
| 0x09 |                                | 7:6 | Reserved              |      | RW | Reserved                                                                                                                                                                                                       |
|      | Output Mux<br>Override Control | 5   | reg_out_control_ov    | 0x00 | RW | Output Mux Override Control<br>0 = Reg 0x1C[3:2] determines the output selection for both<br>OUT0 and OUT1<br>1 = Enable individual output mux control based on values<br>from Reg 0x1C[7:5] and Reg 0x1E[7:5] |
|      |                                | 4:3 | Reserved              |      | RW | Reserved                                                                                                                                                                                                       |
|      |                                | 2:0 | Reserved              |      | RW | Reserved                                                                                                                                                                                                       |
|      |                                | 7:4 | Reserved              |      | RW | Reserved                                                                                                                                                                                                       |
| 0x0A | CDR Reset                      | 3   | reg_cdr_reset_ov      | 0x50 | RW | 0 = Disables CDR Reset (Normal Operating Mode)<br>1 = Enables Reg 0x0A[2] to control CDR Reset                                                                                                                 |
| UXUA | Control                        | 2   | reg_cdr_reset         | 0x50 | RW | 0 = No CDR Reset if Reg 0x0A[3] = 1<br>1 = CDR Reset if Reg 0x0A[3] = 1                                                                                                                                        |
|      |                                | 1:0 | Reserved              |      | RW | Reserved                                                                                                                                                                                                       |
| 0x0B | Reserved                       | 7:0 | Reserved              | 0x1F | RW | Reserved                                                                                                                                                                                                       |
| 0x0C | CDR Output<br>Status Control   | 7:4 | reg_sh_status_control | 0x08 | RW | Value determines what CDR status outputs are displayed in CTLE/CDR Page Reg 0x02. See "Lock Data Rate Indication" subsection in the LMH1219 Programming Guide for more information.                            |
|      |                                | 3:0 | Reserved              |      | RW | Reserved                                                                                                                                                                                                       |
| 0x0D | Reserved                       | 7:0 | Reserved              | 0x00 | RW | Reserved                                                                                                                                                                                                       |
| 0x0E | Reserved                       | 7:0 | Reserved              | 0x93 | RW | Reserved                                                                                                                                                                                                       |
| 0x0F | Reserved                       | 7:0 | Reserved              | 0x69 | RW | Reserved                                                                                                                                                                                                       |
|      |                                |     |                       |      |    |                                                                                                                                                                                                                |

Default Type

0x00

RW

RW

Reserved

Reset registers (self-clearing)



Description

0 = Normal Operation 1 = Reset CTLE/CDR Registers. Register re-initialization

www.ti.com

0x27

RW

Reserved



## LMH1226

SNLS534D - APRIL 2016 - REVISED JUNE 2018

| Address | Register Name                      | Bit | Field          | Default | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------|------------------------------------|-----|----------------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x11    | EOM Voltage<br>Range Control       | 7:6 | eom_sel_vrange | 0xE0    | RW   | Sets the expected incoming eye diagram vertical eye<br>opening interval if Reg $0x2C[6] = 0$<br>$00 = 3.125 \text{ mV} (3.125 \text{ mV} x 64 = 200 \text{ mV}; \pm 100 \text{ mV} range)$<br>$01 = 6.25 \text{ mV} (6.25 \text{ mV} x 64 = 400 \text{ mV}; \pm 200 \text{ mV} range)$<br>$10 = 9.375 \text{ mV} (9.375 \text{ mV} x 64 = 600 \text{ mV}; \pm 300 \text{ mV} range)$<br>$11 = 12.5 \text{ mV} (12.5 \text{ mV} x 64 = 800 \text{ mV}; \pm 400 \text{ mV} range)$ |
|         |                                    | 5   | eom_PD         |         | RW   | 0 = EOM is always powered up<br>1 = Power down EOM when not in use                                                                                                                                                                                                                                                                                                                                                                                                               |
|         |                                    | 4:0 | Reserved       |         | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0x12    | Reserved                           | 7:0 | Reserved       | 0xA0    | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|         | IN1 Carrier<br>x13 Detect and CTLE | 7:4 | Reserved       |         | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0x13    |                                    | 3   | eq_PD_EQ       | 0x90    | RW   | IN1 CTLE Power-Down Control<br>0 = Powers up EQ of IN1<br>1 = Powers down EQ of IN1<br>Note: The un-selected channel is always powered-down.                                                                                                                                                                                                                                                                                                                                     |
| 0,10    | Control                            | 2   | Reserved       | 0,00    | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|         |                                    | 1   | eq_en_bypass   |         | RW   | 0 = Enable Gain Stages 2 and 3 of IN1 CTLE<br>1 = Bypass Gain Stages 2 and 3 of IN1 CTLE                                                                                                                                                                                                                                                                                                                                                                                         |
|         |                                    | 0   | Reserved       | -       | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0x14    | Reserved                           | 7:0 | Reserved       | 0x00    | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|         |                                    | 7   | Reserved       |         | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|         | IN1 Carrier                        | 6   | cd_1_PD        |         | RW   | IN1 Carrier Detect Power Down Control<br>0 = Power Up IN1 Carrier Detect<br>1 = Power Down IN1 Carrier Detect                                                                                                                                                                                                                                                                                                                                                                    |
| 0x15    | Detect Threshold                   | 5:4 | cd_1_refa_sel  | 0x00    | RW   | Controls IN1 Carrier Detect Assert and De-Assert Thresholds                                                                                                                                                                                                                                                                                                                                                                                                                      |
|         | Setting                            | 3:2 | cd_1_refd_sel  |         | RW   | 0000 = Default levels (nominal)<br>0101 = Nominal - 2 mV<br>1010 = Nominal + 5 mV<br>1111 = Nominal + 3 mV                                                                                                                                                                                                                                                                                                                                                                       |
|         |                                    | 1:0 | Reserved       |         | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0x16    | Reserved                           | 7:0 | Reserved       | 0x25    | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0x17    | Reserved                           | 7:0 | Reserved       | 0x25    | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0x18    | Reserved                           | 7:0 | Reserved       | 0x40    | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0x19    | Reserved                           | 7:0 | Reserved       | 0x00    | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0x1A    | Reserved                           | 7:0 | Reserved       | 0xA0    | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0x1B    | Reserved                           | 7:0 | Reserved       | 0x03    | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

#### LMH1226

28

Submit Documentation Feedback

SNLS534D - APRIL 2016-REVISED JUNE 2018

| Address | Register Name       | Bit | Field                            | Default | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|---------------------|-----|----------------------------------|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                     | 7:5 | out_sel0_data_mux                |         | RW   | In normal operating mode, Reg 0x1C[7:5] returns the mux<br>select value applied at OUT0.<br>When Reg 0x09[5] = 1, OUT0 mux selection is controlled by<br>Reg 0x1C[7:5] as follows:<br>000 = Mute<br>001 = 10 MHz Clock<br>010 = Raw Data (EQ Only)<br>100 = Retimed Data<br>Other Settings are invalid.                                                                                                                                                                                                                                                                                              |
| 0x1C    | OUT Mux             | 4   | VCO_Div40                        | 0x58    | RW   | When Reg 0x09[5] = 1 and Reg 0x1E[7:5] = 101'b, OUT1<br>clock selection can be controlled by Reg 0x1C[4] as follows:<br>0 = OUT1 outputs 10 MHz clock<br>1 = OUT1 outputs VCO divide-by-40                                                                                                                                                                                                                                                                                                                                                                                                           |
|         | Select_0            | 3:2 | drv_out_ctrl                     | -       | RW   | Controls output mux selection for both OUT0 and OUT1 if<br>Reg $0x3F[3] = 1$ to override the OUT_CTRL pin<br>00 = Mute both OUT0 and OUT1<br>01 = When CDR is locked, output reclocked data on OUT0<br>and output clock on OUT1. If locked data rate is $\leq 3G$ , OUT1<br>= VCO. If locked data rate is $> 3G$ , OUT1 $=$ VCO/40. When<br>unlocked, output raw data on OUT0 and mute OUT1.<br>10 = When locked, output retimed data on both OUT0 and<br>OUT1. When unlocked, output raw data on both OUT0 and<br>OUT1. This is the default setting.<br>11 = Output raw data on both OUT0 and OUT1. |
|         |                     | 1:0 | Reserved                         |         | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0x1D    | Reserved            | 7:0 | Reserved                         | 0x00    | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0x1E    | OUT Mux<br>Select_1 | 7:5 | out_sel1_data_mux                | 0x09    | RW   | In normal operating mode, Reg 0x1E[7:5] returns the mux<br>select value applied at OUT1.<br>When Reg 0x09[5] = 1, OUT1 mux selection is controlled by<br>Reg 0x1E[7:5] as follows:<br>000 = Raw Data (EQ Only)<br>001 = Retimed Data<br>010 = Full Rate VCO clock<br>101 = 10 MHz Clock if Reg 0x1C[4] = 0 and VCO/40 clock if<br>Reg 0x1C[4] = 1<br>111 = Mute<br>Other Settings are invalid                                                                                                                                                                                                        |
|         |                     | 4:0 | Reserved                         | ł       | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0x1F    | OUT1 Polarity       | 7   | sel_inv_out1                     | 0x10    | RW   | 0 = OUT1 normal polarity<br>1 = Inverts OUT1 driver polarity<br>Note: No polarity inversion for OUT0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|         |                     | 6:0 | Reserved                         |         | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0x20    | Reserved            | 7:0 | Reserved                         | 0x00    | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0x21    | Reserved            | 7:0 | Reserved                         | 0x00    | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0x22    | Reserved            | 7:0 | Reserved                         | 0x00    | RW   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0x23    | HEO_VEO_OV          | 7   | eom_get_heo_<br>veo_ov           | 0x40    | RW   | 0 = Disable HEO/VEO Acquisition override.<br>1 = Enable HEO/VEO Acquisition override. Value determined<br>by Reg 0x24[1].                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|         |                     | 6:0 | Reserved                         | Ī       |      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|         |                     | 7   | fast_eom                         |         | RW   | 0 = Disable Fast EOM mode<br>1 = Enable Fast EOM mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|         |                     | 6   | Reserved                         | -       | R    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|         |                     | 5   | get_heo_veo_error_<br>no_hits    | 1       | R    | Zero Crossing Error Detector Status<br>0 = Zero crossing errors in the eye diagram observed<br>1 = No zero crossing errors in the eye diagram observed                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0x24    | EOM Control         | 4   | get_heo_veo_error_<br>no_opening | 0x40    | R    | Vertical Eye Closure Detector Status<br>0 = Open eye diagram detected<br>1 = Eye diagram completely closed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|         |                     | 3:2 | Reserved                         | 1       | R    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|         |                     | 1   | eom_get_heo_veo                  | ]       | RW   | 1 = Acquire HEO and VEO (self-clearing) if Reg 0x23[7] = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|         |                     | 0   | eom_start                        |         | RW   | 1 = Start EOM counter (self-clearing)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



www.ti.com



LMH1226 SNLS534D – APRIL 2016–REVISED JUNE 2018

| Address | Register Name                | Bit | Field              | Default | Туре | Description                                                                                                                                                                                                                |
|---------|------------------------------|-----|--------------------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x25    | EOM_MSB                      | 7:0 | eom_count_msb      | 0x00    | R    | MSBs of EOM counter                                                                                                                                                                                                        |
| 0x26    | EOM_LSB                      | 7:0 | eom_count_lsb      | 0x00    | R    | LSBs of EOM counter                                                                                                                                                                                                        |
| 0x27    | HEO                          | 7:0 | heo                | 0x00    | R    | HEO value. This is measured in 0-63 phase settings. To get HEO in UI, read HEO, convert hex to dec, then divide by 64.                                                                                                     |
| 0x28    | VEO                          | 7:0 | veo                | 0x00    | R    | VEO value. This is measured in 0-63 vertical steps. To get VEO in mV, convert hex to dec, then multiply by the EOM Voltage Range defined in Reg 0x29[6:5].                                                                 |
|         |                              | 7   | Reserved           |         | RW   | Reserved                                                                                                                                                                                                                   |
| 0x29    | Auto EOM<br>Voltage Range    | 6:5 | eom_vrange_setting | 0x00    | R    | Readback of automatic EOM Voltage Range granularity.<br>00 = 3.125 mV<br>01 = 6.25 mV<br>10 = 9.375 mV<br>11 = 12.5 mV                                                                                                     |
|         |                              | 4:0 | Reserved           |         | RW   | Reserved                                                                                                                                                                                                                   |
| 0x2A    | EOM_timer_thr                | 7:0 | eom_timer_thr      | 0x30    | RW   | EOM timer for how long to check each phase/voltage setting.                                                                                                                                                                |
| 0x2B    | Reserved                     | 7:0 | Reserved           | 0x00    | RW   | Reserved                                                                                                                                                                                                                   |
|         |                              | 7   | Reserved           |         | RW   | Reserved                                                                                                                                                                                                                   |
| 0x2C    | VEO Scale                    | 6   | veo_scale          | 0x72    | RW   | 0 = VEO scaling based on manual Voltage Range settings<br>(see Reg 0x11[7:6])<br>1 = Enable Auto VEO scaling                                                                                                               |
|         |                              | 5:0 | Reserved           | -       | RW   | Reserved                                                                                                                                                                                                                   |
|         |                              | 7:4 | Reserved           |         | RW   | Reserved                                                                                                                                                                                                                   |
| 0x2D    | CTLE Boost<br>Override       | 3   | reg_eq_bst_ov      | 0x00    | RW   | IN1 EQ Boost Override Control<br>0 = Disable IN1 EQ boost override<br>1 = Override the internal IN1 EQ boost settings with values in<br>Reg 0x03[7:0]                                                                      |
|         |                              | 2:0 | Reserved           |         | RW   | Reserved                                                                                                                                                                                                                   |
| 0x2E    | Reserved                     | 7:0 | Reserved           | 0x24    | RW   | Reserved                                                                                                                                                                                                                   |
| 0x2F    | Rate Overrides               | 7:6 | refn_rate          | 0x06    | RW   | Reference Rate Selection for CDR Lock if Reg 0x3F[2] = 1<br>00 = Select SMPTE rates<br>01 = Select 10G Ethernet rate<br>Other settings are Invalid                                                                         |
|         |                              | 5:0 | Reserved           | -       | R    | Reserved                                                                                                                                                                                                                   |
| 0x30    | Reserved                     | 7:0 | Reserved           | 0x00    | RW   | Reserved                                                                                                                                                                                                                   |
|         |                              | 7   | Reserved           |         | RW   | Reserved                                                                                                                                                                                                                   |
| 0.01    | IN1 Adaptation               | 6:5 | adapt_mode         |         | RW   | Adapt Mode Override Value if Reg 0x3F[5] = 1<br>00 = Manual CTLE for IN1. Set CTLE/CDR Page Reg<br>0x2D[3] = 1 to enable IN1 EQ boost settings with values in<br>Reg 0x03[7:0].<br>01 = Automatic CTLE Adaptation for IN1. |
| 0x31    | Mode and Input<br>Mux Select | 4:2 | Reserved           | 0x00    | RW   | Reserved                                                                                                                                                                                                                   |
|         | Mux Select                   | 1:0 | input_mux_ch_sel   |         | RW   | Input Mux Selection if Reg 0x3F[4] = 1 to override<br>IN_OUT_SEL pin<br>10 = IN1 to OUT1 only<br>11 = IN1 to OUT0 and OUT1<br>Other settings are Invalid                                                                   |
| 0x32    | HEO/VEO<br>Interrupt         | 7:4 | heo_int_thresh     | 0x11    | RW   | Compares HEO value, Reg 0x27[7:0] vs. threshold from Reg 0x32[7:4] x 4.                                                                                                                                                    |
| 0792    | Threshold                    | 3:0 | veo_int_thresh     | 0.11    | RW   | Compares VEO value. Reg 0x28[7:0] vs. threshold from Reg 0x32[3:0] x 4.                                                                                                                                                    |
| 0x33    | Reserved                     | 7:0 | Reserved           | 0x88    | RW   | Reserved                                                                                                                                                                                                                   |
| 0x34    | Reserved                     | 7:0 | Reserved           | 0x3F    | RW   | Reserved                                                                                                                                                                                                                   |
| 0x35    | Reserved                     | 7:0 | Reserved           | 0x1F    | RW   | Reserved                                                                                                                                                                                                                   |
| 0x36    | Reserved                     | 7:0 | Reserved           | 0x11    | RW   | Reserved                                                                                                                                                                                                                   |
| 0x37    | Reserved                     | 7:0 | Reserved           | 0x00    | R    | Reserved                                                                                                                                                                                                                   |
| 0x38    | Reserved                     | 7:0 | Reserved           | 0x00    | R    | Reserved                                                                                                                                                                                                                   |

Copyright © 2016–2018, Texas Instruments Incorporated



#### LMH1226

SNLS534D - APRIL 2016-REVISED JUNE 2018

www.ti.com

| Address | Register Name                    | Bit | Field              | Default | Туре | Description                                                                                                                                                                                                        |
|---------|----------------------------------|-----|--------------------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x39    | Reserved                         | 7:0 | Reserved           | 0x00    | R    | Reserved                                                                                                                                                                                                           |
|         |                                  | 7:6 | fixed_eq_BST0      |         | RW   | Fixed IN1 CTLE setting for 270M and 1.5G SMPTE rates. If                                                                                                                                                           |
|         |                                  | 5:4 | fixed_eq_BST1      | •       | RW   | Reg 0x3F[0] = 0, Reg 0x3A fixed IN1 CTLE setting is also<br>used for 3G rate.                                                                                                                                      |
| 0x3A    | Low Data Rate<br>IN1 EQ Boost    | 3:2 | fixed_eq_BST2      | 0x00    | RW   | [7:6]: 2-bit control for Stage 0 of the CTLE                                                                                                                                                                       |
|         |                                  | 1:0 | fixed_eq_BST3      | •       | RW   | <ul><li>[5:4]: 2-bit control for Stage 1 of the CTLE.</li><li>[3:2]: 2-bit control for Stage 2 of the CTLE.</li><li>[1:0]: 2-bit control for Stage 3 of the CTLE.</li></ul>                                        |
| 0x3B    | Reserved                         | 7:0 | Reserved           | 0x96    | R    | Reserved                                                                                                                                                                                                           |
| 0x3C    | Reserved                         | 7:0 | Reserved           | 0x90    | R    | Reserved                                                                                                                                                                                                           |
| 0x3D    | Reserved                         | 7:0 | Reserved           | 0x00    | RW   | Reserved                                                                                                                                                                                                           |
| 0x3E    | HEO_VEO Lock<br>Monitor Enable   | 7   | heo_veo_lockmon_en | 0x80    | RW   | Enable HEO/VEO lock monitoring. Once the lock and adaptation processes are complete, HEO/VEO monitoring is performed once per the interval determined by Reg 0x69[3:0].                                            |
|         |                                  | 6:0 | Reserved           |         | RW   | Reserved                                                                                                                                                                                                           |
|         |                                  | 7:6 | Reserved           |         | RW   | Reserved                                                                                                                                                                                                           |
|         |                                  | 5   | mr_adapt_mode_ov   | Ť       | RW   | 0 = Normal Behavior (Automatic Adaptation when IN1 is selected)<br>1 = Override Automatic Adaptation for IN1. Adaptation behavior is controlled by Reg 0x31[6:5].                                                  |
|         | Pin Override<br>Register Control | 4   | mr_in_out_sel_ov   | 0x01    | RW   | 0 = Input channel selection determined by IN_OUT_SEL pin<br>1 = Override input channel selection pin settings. Input<br>selection is controlled by Reg 0x31[1:0].                                                  |
| 0x3F    |                                  | 3   | mr_out_ctrl_ov     |         | RW   | 0 = Output mux settings determined by OUT_CTRL pin<br>1 = Override output mux pin settings. Output mux is<br>controlled by Reg 0x1C[3:2].                                                                          |
|         |                                  | 2   | mr_refn_rate_ov    |         | RW   | 0 = SMPTE or 10 GbE reference rates determined by<br>IN_OUT_SEL pin<br>1 = Override reference rate pin settings. Reference rates for<br>CDR lock are controlled by Reg 0x2F[7:6].                                  |
|         |                                  | 1   | mr_eqbst_pin_ov    |         | RW   | 0 = IN1 EQ boost Bypass is controlled by OUT_CTRL pin<br>behavior<br>1 = Override IN1 EQ boost pin control. IN1 EQ boost bypass<br>characteristics are controlled by settings in Reg 0x2D[3] and<br>Reg 0x03[7:0]. |
|         |                                  | 0   | mr_en_3G_divsel_eq |         | RW   | 0 = Disables IN1 EQ Adaptation for 3G data rate<br>1 = Enables IN1 EQ Adaptation for 3G data rate                                                                                                                  |
|         |                                  | 7:6 | EQ_index_0_BST0    |         | RW   | Index 0 Boost                                                                                                                                                                                                      |
| 0x40    | IN1 Index 0<br>Boost for         | 5:4 | EQ_index_0_BST1    | 0x00    | RW   | [7:6]: 2-bit control for Stage 0 of the CTLE<br>[5:4]: 2-bit control for Stage 1 of the CTLE.                                                                                                                      |
| 0,110   | Adaptation                       | 3:2 | EQ_index_0_BST2    | UNUU    | RW   | [3:2]: 2-bit control for Stage 2 of the CTLE.                                                                                                                                                                      |
|         |                                  | 1:0 | EQ_index_0_BST3    |         | RW   | [1:0]: 2-bit control for Stage 3 of the CTLE.                                                                                                                                                                      |
|         |                                  | 7:6 | EQ_index_1_BST0    |         | RW   | Index 1 Boost                                                                                                                                                                                                      |
| 0x41    | IN1 Index 1<br>Boost for         | 5:4 | EQ_index_1_BST1    | 0x40    | RW   | [7:6]: 2-bit control for Stage 0 of the CTLE<br>[5:4]: 2-bit control for Stage 1 of the CTLE.                                                                                                                      |
| 0,      | Adaptation                       | 3:2 | EQ_index_1_BST2    | 0,110   | RW   | [3:2]: 2-bit control for Stage 2 of the CTLE.                                                                                                                                                                      |
|         |                                  | 1:0 | EQ_index_1_BST3    |         | RW   | [1:0]: 2-bit control for Stage 3 of the CTLE.                                                                                                                                                                      |
|         |                                  | 7:6 | EQ_index_2_BST0    |         | RW   | Index 2 Boost                                                                                                                                                                                                      |
| 0x42    | IN1 Index 2<br>Boost for         | 5:4 | EQ_index_2_BST1    | 0x80    | RW   | [7:6]: 2-bit control for Stage 0 of the CTLE<br>[5:4]: 2-bit control for Stage 1 of the CTLE.                                                                                                                      |
|         | Adaptation                       | 3:2 | EQ_index_2_BST2    |         | RW   | [3:2]: 2-bit control for Stage 2 of the CTLE.                                                                                                                                                                      |
|         |                                  | 1:0 | EQ_index_2_BST3    |         | RW   | [1:0]: 2-bit control for Stage 3 of the CTLE.                                                                                                                                                                      |
|         |                                  | 7:6 | EQ_index_3_BST0    |         | RW   | Index 3 Boost                                                                                                                                                                                                      |
| 0x43    | IN1 Index 3<br>Boost for         | 5:4 | EQ_index_3_BST1    | 0x50    | RW   | [7:6]: 2-bit control for Stage 0 of the CTLE<br>[5:4]: 2-bit control for Stage 1 of the CTLE.                                                                                                                      |
| 50      | Adaptation                       | 3:2 | EQ_index_3_BST2    |         | RW   | [3:2]: 2-bit control for Stage 2 of the CTLE.                                                                                                                                                                      |
|         |                                  | 1:0 | EQ_index_3_BST3    |         | RW   | [1:0]: 2-bit control for Stage 3 of the CTLE.                                                                                                                                                                      |



LMH1226 SNLS534D – APRIL 2016–REVISED JUNE 2018

| Address | Register Name             | Bit        | Field                              | Default | Туре | Description                                                                                    |
|---------|---------------------------|------------|------------------------------------|---------|------|------------------------------------------------------------------------------------------------|
|         |                           | 7:6        | EQ index 4 BST0                    |         | RW   | Index 4 Boost                                                                                  |
|         | IN1 Index 4               | 5:4        | EQ_index_4_BST1                    | -       | RW   | [7:6]: 2-bit control for Stage 0 of the CTLE                                                   |
| 0x44    | Boost for<br>Adaptation   | 3:2        | EQ_index_4_BST2                    | 0xC0    | RW   | [5:4]: 2-bit control for Stage 1 of the CTLE.<br>[3:2]: 2-bit control for Stage 2 of the CTLE. |
|         | Auaptation                | 1:0        | EQ_index_4_BST3                    | -       | RW   | [1:0]: 2-bit control for Stage 3 of the CTLE.                                                  |
|         |                           | 7:6        | EQ_index_5_BST0                    |         | RW   | Index 5 Boost                                                                                  |
|         | IN1 Index 5               | 5:4        | EQ_index_5_BST1                    | -       | RW   | [7:6]: 2-bit control for Stage 0 of the CTLE                                                   |
| 0x45    | Boost for<br>Adaptation   | 3:2        | EQ_index_5_BST2                    | 0x90    | RW   | [5:4]: 2-bit control for Stage 1 of the CTLE.<br>[3:2]: 2-bit control for Stage 2 of the CTLE. |
|         | Adaptation                | 1:0        | EQ_index_5_BST3                    | -       | RW   | [1:0]: 2-bit control for Stage 3 of the CTLE.                                                  |
|         |                           | 7:6        | EQ_index_6_BST0                    |         | RW   | Index 6 Boost                                                                                  |
|         | IN1 Index 6               | 5:4        | EQ_index_6_BST1                    | +       | RW   | [7:6]: 2-bit control for Stage 0 of the CTLE                                                   |
| 0x46    | Boost for                 | 3:2        | EQ_index_6_BST2                    | 0x54    | RW   | [5:4]: 2-bit control for Stage 1 of the CTLE.                                                  |
|         | Adaptation                | 1:0        | EQ_index_6_BST3                    | -       | RW   | [3:2]: 2-bit control for Stage 2 of the CTLE.<br>[1:0]: 2-bit control for Stage 3 of the CTLE. |
|         |                           | 7:6        | EQ_index_7_BST0                    |         | RW   |                                                                                                |
|         | IN1 Index 7               | 5:4        | EQ_index_7_BST1                    | -       | RW   | Index 7 Boost<br>[7:6]: 2-bit control for Stage 0 of the CTLE                                  |
| 0x47    | Boost for                 | 3:2        | EQ_index_7_BST2                    | 0xA0    | RW   | [5:4]: 2-bit control for Stage 1 of the CTLE.                                                  |
|         | Adaptation                | 1:0        | EQ_index_7_BST2                    | -       | RW   | [3:2]: 2-bit control for Stage 2 of the CTLE.<br>[1:0]: 2-bit control for Stage 3 of the CTLE. |
|         |                           | 7:6        |                                    |         | RW   |                                                                                                |
|         | IN1 Index 8               | 7.0<br>5:4 | EQ_index_8_BST0<br>EQ index 8 BST1 | -       | RW   | Index 8 Boost<br>[7:6]: 2-bit control for Stage 0 of the CTLE                                  |
| 0x48    | Boost for                 | 3:2        | EQ_index_8_BST2                    | 0xB0    | RW   | [5:4]: 2-bit control for Stage 1 of the CTLE.                                                  |
|         | Adaptation                |            |                                    | -       |      | [3:2]: 2-bit control for Stage 2 of the CTLE.<br>[1:0]: 2-bit control for Stage 3 of the CTLE. |
|         |                           | 1:0        | EQ_index_8_BST3                    |         | RW   |                                                                                                |
|         | IN1 Index 9               | 7:6        | EQ_index_9_BST0                    | -       | RW   | Index 9 Boost<br>[7:6]: 2-bit control for Stage 0 of the CTLE                                  |
| 0x49    | Boost for                 | 5:4        | EQ_index_9_BST1                    | 0x95    | RW   | [5:4]: 2-bit control for Stage 1 of the CTLE.                                                  |
|         | Adaptation                | 3:2        | EQ_index_9_BST2                    | -       | RW   | [3:2]: 2-bit control for Stage 2 of the CTLE.<br>[1:0]: 2-bit control for Stage 3 of the CTLE. |
|         |                           | 1:0        | EQ_index_9_BST3                    |         | RW   |                                                                                                |
|         | IN1 Index 10              | 7:6        | EQ_index_10_BST0                   | 0x69    | RW   | Index 10 Boost<br>[7:6]: 2-bit control for Stage 0 of the CTLE                                 |
| 0x4A    | Boost for                 | 5:4        | EQ_index_10_BST1                   |         | RW   | [5:4]: 2-bit control for Stage 1 of the CTLE.                                                  |
|         | Adaptation                | 3:2        | EQ_index_10_BST2                   |         | RW   | [3:2]: 2-bit control for Stage 2 of the CTLE.                                                  |
|         |                           | 1:0        | EQ_index_10_BST3                   |         | RW   | [1:0]: 2-bit control for Stage 3 of the CTLE.                                                  |
|         | IN1 Index 11              | 7:6        | EQ_index_11_BST0                   | -       | RW   | Index 11 Boost                                                                                 |
| 0x4B    | Boost for                 | 5:4        | EQ_index_11_BST1                   | 0xD5    | RW   | [7:6]: 2-bit control for Stage 0 of the CTLE<br>[5:4]: 2-bit control for Stage 1 of the CTLE.  |
|         | Adaptation                | 3:2        | EQ_index_11_BST2                   | -       | RW   | [3:2]: 2-bit control for Stage 2 of the CTLE.                                                  |
|         |                           | 1:0        | EQ_index_11_BST3                   |         | RW   | [1:0]: 2-bit control for Stage 3 of the CTLE.                                                  |
|         |                           | 7:6        | EQ_index_12_BST0                   | -       | RW   | Index 12 Boost                                                                                 |
| 0x4C    | IN1 Index 12<br>Boost for | 5:4        | EQ_index_12_BST1                   | 0x99    | RW   | [7:6]: 2-bit control for Stage 0 of the CTLE<br>[5:4]: 2-bit control for Stage 1 of the CTLE.  |
|         | Adaptation                | 3:2        | EQ_index_12_BST2                   | -       | RW   | [3:2]: 2-bit control for Stage 2 of the CTLE.                                                  |
|         |                           | 1:0        | EQ_index_12_BST3                   |         | RW   | [1:0]: 2-bit control for Stage 3 of the CTLE.                                                  |
|         |                           | 7:6        | EQ_index_13_BST0                   | +       | RW   | Index 13 Boost                                                                                 |
| 0x4D    | IN1 Index 13<br>Boost for | 5:4        | EQ_index_13_BST1                   | 0xA5    | RW   | [7:6]: 2-bit control for Stage 0 of the CTLE<br>[5:4]: 2-bit control for Stage 1 of the CTLE.  |
| UX ID   | Adaptation                | 3:2        | EQ_index_13_BST2                   | 0,0,10  | RW   | [3:2]: 2-bit control for Stage 2 of the CTLE.                                                  |
|         |                           | 1:0        | EQ_index_13_BST3                   |         | RW   | [1:0]: 2-bit control for Stage 3 of the CTLE.                                                  |
|         |                           | 7:6        | EQ_index_14_BST0                   | -       | RW   | Index 14 Boost                                                                                 |
|         | IN1 Index 14<br>Boost for | 5:4        | EQ_index_14_BST1                   | 0xE6    | RW   | [7:6]: 2-bit control for Stage 0 of the CTLE<br>[5:4]: 2-bit control for Stage 1 of the CTLE.  |
| 0x4E    | Adaptation                | 3:2        | EQ_index_14_BST2                   | UNEO    | RW   | [3:2]: 2-bit control for Stage 2 of the CTLE.                                                  |
|         |                           | 1:0        | EQ_index_14_BST3                   |         | RW   | [1:0]: 2-bit control for Stage 3 of the CTLE.                                                  |
|         |                           | 7:6        | EQ_index_15_BST0                   | 1       | RW   | Index 15 Boost                                                                                 |
| 0x4F    | IN1 Index 15<br>Boost for | 5:4        | EQ_index_15_BST1                   | 0xF9    | RW   | [7:6]: 2-bit control for Stage 0 of the CTLE<br>[5:4]: 2-bit control for Stage 1 of the CTLE.  |
| 0741    | Adaptation                | 3:2        | EQ_index_15_BST2                   |         | RW   | [3:2]: 2-bit control for Stage 2 of the CTLE.                                                  |
|         |                           | 1:0        | EQ_index_15_BST3                   |         | RW   | [1:0]: 2-bit control for Stage 3 of the CTLE.                                                  |
| 0x50    | Reserved                  | 7:0        | Reserved                           | 0x00    | RW   | Reserved                                                                                       |

Copyright © 2016–2018, Texas Instruments Incorporated

#### LMH1226

Address

0x51 0x52 0x53

0x54

SNLS534D-APRIL 2016-REVISED JUNE 2018

Bit

Field

**Register Name** 

|   | nog.oto namo              |     |                       |      |    |                                                                                                                                                           |
|---|---------------------------|-----|-----------------------|------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| l | Reserved                  | 7:0 | Reserved              | 0x00 | RW | Reserved                                                                                                                                                  |
| 2 | IN1 Active EQ<br>Readback | 7:0 | eq_bst_to_ana         | 0x00 | R  | IN1 CTLE boost setting readback from Active CTLE Adaptation.                                                                                              |
| 3 | Reserved                  | 7:0 | Reserved              | 0x00 | R  | Reserved                                                                                                                                                  |
|   |                           | 7   | cardet                |      | R  | 0 = Carrier Detect from the selected input de-asserted<br>1 = Carrier Detect from the selected input asserted<br>Note: Clears when Reg 0x54 is read-back. |
|   |                           | 6   | 6 cdr_lock_int        |      | R  | 0 = No interrupt from CDR Lock<br>1 = CDR Lock Interrupt<br>Note: Clears when Reg 0x54 is read-back.                                                      |
|   |                           | 5   | carrier_det1_int      |      | R  | 0 = No interrupt from IN1 Carrier Detect<br>1 = IN1 Carrier Detect Interrupt<br>Note: Clears when Reg 0x54 is read-back.                                  |
| 1 | Interrupt Status          | 4   | Reserved              | 0x00 | R  | Reserved                                                                                                                                                  |
| t | Register                  | 3   | heo_veo_int           | 0,00 | R  | 0 = No interrupt from HEO/VEO<br>1 = HEO/VEO Threshold Reached Interrupt<br>Note: Clears when Reg 0x54 is read-back.                                      |
|   |                           | 2   | cdr_lock_loss_int     |      | R  | 0 = No interrupt from CDR Lock<br>1 = CDR Loss of Lock Interrupt<br>Note: Clears when Reg 0x54 is read-back.                                              |
|   |                           | 1   | carrier_det1_loss_int |      | R  | 0 = No interrupt from IN1 Carrier Detect<br>1 = IN1 Carrier Detect Loss Interrupt<br>Note: Clears when Reg 0x54 is read-back.                             |
|   |                           | 0   | Reserved              |      | R  | Reserved                                                                                                                                                  |
| 5 | Reserved                  | 7:0 | Reserved              | 0x02 | R  | Reserved                                                                                                                                                  |
|   |                           | 7   | Reserved              |      | RW | Reserved                                                                                                                                                  |
|   |                           | _   |                       |      |    | 0 = Disable interrupt if CDR lock is achieved                                                                                                             |

Default Type

|      |                         |     |                              |      |    | Note: Clears when Reg 0x54 is read-back.                                                                                                                                                                                     |
|------|-------------------------|-----|------------------------------|------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                         | 0   | Reserved                     |      | R  | Reserved                                                                                                                                                                                                                     |
| 0x55 | Reserved                | 7:0 | Reserved                     | 0x02 | R  | Reserved                                                                                                                                                                                                                     |
|      |                         | 7   | Reserved                     |      | RW | Reserved                                                                                                                                                                                                                     |
|      |                         | 6   | cdr_lock_int_en              |      | RW | 0 = Disable interrupt if CDR lock is achieved<br>1 = Enable interrupt if CDR lock is achieved                                                                                                                                |
|      | Interrupt Control       | 5   | carrier_det1_int_en          |      | RW | 0 = Disable interrupt if IN1 Carrier Detect is asserted<br>1 = Enable interrupt if IN1 Carrier Detect is asserted                                                                                                            |
|      |                         | 4   | Reserved                     |      | RW | Reserved                                                                                                                                                                                                                     |
| 0x56 | Register                | 3   | heo_veo_int_en               | 0x00 | RW | 0 = Disable interrupt if HEO/VEO threshold is reached<br>1 = Enable interrupt if HEO/VEO threshold is reached                                                                                                                |
|      |                         | 2   | cdr_lock_loss_int_en         |      | RW | 0 = Disable interrupt if CDR loses lock<br>1 = Enable interrupt if CDR loses lock                                                                                                                                            |
|      |                         | 1   | carrier_det1_loss_int_<br>en |      | RW | 0 = Disable interrupt if there is loss of signal (LOS) on IN1<br>1 = Enable interrupt if there is loss of signal (LOS) on IN1                                                                                                |
|      |                         | 0   | Reserved                     |      | RW | Reserved                                                                                                                                                                                                                     |
| 0x60 | Reserved                | 7:0 | Reserved                     | 0x26 | RW | Reserved                                                                                                                                                                                                                     |
| 0x61 | Reserved                | 7:0 | Reserved                     | 0x31 | RW | Reserved                                                                                                                                                                                                                     |
| 0x62 | Reserved                | 7:0 | Reserved                     | 0x70 | RW | Reserved                                                                                                                                                                                                                     |
| 0x63 | Reserved                | 7:0 | Reserved                     | 0x3D | RW | Reserved                                                                                                                                                                                                                     |
| 0x64 | Reserved                | 7:0 | Reserved                     | 0xFF | RW | Reserved                                                                                                                                                                                                                     |
| 0x65 | Reserved                | 7:0 | Reserved                     | 0x00 | RW | Reserved                                                                                                                                                                                                                     |
| 0x66 | Reserved                | 7:0 | Reserved                     | 0x00 | RW | Reserved                                                                                                                                                                                                                     |
| 0x67 | Reserved                | 7:0 | Reserved                     | 0x00 | RW | Reserved                                                                                                                                                                                                                     |
| 0x68 | Reserved                | 7:0 | Reserved                     | 0x00 | RW | Reserved                                                                                                                                                                                                                     |
|      |                         | 7:4 | Reserved                     |      | RW | Reserved                                                                                                                                                                                                                     |
| 0x69 | HEO_VEO Lock<br>Monitor | 3:0 | hv_lckmon_cnt_ms             | 0x0A | RW | While monitoring lock, these bits set the amount of interval times to monitor HEO or VEO lock. Each interval is 6.5 ms. Therefore, by default, Reg 0x69[3:0] = 1010'b causes HEO_VEO lock monitor to occur once every 65 ms. |
| 0x6A | HEO and VEO             | 7:4 | veo_lck_thrsh                | 0x44 | RW | HEO/VEO lock thresholds. Lock will not be declared until                                                                                                                                                                     |
| υχομ | Lock Threshold          | 3:0 | heo_lck_thrsh                | UX44 | RW | $HEO \ge$ (heo_lck_thrsh x 4) and $VEO \ge$ (veo_lck_thrsh x 4).                                                                                                                                                             |
| 0x6B | Reserved                | 7:0 | Reserved                     | 0x40 | RW | Reserved                                                                                                                                                                                                                     |



Description

www.ti.com



| Address | Register Name                  | Bit | Field      | Default | Туре | Description                                                                           |
|---------|--------------------------------|-----|------------|---------|------|---------------------------------------------------------------------------------------|
| 0x6C    | Reserved                       | 7:0 | Reserved   | 0x00    | RW   | Reserved                                                                              |
| 0x6D    | Reserved                       | 7:0 | Reserved   | 0x00    | RW   | Reserved                                                                              |
| 0x6E    | Reserved                       | 7:0 | Reserved   | 0x00    | RW   | Reserved                                                                              |
| 0x6F    | Reserved                       | 7:0 | Reserved   | 0x00    | RW   | Reserved                                                                              |
| 0x70    | Reserved                       | 7:0 | Reserved   | 0x03    | RW   | Reserved                                                                              |
| 0x71    | Reserved                       | 7:0 | Reserved   | 0x20    | R    | Reserved                                                                              |
| 0x72    | Reserved                       | 7:0 | Reserved   | 0x00    | RW   | Reserved                                                                              |
| 0x73    | Reserved                       | 7:0 | Reserved   | 0x00    | RW   | Reserved                                                                              |
| 0x74    | Reserved                       | 7:0 | Reserved   | 0x00    | RW   | Reserved                                                                              |
| 0x75    | Reserved                       | 7:0 | Reserved   | 0x00    | RW   | Reserved                                                                              |
| 0x77    | Reserved                       | 7:0 | Reserved   | 0x00    | RW   | Reserved                                                                              |
| 0x80    | Reserved                       | 7:0 | Reserved   | 0x50    | RW   | Reserved                                                                              |
| 0x81    | Reserved                       | 7:0 | Reserved   | 0x00    | RW   | Reserved                                                                              |
| 0x82    | Reserved                       | 7:0 | Reserved   | 0x80    | RW   | Reserved                                                                              |
| 0x83    | Reserved                       | 7:0 | Reserved   | 0x70    | RW   | Reserved                                                                              |
| 0x84    | Reserved                       | 7:0 | Reserved   | 0x04    | RW   | Reserved                                                                              |
| 0x85    | Reserved                       | 7:0 | Reserved   | 0x00    | RW   | Reserved                                                                              |
| 0x87    | Reserved                       | 7:0 | Reserved   | 0x00    | RW   | Reserved                                                                              |
| 0x90    | Reserved                       | 7:0 | Reserved   | 0xA5    | RW   | Reserved                                                                              |
| 0x91    | Reserved                       | 7:0 | Reserved   | 0x23    | RW   | Reserved                                                                              |
| 0x92    | Reserved                       | 7:0 | Reserved   | 0x2C    | RW   | Reserved                                                                              |
| 0x93    | Reserved                       | 7:0 | Reserved   | 0x32    | RW   | Reserved                                                                              |
| 0x94    | Reserved                       | 7:0 | Reserved   | 0x37    | RW   | Reserved                                                                              |
| 0x95    | Reserved                       | 7:0 | Reserved   | 0x3E    | RW   | Reserved                                                                              |
| 0x98    | Reserved                       | 7:0 | Reserved   | 0x3F    | RW   | Reserved                                                                              |
| 0x99    | Reserved                       | 7:0 | Reserved   | 0x04    | RW   | Reserved                                                                              |
| 0x9A    | Reserved                       | 7:0 | Reserved   | 0x04    | RW   | Reserved                                                                              |
| 0x9B    | Reserved                       | 7:0 | Reserved   | 0x04    | RW   | Reserved                                                                              |
| 0x9C    | Reserved                       | 7:0 | Reserved   | 0x06    | RW   | Reserved                                                                              |
| 0x9D    | Reserved                       | 7:0 | Reserved   | 0x04    | RW   | Reserved                                                                              |
| 0x9E    | Reserved                       | 7:0 | Reserved   | 0x04    | RW   | Reserved                                                                              |
|         | SMPTE Data<br>Rate Lock Enable | 7:5 | Reserved   |         | RW   | Reserved                                                                              |
|         |                                | 4   | dvb_enable | 0x1F    | RW   | 0 = Disable CDR Lock to 270 Mbps<br>1 = Enable CDR Lock to 270 Mbps                   |
|         |                                | 3   | hd_enable  |         | RW   | 0 = Disable CDR Lock to 1.485/1.4835 Gbps<br>1 = Enable CDR Lock to 1.485/1.4835 Gbps |
| 0xA0    |                                | 2   | 3G_enable  |         | RW   | 0 = Disable CDR Lock to 2.97/2.967 Gbps<br>1 = Enable CDR Lock to 2.97/2.967 Gbps     |
|         |                                | 1   | 6G_enable  |         | RW   | 0 = Disable CDR Lock to 5.94/5.934 Gbps<br>1 = Enable CDR Lock to 5.94/5.934 Gbps     |
|         |                                | 0   | 12G_enable |         | RW   | 0 = Disable CDR Lock to 11.88/11.868 Gbps<br>1 = Enable CDR Lock to 11.88/11.868 Gbps |



## 7.5.3 Drivers Register Page

| Address | Register Name | Bit | Field    | Default | Туре | Description |
|---------|---------------|-----|----------|---------|------|-------------|
| 0x00    | Reserved      | 7:0 | Reserved | 0x08    | RW   | Reserved    |
| 0x01    | Reserved      | 7:0 | Reserved | 0x80    | RW   | Reserved    |
| 0x02    | Reserved      | 7:0 | Reserved | 0x07    | RW   | Reserved    |
| 0x03    | Reserved      | 7:0 | Reserved | 0x3F    | RW   | Reserved    |
| 0x04    | Reserved      | 7:0 | Reserved | 0x00    | RW   | Reserved    |
| 0x05    | Reserved      | 7:0 | Reserved | 0x00    | RW   | Reserved    |
| 0x06    | Reserved      | 7:0 | Reserved | 0xA0    | RW   | Reserved    |
| 0x07    | Reserved      | 7:0 | Reserved | 0x24    | RW   | Reserved    |
| 0x08    | Reserved      | 7:0 | Reserved | 0x27    | RW   | Reserved    |
| 0x09    | Reserved      | 7:0 | Reserved | 0x01    | RW   | Reserved    |
| 0x0A    | Reserved      | 7:0 | Reserved | 0x05    | RW   | Reserved    |
| 0x0B    | Reserved      | 7:0 | Reserved | 0x37    | RW   | Reserved    |
| 0x0C    | Reserved      | 7:0 | Reserved | 0x01    | RW   | Reserved    |
| 0x0D    | Reserved      | 7:0 | Reserved | 0x25    | RW   | Reserved    |
| 0x0E    | Reserved      | 7:0 | Reserved | 0x37    | RW   | Reserved    |
| 0x0F    | Reserved      | 7:0 | Reserved | 0x02    | RW   | Reserved    |
| 0x10    | Reserved      | 7:0 | Reserved | 0x0A    | RW   | Reserved    |
| 0x11    | Reserved      | 7:0 | Reserved | 0x02    | RW   | Reserved    |
| 0x12    | Reserved      | 7:0 | Reserved | 0x08    | RW   | Reserved    |
| 0x13    | Reserved      | 7:0 | Reserved | 0x04    | RW   | Reserved    |
| 0x14    | Reserved      | 7:0 | Reserved | 0x3C    | RW   | Reserved    |
| 0x15    | Reserved      | 7:0 | Reserved | 0x00    | RW   | Reserved    |
| 0x16    | Reserved      | 7:0 | Reserved | 0x00    | RW   | Reserved    |
| 0x17    | Reserved      | 7:0 | Reserved | 0x08    | RW   | Reserved    |
| 0x18    | Reserved      | 7:0 | Reserved | 0x01    | RW   | Reserved    |
| 0x19    | Reserved      | 7:0 | Reserved | 0x08    | RW   | Reserved    |
| 0x1A    | Reserved      | 7:0 | Reserved | 0x01    | RW   | Reserved    |
| 0x1B    | Reserved      | 7:0 | Reserved | 0xA7    | RW   | Reserved    |
| 0x1C    | Reserved      | 7:0 | Reserved | 0x00    | RW   | Reserved    |
| 0x1D    | Reserved      | 7:0 | Reserved | 0x00    | RW   | Reserved    |
| 0x1E    | Reserved      | 7:0 | Reserved | 0x00    | RW   | Reserved    |
| 0x1F    | Reserved      | 7:0 | Reserved | 0x00    | RW   | Reserved    |
| 0x20    | Reserved      | 7:0 | Reserved | 0x00    | RW   | Reserved    |
| 0x21    | Reserved      | 7:0 | Reserved | 0xC0    | RW   | Reserved    |
| 0x22    | Reserved      | 7:0 | Reserved | 0x00    | RW   | Reserved    |
| 0x23    | Reserved      | 7:0 | Reserved | 0x00    | RW   | Reserved    |
| 0x24    | Reserved      | 7:0 | Reserved | 0x00    | RW   | Reserved    |
| 0x25    | Reserved      | 7:6 | Reserved | 0x00    | R    | Reserved    |
| 0x26    | Reserved      | 7:0 | Reserved | 0x05    | R    | Reserved    |
| 0x27    | Reserved      | 7:0 | Reserved | 0x00    | RW   | Reserved    |
| 0x28    | Reserved      | 7:0 | Reserved | 0x00    | RW   | Reserved    |
| 0x29    | Reserved      | 7:0 | Reserved | 0x20    | R    | Reserved    |
| 0x2A    | Reserved      | 7:0 | Reserved | 0x40    | RW   | Reserved    |
| 0x2B    | Reserved      | 7:0 | Reserved | 0x89    | RW   | Reserved    |
| 0x2C    | Reserved      | 7:0 | Reserved | 0x0B    | RW   | Reserved    |
| 0x2D    | Reserved      | 7:0 | Reserved | 0x20    | RW   | Reserved    |
| 0x2E    | Reserved      | 7:0 | Reserved | 0x00    | R    | Reserved    |



SNLS534D-APRIL 2016-REVISED JUNE 2018

| Address | Register Name                  | Bit | Field        | Default    | Туре | Description                                                                                                                                                                                            |                                                                                                                                                                                     |
|---------|--------------------------------|-----|--------------|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x2F    | Reserved                       | 7:0 | Reserved     | 0x00       | RW   | Reserved                                                                                                                                                                                               |                                                                                                                                                                                     |
|         | OUT0 Output<br>Control         | 7   | tx0_mute_ov  |            | RW   | OUT0 Mute Override Control<br>0 = Disable OUT0 Mute Override Control<br>1 = Enable OUT0 Mute Override Control by value in Reg<br>0x30[6].                                                              |                                                                                                                                                                                     |
|         |                                | 6   | tx0_mute_val |            | RW   | 0 = Normal Operation<br>1 = Mute OUT0 if Reg 0x30[7] = 1                                                                                                                                               |                                                                                                                                                                                     |
| 0x30    |                                |     | 5            | tx0_vod_ov | 0x0A | RW                                                                                                                                                                                                     | OUT0 VOD Override Control<br>0 = VOD settings for OUT0 determined by VOD_DE pin<br>1 = Override VOD pin settings for OUT0. VOD settings for<br>OUT0 are controlled by Reg 0x30[2:0] |
|         |                                | 4:3 | Reserved     |            | RW   | Reserved                                                                                                                                                                                               |                                                                                                                                                                                     |
|         |                                | 2:0 | tx0_vod      |            | RW   | VOD settings with DE = 0 for OUT0 if Reg 0x30[5] = 1. See Figure 9.                                                                                                                                    |                                                                                                                                                                                     |
|         |                                | 7   | Reserved     |            | RW   | Reserved                                                                                                                                                                                               |                                                                                                                                                                                     |
|         | OUT0<br>De-Emphasis<br>Control | 6   | tx0_dem_ov   |            | RW   | OUT0 De-Emphasis Override Control<br>0 = De-emphasis for OUT0 determined by VOD_DE pin<br>1 = Override De-emphasis settings for OUT0. De-emphasis<br>settings for OUT0 are controlled by Reg 0x31[2:0] |                                                                                                                                                                                     |
| 0x31    |                                | 5   | tx0_PD_ov    | 0x01       | RW   | OUT0 Power Down Override Control<br>0 = Disable OUT0 Power Down Override Control<br>1 = Enable OUT0 Power Down Override Control by value in<br>Reg 0x31[4].                                            |                                                                                                                                                                                     |
|         |                                | 4   | tx0_PD       |            | RW   | 0 = Normal Operation<br>1 = Power Down OUT0 if Reg 0x31[5] = 1                                                                                                                                         |                                                                                                                                                                                     |
|         |                                | 3   | Reserved     |            | RW   | Reserved                                                                                                                                                                                               |                                                                                                                                                                                     |
|         |                                | 2:0 | tx0_dem      |            | RW   | De-emphasis settings for OUT0 if Reg 0x31[6] = 1. See Figure 10.                                                                                                                                       |                                                                                                                                                                                     |
|         |                                | 7   | tx1_mute_ov  |            | RW   | OUT1 Mute Override Control<br>0 = Disable OUT1 Mute Override Control<br>1 = Enable OUT1 Mute Override Control by value in Reg<br>0x32[6].                                                              |                                                                                                                                                                                     |
|         |                                | 6   | tx1_mute_val |            | RW   | 0 = Normal Operation<br>1 = Mute OUT1 if Reg 0x32[7] = 1                                                                                                                                               |                                                                                                                                                                                     |
| 0x32    | OUT1 Output<br>Control         | 5   | tx1_vod_ov   | 0x0A       | RW   | OUT1 VOD Override Control<br>0 = VOD settings for OUT1 determined by VOD_DE pin<br>1 = Override VOD pin settings for OUT1. VOD settings for<br>OUT1 are controlled by Reg 0x32[2:0]                    |                                                                                                                                                                                     |
|         |                                | 4:3 | Reserved     |            | RW   | Reserved                                                                                                                                                                                               |                                                                                                                                                                                     |
|         |                                | 2:0 | tx1_vod      |            | RW   | VOD settings with DE = 0 for OUT1 if Reg $0x32[5] = 1$ . See Figure 9.                                                                                                                                 |                                                                                                                                                                                     |
|         | OUT1<br>De-Emphasis<br>Control | 7   | Reserved     | 4          | RW   | Reserved                                                                                                                                                                                               |                                                                                                                                                                                     |
|         |                                | 6   | tx1_dem_ov   |            | RW   | OUT1 De-Emphasis Override Control<br>0 = De-emphasis for OUT1 determined by VOD_DE pin<br>1 = Override De-emphasis settings for OUT1. De-emphasis<br>settings for OUT1 are controlled by Reg 0x33[2:0] |                                                                                                                                                                                     |
| 0x33    |                                | 5   | tx1_PD_ov    | 0x11       | RW   | OUT1 Power Down Override Control<br>0 = Disable OUT1 Power Down Override Control<br>1 = Enable OUT1 Power Down Override Control by value in<br>Reg 0x33[4].                                            |                                                                                                                                                                                     |
|         |                                | 4   | tx1_PD       |            | RW   | 0 = Normal Operation<br>1 = Power Down OUT1 if Reg 0x33[5] = 1                                                                                                                                         |                                                                                                                                                                                     |
|         |                                | 3   | Reserved     |            | RW   | Reserved                                                                                                                                                                                               |                                                                                                                                                                                     |
|         |                                | 2:0 | tx1_dem      |            | RW   | De-emphasis settings for OUT1 if Reg 0x33[6] = 1. See Figure 10.                                                                                                                                       |                                                                                                                                                                                     |
| 0x34    | Reserved                       | 7:0 | Reserved     | 0x17       | RW   | Reserved                                                                                                                                                                                               |                                                                                                                                                                                     |
| 0x35    | Reserved                       | 7:0 | Reserved     | 0x61       | RW   | Reserved                                                                                                                                                                                               |                                                                                                                                                                                     |
| 0x36    | Reserved                       | 7:0 | Reserved     | 0x02       | RW   | Reserved                                                                                                                                                                                               |                                                                                                                                                                                     |
| 0x37    | Reserved                       | 7:0 | Reserved     | 0x00       | RW   | Reserved                                                                                                                                                                                               |                                                                                                                                                                                     |

Copyright © 2016–2018, Texas Instruments Incorporated

Submit Documentation Feedback 35

#### LMH1226

Address

0x38

0x54

36

Reserved

7:0

Reserved

SNLS534D-APRIL 2016-REVISED JUNE 2018

**Register Name** 

Reserved

Bit

7:0

Field

Reserved

| 0x39 | Reserved  | 7:0 | Reserved  | 0x00 | RW | Reserved |
|------|-----------|-----|-----------|------|----|----------|
| 0x3A | Reserved  | 7:0 | Reserved  | 0x00 | RW | Reserved |
| 0x3B | Reserved  | 7:0 | Reserved  | 0x00 | RW | Reserved |
| 0x3C | Reserved  | 7:0 | Reserved  | 0x00 | RW | Reserved |
| 0x3D | Reserved  | 7:0 | Reserved  | 0x7F | RW | Reserved |
| 0x3E | Reserved  | 7:0 | Reserved  | 0x00 | RW | Reserved |
| 0x3F | Reserved  | 7:0 | Reserved  | 0x00 | RW | Reserved |
| 0x40 | Reserved  | 7:0 | Reserved  | 0x00 | R  | Reserved |
| 0x41 | Reserved  | 7:0 | Reserved  | 0x00 | R  | Reserved |
| 0x42 | Reserved  | 7:0 | Reserved  | 0x00 | R  | Reserved |
| 0x43 | Reserved  | 7:0 | Reserved  | 0x00 | R  | Reserved |
| 0x44 | Reserved  | 7:0 | Reserved  | 0x00 | R  | Reserved |
| 0x45 | Reserved  | 7:0 | Reserved  | 0x00 | R  | Reserved |
| 0x46 | Reserved  | 7:0 | Reserved  | 0x00 | R  | Reserved |
| 0x47 | Reserved  | 7:0 | Reserved  | 0x00 | R  | Reserved |
| 0x48 | Reserved  | 7:0 | Reserved  | 0x00 | R  | Reserved |
| 0x49 | Reserved  | 7:0 | Reserved  | 0x01 | R  | Reserved |
| 0x4A | Reserved  | 7:0 | Reserved  | 0x00 | R  | Reserved |
| 0x4B | Reserved  | 7:0 | Reserved  | 0x00 | R  | Reserved |
| 0x4C | Reserved  | 7:0 | Reserved  | 0x00 | R  | Reserved |
| 0x4D | Reserved  | 7:0 | Reserved  | 0x00 | RW | Reserved |
| 0x4E | Reserved  | 7:0 | Reserved  | 0x00 | RW | Reserved |
| 0x4F | Reserved  | 7:0 | Reserved  | 0x00 | RW | Reserved |
| 0x50 | Reserved  | 7:0 | Reserved  | 0x00 | RW | Reserved |
| 0x51 | Reserved  | 7:0 | Reserved  | 0x00 | RW | Reserved |
| 0x52 | Reserved  | 7:0 | Reserved  | 0x00 | RW | Reserved |
| 0x53 | Reserved  | 7:0 | Reserved  | 0x00 | RW | Reserved |
| 0    | Decembrad | 7.0 | Decembrad |      | Б  | Deserved |

0x0F

R

Reserved

Default Type

RW

Reserved

0x00



Description

www.ti.com



### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

#### 8.1.1 General Guidance for SMPTE and 10 GbE Applications

SMPTE specifications define the use of AC coupling capacitors for transporting uncompressed serial data streams with heavy low frequency content. The use of  $4.7-\mu$ F AC coupling capacitors is recommended to avoid low frequency DC wander. SFF-8431 (SFP+) requires the 100- $\Omega$  signal to meet the electrical, return loss, jitter, and eye mask specifications. It is recommended to place the LMH1226 as close as possible to the 100- $\Omega$  SFP+ optical module in order to meet the specifications for SFF-8431. Refer to Table 9 for design guidelines.

#### 8.1.2 LMH1219 and LMH1226 Compatibility

The LMH1226 is pin compatible with LMH1219 (12G UHD cable equalizer with integrated reclocker). Both LMH1219 and LMH1226 devices support Single Supply Mode and Dual Supply Mode as shown in Figure 27 and Figure 28, respectively.

### 8.2 Typical Application

The LMH1226 is a multi-rate reclocker that supports SDI data rates up to 11.88 Gbps and 10 GbE. Figure 21 shows a typical implementation of the LMH1226 as a SDI reclocker. Signal from a FPGA or optical module is connected to the input port at IN1±. Equalized and reclocked data is output at OUT0± and OUT1± to a downstream video processor.





## **Typical Application (continued)**

#### 8.2.1 Design Requirements

| REQUIREMENTS                                                                                                                                                                                       |  |  |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| AC Coupling capacitors at IN1± should be $4.7$ - $\mu$ F capacitors. Choose small 0402 surface mount ceramic capacitors. This allows both SMPTE and 10 GbE data traffic.                           |  |  |  |  |  |  |  |
| Both OUT0± and OUT1± require AC coupling capacitors. Choose small 0402 surface mount ceramic capacitors. 4.7- $\mu$ F AC coupling capacitors are recommended.                                      |  |  |  |  |  |  |  |
| Decoupling capacitors are required to minimize power supply noise. Place 10- $\mu$ F and 1- $\mu$ F bulk capacitors close to each device. Place a 0.1- $\mu$ F capacitor close to each supply pin. |  |  |  |  |  |  |  |
| Place 1- $\mu F$ and 0.1- $\mu F$ surface mount ceramic capacitors as close as possible to the device VDD_LDO pin.                                                                                 |  |  |  |  |  |  |  |
| IN1±, OUT0± and OUT1± should be routed with coupled board traces with 100- $\Omega$ differential impedance.                                                                                        |  |  |  |  |  |  |  |
| Place SFP module within 1-2 inches of the LMH1226 to minimize insertion and return loss.                                                                                                           |  |  |  |  |  |  |  |
| Set MODE_SEL to Level-F (pin unconnected) for SPI. Set MODE_SEL to Level-L (connect 1 $k\Omega$ to VSS) for SMBus. SMBus is 3.3 V tolerant.                                                        |  |  |  |  |  |  |  |
|                                                                                                                                                                                                    |  |  |  |  |  |  |  |

#### Table 9. LMH1226 Design Requirements

#### 8.2.2 Detailed Design Procedure

The following general design procedure is recommended:

- 1. Select a suitable power supply voltage for the LMH1226. See Power Supply Recommendations for details.
- 2. Check that the power supply meets the DC and AC requirements in *Recommended Operating Conditions*.
- 3. Select the proper pull-high or pull-low resistors for IN\_OUT\_SEL and OUT\_CTRL for setting the signal path.
- Depending on the length and insertion loss of the output traces for OUT0± and OUT1±, select the proper pull-high or pull-low resistors for VOD\_DE to set the output amplitude and de-emphasis settings. Refer to Table 5 for details.
- 5. Follow all design requirements detailed in Table 9 to optimize LMH1226 performance.
- 6. For additional layout recommendations, refer to PCB Layout Guidelines.

#### 8.2.3 Recommended VOD and DEM Register Settings

Table 10 shows recommended output amplitude and de-emphasis register settings for most applications.

|                                                                               | C C                                                                           | 5          |          |
|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------|----------|
| VOD REG SETTING<br>OUT0±: 0x30[5]=1, 0x30[2:0]<br>OUT1±: 0x32[5]=1, 0x32[2:0] | DEM REG SETTING<br>OUT0±: 0x31[6]=1, 0x31[2:0]<br>OUT1±: 0x33[6]=1, 0x33[2:0] | VOD (mVpp) | DEM (dB) |
| 0                                                                             | 0                                                                             | 410        | 0        |
| 1                                                                             | 1                                                                             | 486        | -0.1     |
| 2                                                                             | 1                                                                             | 560        | -0.1     |
| 2                                                                             | 2                                                                             | 560        | -0.9     |
| 3                                                                             | 1                                                                             | 635        | -0.3     |
| 3                                                                             | 2                                                                             | 635        | -1.3     |
| 3                                                                             | 3                                                                             | 635        | -2.4     |
| 4                                                                             | 1                                                                             | 716        | -0.5     |
| 4                                                                             | 2                                                                             | 716        | -1.8     |
| 4                                                                             | 3                                                                             | 716        | -3.0     |
| 4                                                                             | 4                                                                             | 716        | -4.0     |
| 5                                                                             | 1                                                                             | 810        | -0.8     |
| 5                                                                             | 2                                                                             | 810        | -2.4     |
| 5                                                                             | 3                                                                             | 810        | -3.6     |
| 5                                                                             | 4                                                                             | 810        | -4.6     |

#### Table 10. VOD and DEM Register Settings



| VOD REG SETTING<br>OUT0±: 0x30[5]=1, 0x30[2:0]<br>OUT1±: 0x32[5]=1, 0x32[2:0] | DEM REG SETTING<br>OUT0±: 0x31[6]=1, 0x31[2:0]<br>OUT1±: 0x33[6]=1, 0x33[2:0] | : 0x31[6]=1, 0x31[2:0] VOD (mVpp) |      |  |
|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------|------|--|
| 5                                                                             | 5                                                                             | 810                               | -6.1 |  |
| 6                                                                             | 1                                                                             | 880                               | -1.0 |  |
| 6                                                                             | 2                                                                             | 880                               | -2.7 |  |
| 6                                                                             | 3                                                                             | 880                               | -4.0 |  |
| 6                                                                             | 4                                                                             | 880                               | -5.0 |  |
| 6                                                                             | 5                                                                             | 880                               | -6.5 |  |
| 7                                                                             | 1                                                                             | 973                               | -1.2 |  |
| 7                                                                             | 2                                                                             | 973                               | -3.1 |  |
| 7                                                                             | 3                                                                             | 973                               | -4.6 |  |
| 7                                                                             | 4                                                                             | 973                               | -5.7 |  |
| 7                                                                             | 5                                                                             | 973                               | -7.1 |  |

#### 8.2.4 Application Performance Plots

The LMH1226 performance was measured with the test setup shown in Figure 22.



Figure 22. Test Setup for LMH1226 PCB Equalizer (IN1±)

The eye diagrams in this subsection show how the LMH1226 improves overall signal integrity in the data path for 100- $\Omega$  differential FR4 PCB trace at IN1.



LMH1226 SNLS534D – APRIL 2016–REVISED JUNE 2018





www.ti.com



### 9 Power Supply Recommendations

The LMH1226 is designed to provide flexibility in supply rails. There are two ways to power the LMH1226:

- Single Supply Mode (2.5 V): This mode offers ease of use, with the internal circuitry receiving power from the on-chip 1.8 V regulator. In this mode, 2.5 V is applied to VDD\_CDR, VIN, and VDDIO. See Figure 27 for more details.
- Dual Supply Mode (2.5 V and 1.8 V): This mode provides lower power consumption. In this mode, 1.8 V is connected to both VIN and VDD\_LDO. VDD\_CDR, and VDDIO are powered from a 2.5 V supply. See Figure 28 for more details.
- When Dual Supply Mode is used, the 2.5 V supply for VDD\_CDR and VDDIO should be powered *before or at the same time as* the 1.8 V supply that powers VIN and VDD\_LDO.



Figure 27. Typical Connection for Single 2.5 V Supply



Figure 28. Typical Connection for Dual 2.5 V and 1.8 V Supply

For power supply de-coupling,  $0.1-\mu$ F surface-mount ceramic capacitors are recommended to be placed close to each VDD\_CDR, VIN, VDD\_LDO, and VDDIO supply pin to VSS. Larger bulk capacitors (for example, 10  $\mu$ F and 1  $\mu$ F) are recommended for VDD\_CDR and VIN. Good supply bypassing requires low inductance capacitors. This can be achieved through an array of multiple small body size surface-mount bypass capacitors in order to keep low supply impedance. Better results can be achieved through the use of a buried capacitor formed by a VDD and VSS plane separated by 2-4 mil dielectric in a printed circuit board.

## 10 Layout

### 10.1 PCB Layout Guidelines

The following guidelines are recommended for designing the board layout for the LMH1226:

1. Choose a suitable board stack-up that supports  $100-\Omega$  differential trace routing on the board's top layer. This is typically done with a Layer 2 ground plane reference for the  $100-\Omega$  differential traces.



### PCB Layout Guidelines (continued)

- Place anti-pad (ground relief) on the power and ground planes directly under the 4.7-μF AC coupling capacitor and IC landing pads to minimize parasitic capacitance. The size of the anti-pad depends on the board stack-up and can be determined by a 3-dimension electromagnetic simulation tool.
- 3. Keep trace length within 1-2 inches between the SFP module and IN1±. This minimizes insertion loss and return loss.
- 4. Use coupled differential traces with 100-Ω impedance for signal routing to IN1±, OUT0± and OUT1±. They are usually 5-8 mil trace width reference to a ground plane at Layer 2.
- 5. The exposed pad EP of the package should be connected to the ground plane through an array of vias. These vias are solder-masked to avoid solder flowing into the plated-through holes during the board manufacturing process.
- 6. Connect each supply pin (VDD\_CDR, VIN, VDDIO, VDD\_LDO) to the power or ground planes with a short via. The via is usually placed tangent to the supply pins' landing pads with the shortest trace possible.
- 7. Power supply bypass capacitors should be placed close to the supply pins. They are commonly placed at the bottom layer and share the ground of the EP.

### 10.2 Layout Example

The following example demonstrates the high speed signal trace routing to the LMH1226.

1. Anti-pad under passive components.

- 2. 100- $\Omega$  coupled trace.
- 3. Vias with solder mask.



Figure 29. LMH1226 PCB Layout Example



### **11** Device and Documentation Support

#### 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### **11.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| LMH1226RTWR      | ACTIVE        | WQFN         | RTW                | 24   | 3000           | RoHS & Green    | SN                                   | Level-3-260C-168 HR  | -40 to 85    | L1226A2                 | Samples |
| LMH1226RTWT      | ACTIVE        | WQFN         | RTW                | 24   | 250            | RoHS & Green    | SN                                   | Level-3-260C-168 HR  | -40 to 85    | L1226A2                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

10-Dec-2020



## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *Al | l dimensions are nominal |      |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----|--------------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|     | Device                   | •    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|     | LMH1226RTWR              | WQFN | RTW                | 24 | 3000 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
|     | LMH1226RTWT              | WQFN | RTW                | 24 | 250  | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

9-Aug-2022



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMH1226RTWR | WQFN         | RTW             | 24   | 3000 | 356.0       | 356.0      | 35.0        |
| LMH1226RTWT | WQFN         | RTW             | 24   | 250  | 208.0       | 191.0      | 35.0        |

# **RTW0024A**



## **PACKAGE OUTLINE**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **RTW0024A**

## **EXAMPLE BOARD LAYOUT**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



## **RTW0024A**

# **EXAMPLE STENCIL DESIGN**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated