### Features

- Supply Voltage: 8.5 V
- RF Frequency Range: 1400 MHz to 1550 MHz
- IF Frequency Range: 150 MHz to 250 MHz
- Enhanced IM3 Rejection
- Overall Gain Control Range: 30 dB Typically
- DSB Noise Figure: 10 dB
- Gain-controlled Amplifier and L-band Mixer
- Power-down Function for the Analog Part
- On-chip Gain-control Circuitry
- On-chip VCO, Typical Frequency 1261.568 MHz
- Internal VCO Can Be Overdriven by an External LO
- On-chip Frequency Synthesizer
  - Fixed LO Divider Factor: 2464
  - Nine Selectable Reference Divider Factors : 32, 33, 35, 36, 48, 49, 63, 64, 65
  - A Reference Oscillator (Can Be Overdriven by an External Reference Signal)
  - Tristate Phase Detector with Programmable Charge Pump
  - Programmable Deactivation of Tuning Output
  - Lock-status Indication
  - Test Interface

Electrostatic sensitive device. Observe precautions for handling.



### Description

The U2730B-N is a monolithically integrated L-band down-converter circuit fabricated with Atmel's advanced UHF5S technology. This IC covers all functions of an L-band down-converter in a DAB receiver. The device includes a gain-controlled amplifier, a gain-controlled mixer, an output buffer, a gain control block, a power save function for the analog part, an L-band oscillator and a complete frequency syntheziser unit. The frequency syntheziser block consists of a reference oscillator/buffer, a reference divider, an RF divider, a tri-state phase detector, a loop filter amplifier, a lock detector, a programmable charge pump, a test interface and a control interface.



L-band Down-converter for DAB Receivers

# U2730B-N

# Preliminary

4719A-DAB-05/03





#### Figure 1. Block Diagram



### **Pin Configuration**

Figure 2. Pinning SSO28







# **Pin Description**

| Pin                        | Symbol | Function                                                            |
|----------------------------|--------|---------------------------------------------------------------------|
| 1                          | PSM    | Power save mode                                                     |
| 2                          | SI2    | Control input                                                       |
| 3                          | VCC1   | Supply voltage VCO                                                  |
| 4                          | VREF   | Reference pin of VCO                                                |
| 5                          | TANK   | Tank pin of VCO                                                     |
| 6, 7, 8, 21,<br>22, 23, 24 | GND    | Ground                                                              |
| 9                          | VCC2   | Supply voltage PLL                                                  |
| 10                         | CI     | Control input                                                       |
| 11                         | TI     | Test interface                                                      |
| 12                         | CD     | Active filter output                                                |
| 13                         | PD     | Tristate charge pump output                                         |
| 14                         | PLCK   | Lock-indication output (open collector)                             |
| 15                         | OSCB   | Input of internal oscillator/buffer                                 |
| 16                         | OSCE   | Output of internal oscillator/buffer                                |
| 17                         | TH     | Threshold voltage of comparator                                     |
| 18                         | AGC    | Charge-pump output of comparator, AGC input for amplifier and mixer |
| 19                         | IF     | Intermediate frequency output                                       |
| 20                         | VCC3   | Supply voltage                                                      |
| 25                         | NRF    | RF input (inverted)                                                 |
| 26                         | RF     | RF input                                                            |
| 27                         | SI1    | Control input                                                       |
| 28                         | VCC4   | Supply voltage                                                      |

# **Functional Description**

| ·                                          | The U2730B-N is an L-band down-converter circuit covering a gain-controlled amplifier, a gain-controlled mixer, an output buffer, a gain control circuitry, an L-band oscillator and a frequency synthesizer block. Designed for applications in a DAB receiver, the circuit down-converts incoming L-band signals in the frequency range of 1452 MHz to 1492 MHz to an IF frequency in a range of 190 MHz to 230 MHz which can be handled by a subsequent DAB tuner. A block diagram of this circuit is shown in Figure 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Gain-controlled Amplifier                  | RF signals applied to the 'RF' input pin are amplified by a gain-controlled amplifier. The complementary pin NRF is not internally blocked, it is recommended to block this pin carefully by an external capacitor. The gain-control voltage is generated by an internal gain-control circuitry. The output signal of this amplifier is fed to a gain-controlled mixer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Gain-controlled Mixer<br>and Output Buffer | The purpose of this mixer is to down-convert the L-band signal in the frequency range of 1452 MHz to 1492 MHz to an IF frequency in the range of about 190 MHz to 230 MHz. Like the amplifier, the gain of the mixer is controlled by the gain-control circuitry. The IF signal is buffered and filtered by a one-pole low-pass filter at a 3 dB frequency of about 500 MHz, and then it is fed to the single-ended output pin IF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Gain-control Circuitry                     | The gain-control circuitry measures the signal power, compares it with a certain power level and generates control voltages for the gain-controlled amplifier and mixer. An equivalent circuit of this functional block is shown in Figure 6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                            | In order to meet this functionality, the output signal of the buffer amplifier is weakly band-pass filtered (transition range of about 60 MHz to 550 MHz), rectified, low-pass filtered and fed to a comparator whose threshold can be defined by an external resistor, RTH, at pin TH. By varying the value of this resistor, a power threshold of about -33 dBm to -20 dBm can be selected. In order to achieve a good intermodulation ratio, it is recommended to keep the power threshold below -25 dBm. An appropriate application is shown in Figure 3. Depending on the selection made by the comparator, a charge pump charges or discharges a capacitor which is applied to the AGC pin. By varying this capacitor, different time constants of the AGC loop can be realized. The voltage arising at the AGC pin is used to control the gain setting of the gain-controlled amplifier and mixer. The voltage at pin AGC is in the range of 5.75 V for maximum gain and 0.3 V for minimum gain. This voltage can be use to control a dual-gate GaAs-FET in front of the U2730B-N to achieve an extended AGC range. By applying an external voltage to the AGC pin, the internal AGC loop can be overdriven. |
| Voltage-controlled<br>Oscillator           | A voltage-controlled oscillator supplies a LO signal to the mixer. An equivalent circuit of this oscillator is shown in Figure 7. In the application circuits Figure 8 and Figure 9, a ceramic coaxial resonator is applied to the oscillator's TANK and VREF pins. It should be noted that $V_{ref}$ has to be blocked carefully. Figure 9 shows a different application where the oscillator is overdriven by an external oscillator. In any case, a DC path at a low impedance must be established between the TANK and VREF pins. The output signal of the oscillator is fed to the LO divider block of the frequency synthesizer unit which locks the VCO's frequency on the frequency of a reference oscillator. Figure 5 shows the typical phase-noise performance of the oscillator in locked state.                                                                                                                                                                                                                                                                                                                                                                                                        |



| R |
|---|

# Overall Properties of the<br/>Signal PathThe overall gain of this circuit amounts to 24 dB, the gain-control range is about 30 dB.<br/>With a new AGC concept in the amplifier and mixer, the U2730B-N reaches better inter-<br/>modulation distances (DIM3) at higher IF output power levels.

- **Power Save Mode** For VPSM > 2 V (pin 1) the power consumption in the analog part (gain-controlled amplifier and mixer and gain-controlled circuitry) is reduced by 80%. The VCO and the PLL is not influenced by the power-down mode.
- **Frequency Synthesizer** The frequency synthesizer block consists of a reference oscillator, a reference divider, a LO divider in order to divide the frequency of the internal oscillator, a tri-state phase detector, a lock detector, a programmable charge pump, a loop filter amplifier, a control interface and a test interface. The control interface is accessed by three control pins, CI, SI1 and SI2. The test interface provides test signals which represent output signals of the reference and the LO divider.

The purpose of this unit is to lock the frequency  $f_{VCO}$  of the internal VCO on the frequency  $f_{ref}$  of the reference signal applied to the input pin OSCB phase-locked loop according to the following relation:

 $f_{VCO} = SF \times f_{ref} / SF_{ref}$ 

where: SF = 2464,

 ${\rm SF}_{\rm ref}$  is the scaling factor of the reference divider according to Table 1

| Voltage at Pin SI1 | Voltage at Pin SI2 | SF <sub>ref</sub> | Reference Oscillator<br>Frequency |
|--------------------|--------------------|-------------------|-----------------------------------|
| GND                | OPEN               | 36                | 18.432 MHz                        |
| GND                | VCC                | 33                | -                                 |
| GND                | GND                | 48                | 24.576 MHz                        |
| OPEN               | OPEN               | 65                | -                                 |
| OPEN               | VCC                | 63                | -                                 |
| OPEN               | GND                | 64                | 32.768 MHz                        |
| VCC                | OPEN               | 35                | 17.920 MHZ                        |
| VCC                | VCC                | 32                | 16.384 MHz                        |
| VCC                | GND                | 49                | -                                 |

Table 1. Scaling Factors of the Reference Frequency

#### **Reference Oscillator**

An on-chip crystal oscillator generates the reference signal which is fed to the reference divider. By connecting a quartz crystal to pins OSCE and OSCB according to Figure 10, this oscillator generates a highly stable reference signal. The U2731B (Atmel's one-chip front-end IC) offers the reference signal at pin FREF. This reference signal (LC-filtered to suppress harmonics) can be used to overdrive the oscillator. In this application (see Figure 11) the reference signal has to be applied to the pin OSCB and the pin OSCE must be left open.

| Reference Divider                                   | <ul> <li>Nine different scaling factors of the reference divider can be selected by different voltage settings at the input pins SI1, SI2: 32, 33<sup>(1)</sup>, 35, 36, 48, 49<sup>(1)</sup>, 65<sup>(1)</sup>, 64, 63<sup>(1)</sup>. The reference divider factors result in reference oscillator frequencies shown in Table 1.</li> <li>Note: 1. These scaling factors result in an output frequency of the reference divider of 512 kHz. If harmonics of the Bd. 3 VCO are falling in the L-band reception band, this spurious can influence the AGC of U2730B-N. That could be a problem for small incoming signals. In this case it is possible to switch the reference divider from nref to nref+1.</li> </ul> |
|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LO Divider                                          | The LO divider is operated at the fixed division ratio 2464. Assuming the settings described in the section "Reference Divider", the oscillator's frequency is controlled to be 1261.568 MHz in locked state and the output frequency of the RF divider is 512 kHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Phase Comparator,<br>Charge Pump and Loop<br>Filter | The tri-state phase detector causes the charge pump to source or to sink current at the output pin PD depending on the phase relation of its input signals which are provided by the reference and the RF divider respectively. By means of the control pin CI, two different values of this current can be selected, and furthermore the charge-pump current can be switched off.                                                                                                                                                                                                                                                                                                                                    |
|                                                     | The input of the high-gain amplifier (output pin CD) which is implemented in order to construct a loop filter, as shown in the application circuit, can be switched to GND by means of the control pin CI (see Table 2). In the application circuit, the loop filter is completed by connecting the pins PD and CD by an appropriate RC network.                                                                                                                                                                                                                                                                                                                                                                      |
| Lock Detector                                       | An internal lock detector checks if the phase difference of the input signals of the phase detector is smaller than approximately 250 ns in seven subsequent comparisons. If a phase lock is detected, the open collector output pin PLCK is set to HIGH. It should be noted that the output current of this pin must be limited by external circuitry as it is not limited internally. If the voltage at the control pin CI is chosen to be half the supply voltage, or if this control pin is left open, the lock-detector function is deactivated and the logical value of the PLCK output is undefined.                                                                                                           |
| Test Interface                                      | If the input control pin CI is left open (high impedance state), a test signal which moni-<br>tors the output frequency of the reference divider appears at the output pin TI.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                     | In analogy to the reference divider a test signal which monitors the output frequency of the RF divider appears at the test interface output pin TI if the input control pin CI is connected to VCC/2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

| CI    | PD               | PLCK      | ТІ                |
|-------|------------------|-----------|-------------------|
| GND   | 200 µA           | ok        | -                 |
| Vs    | 300 µA           | ok        | -                 |
| VCC/2 | 0 μΑ             | Undefined | RF divider        |
| Open  | Connected to GND | Undefined | Reference divider |

Table 2. Control Interface (CI) Settings





### **Absolute Maximum Ratings**

| Parameters                                                    | Pins            | Symbol            | Value        | Unit             |
|---------------------------------------------------------------|-----------------|-------------------|--------------|------------------|
| Supply voltage                                                | 3, 9, 20 and 28 | V <sub>cc</sub>   | -0.3 to +9.5 | V                |
| RF input voltage                                              | 25 and 26       | V <sub>RF</sub>   | 750          | mV <sub>pp</sub> |
| Voltage at pin AGC                                            | 18              | V <sub>AGC</sub>  | 0.5 to 6     | V                |
| Voltage at pin TH                                             | 17              | V <sub>TH</sub>   | -0.3 to +4.0 | V                |
| Input voltage at pin TANK<br>(internal oscillator overdriven) | 5               | V <sub>TANK</sub> | 1            | V <sub>pp</sub>  |
| Current at IF output                                          | 19              | I <sub>IF</sub>   | 4.0          | mA               |
| Reference input voltage (diff.)                               | 15              | OSCB              | 1            | V <sub>pp</sub>  |
| Control input voltage                                         | 1, 2, 10 and 27 | CI, SI1, SI2, PD  | -0.3 to +9.5 | V                |
| PLCK output current                                           | 14              | I <sub>PLCK</sub> | 0.5          | mA               |
| PLCK output voltage                                           | 14              | V <sub>PLCK</sub> | -0.3 to +5.5 | V                |
| Junction temperature                                          |                 | Tj                | 125          | °C               |
| Storage temperature                                           |                 | T <sub>stg</sub>  | -40 to +125  | °C               |

### **Operating Range**

| Parameters          | Pins            | Symbol           | Value      | Unit |
|---------------------|-----------------|------------------|------------|------|
| Supply voltage      | 3, 9, 20 and 28 | V <sub>CC</sub>  | 8 to 9.35  | V    |
| Ambient Temperature |                 | T <sub>amb</sub> | -40 to +85 | °C   |

### **Thermal Resistance**

| Parameters                    | Symbol            | Value | Unit |
|-------------------------------|-------------------|-------|------|
| Junction ambient SSO28 (mod.) | R <sub>thJA</sub> | 50    | K/W  |

### **Electrical Characteristics**

Operating conditions:  $V_{CC} = 8.5 \text{ V}$ ,  $T_{amb} = 25^{\circ}\text{C}$ , see application circuit (Figure 8), unless otherwise specified

| No. | Parameters                               | Test Conditions                                                                | Pin                   | Symbol             | Min.     | Тур.     | Max. | Unit     | Type*  |
|-----|------------------------------------------|--------------------------------------------------------------------------------|-----------------------|--------------------|----------|----------|------|----------|--------|
|     | Supply current (max. gain)               | p <sub>RF</sub> = -60 dBm<br>V <sub>PSM</sub> < 0.5 V                          |                       | I <sub>S,MAX</sub> |          | 40       | 48   | mA       | А      |
|     | Supply current (min. gain)               | p <sub>RF</sub> = -10 dBm<br>V <sub>PSM</sub> < 0.5 V                          |                       | I <sub>S,MIN</sub> |          | 41       | 50   | mA       | В      |
|     | Supply current<br>(power save mode)      | p <sub>RF</sub> = -10 dBm<br>V <sub>PSM</sub> > 2 V                            |                       | I <sub>S,PD</sub>  |          | 20       | 24   | mA       | А      |
|     | Amplifier Mixer Pin 26                   |                                                                                | <b>26</b> → <b>19</b> |                    |          |          |      |          | -      |
|     | Maximum conversion gain                  | p <sub>RF</sub> = -60 dBm                                                      |                       | g <sub>c,max</sub> | 20       | 24       |      | dB       | Α      |
|     | Minimum conversion gain                  | p <sub>RF</sub> = -15 dBm                                                      |                       | g <sub>c,min</sub> |          | -8       |      | dB       | В      |
|     | AGC range                                |                                                                                |                       | $\Delta g_c$       | 28       | 32       |      | dB       | А      |
|     | Third order 2 tone intermodulation ratio | $p_{RF1} + p_{RF2} = -10 \text{ dBm}$<br>$p_{RF1} + p_{RF2} = -15 \text{ dBm}$ |                       | dim3               | 30<br>35 | 35<br>40 |      | dB<br>dB | B<br>A |

\*) Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

### **Electrical Characteristics (Continued)**

Operating conditions:  $V_{CC} = 8.5 \text{ V}$ ,  $T_{amb} = 25^{\circ}\text{C}$ , see application circuit (Figure 8), unless otherwise specified

| ). | Parameters                        | Test Conditions                                                                                                                                                                                                            | Pin | Symbol                 | Min. | Тур.                                               | Max. | Unit              | Туре |
|----|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------|------|----------------------------------------------------|------|-------------------|------|
|    | DSB noise figure<br>(50-Ω system) | Maximum gain<br>Minimum gain                                                                                                                                                                                               |     | NF                     |      | 10<br>30                                           |      | dB<br>dB          | D    |
|    | RF Input                          |                                                                                                                                                                                                                            | 26  |                        |      |                                                    |      |                   |      |
|    | Frequency range                   |                                                                                                                                                                                                                            |     | f <sub>in,RF</sub>     | 1400 |                                                    | 1550 | MHz               | С    |
|    | Maximum input power               | dim $3 \ge 20 \text{ dB}$                                                                                                                                                                                                  |     | p <sub>in,max,RF</sub> |      | -6                                                 |      | dBm               | С    |
|    | Input impedance                   |                                                                                                                                                                                                                            |     | Z <sub>in,RF</sub>     |      | 200    1                                           |      | Ω∥pF              | D    |
|    | IF Output                         |                                                                                                                                                                                                                            | 19  | 4                      |      |                                                    |      | 1                 |      |
|    | Frequency range                   |                                                                                                                                                                                                                            |     | f <sub>out,IF</sub>    | 150  |                                                    | 250  | MHz               | С    |
|    | Output impedance                  |                                                                                                                                                                                                                            |     | Z <sub>out,IF</sub>    |      | 50                                                 |      | Ω                 | D    |
|    | Voltage standing wave ratio       |                                                                                                                                                                                                                            |     | VSWRIF                 |      | 2.0                                                |      |                   | D    |
|    | Gain Control                      | 1                                                                                                                                                                                                                          |     |                        |      |                                                    |      |                   |      |
|    | Threshold adjustment              | External resistor                                                                                                                                                                                                          | 17  | R <sub>TH</sub>        |      | 100                                                |      | kΩ                | D    |
|    | Charge pump ourrent               | p <sub>RF</sub> = -10 dBm<br>V <sub>AGC</sub> = 3.5 V                                                                                                                                                                      | 18  | I <sub>CP,P</sub>      | 75   | 100                                                | 125  | μΑ                | А    |
|    | Charge pump current               | p <sub>RF</sub> = -60 dBm<br>V <sub>AGC</sub> = 3.5 V                                                                                                                                                                      |     | I <sub>CP,N</sub>      | -125 | -100                                               | -75  | μΑ                | А    |
|    | Minimum gain control<br>voltage   | p <sub>RF</sub> = -10 dBm                                                                                                                                                                                                  | 18  | V <sub>AGCmin</sub>    |      | 0.1                                                | 0.6  | V                 | A    |
|    | Maximum gain control<br>voltage   | p <sub>RF</sub> = -60 dBm                                                                                                                                                                                                  | 18  | V <sub>AGC</sub> max   | 5.5  | 5.75                                               |      | V                 | A    |
|    | VCO                               |                                                                                                                                                                                                                            | 5   |                        |      |                                                    |      |                   |      |
|    | Frequency                         |                                                                                                                                                                                                                            |     | f <sub>LO</sub>        | 1000 | 1261.568                                           | 1500 | MHz               |      |
|    | Phase noise                       | 1 kHz distance                                                                                                                                                                                                             |     | L <sub>1kHz</sub>      |      | -75                                                |      | dBc/Hz            | С    |
|    | Minimum input power               | VCO over-driven, see                                                                                                                                                                                                       |     | р <sub>LO,MIN</sub>    |      | -11                                                |      | dBm               | С    |
|    | Maximum input power               | "Application Circuit"<br>(Figure 8)                                                                                                                                                                                        |     | p <sub>LO,MAX</sub>    |      | -5                                                 |      | dBm               | С    |
|    | Frequency Synthesizer             |                                                                                                                                                                                                                            | -   |                        |      |                                                    |      |                   |      |
|    | RF divide factor                  |                                                                                                                                                                                                                            |     | SF                     |      | 2464                                               |      |                   | Α    |
|    | Reference divide factor           | SI1 = GND, SI2 = GND<br>SI1 = GND, SI2 = VCC<br>SI1 = GND, SI2 = open<br>SI1 = VCC, SI2 = GND<br>SI1 = VCC, SI2 = VCC<br>SI1 = VCC, SI2 = open<br>SI1 = open, SI2 = GND<br>SI1 = open, SI2 = VCC<br>SI1 = open, SI2 = open |     | SF <sub>ref</sub>      |      | 48<br>33<br>36<br>49<br>32<br>35<br>64<br>63<br>65 |      |                   | А    |
|    | Input frequency range             |                                                                                                                                                                                                                            |     | f <sub>ref</sub>       | 5    |                                                    | 50   | MHz               | С    |
|    | Input sensitivity                 |                                                                                                                                                                                                                            | 15  | V <sub>refs</sub>      |      |                                                    | 30   | mV <sub>rms</sub> | С    |
|    | Maximum input signal              |                                                                                                                                                                                                                            | 15  | V <sub>refmax</sub>    |      | 300                                                |      | mV <sub>rms</sub> | С    |
|    | Input impedance                   | Single-ended                                                                                                                                                                                                               |     | Z <sub>ref</sub>       |      | 2.7k    2.5                                        |      | kΩ    pF          | D    |

\*) Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter



### **Electrical Characteristics (Continued)**

Operating conditions: V<sub>CC</sub> = 8.5 V, T<sub>amb</sub> = 25°C, see application circuit (Figure 8), unless otherwise specified

| lo. | Parameters                   | Test Conditions                                                                                                                                 | Pin | Symbol                | Min. | Тур. | Max. | Unit             | Type*    |
|-----|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------|------|------|------|------------------|----------|
|     | Phase Detector               |                                                                                                                                                 |     |                       |      |      |      |                  |          |
|     | Charge-pump current          | Pin CI connected to GND                                                                                                                         | 13  | I <sub>PD2</sub>      | 160  | 200  | 240  | μA               | Α        |
|     |                              | Pin CI connected to VCC                                                                                                                         |     | I <sub>PD1</sub>      | 240  | 300  | 360  | μA               | Α        |
|     |                              | Pin CI connected to $V_{CC}/2$                                                                                                                  |     | I <sub>PD1,tri</sub>  |      |      | 100  | nA               | Α        |
|     | Output voltage PD            | Pin CI open, Pin                                                                                                                                | 13  | V <sub>PD</sub>       |      |      | 0.3  | V                | Α        |
|     | Internal reference frequency |                                                                                                                                                 |     | f <sub>PD</sub>       |      | 512  |      | kHz              | В        |
|     | Typical tuning voltage range |                                                                                                                                                 | 12  | V <sub>tune</sub>     | 0.3  |      | 5    | V                | С        |
|     | Lock Indication PLCK 14      |                                                                                                                                                 |     |                       |      |      |      |                  | <u> </u> |
|     | Leakage current              | V <sub>PLCK</sub> = 5.5 V                                                                                                                       |     | I <sub>PLCK</sub>     |      |      | 10   | μA               | Α        |
|     | Saturation voltage           | I <sub>PLCK</sub> = 0.25 mA                                                                                                                     |     | V <sub>PLCK,sat</sub> |      |      | 0.5  | V                | Α        |
|     | Control Inputs SI 2 and 27   |                                                                                                                                                 |     |                       |      |      |      |                  |          |
|     | Input voltage                | Pin connected to GND                                                                                                                            |     | VL                    | 0    |      | 0.1  | V <sub>CC</sub>  | Α        |
|     |                              | Pin open                                                                                                                                        |     | V <sub>M</sub>        |      | open |      |                  | Α        |
|     |                              | Pin connected to V <sub>CC</sub>                                                                                                                |     | V <sub>H</sub>        | 0.9  |      | 1    | V <sub>cc</sub>  | Α        |
|     | Control Input Cl 10          |                                                                                                                                                 |     |                       |      |      |      | -                |          |
|     | -<br>Input voltage           | Pin connected to GND                                                                                                                            |     | VL                    | 0    |      | 0.1  | V <sub>CC</sub>  | Α        |
|     |                              | Pin connected to V <sub>CC</sub> /2                                                                                                             |     | V <sub>M</sub>        |      | 0.5  |      | V <sub>cc</sub>  | Α        |
|     |                              | Pin open                                                                                                                                        |     | V <sub>open</sub>     |      | open |      |                  | Α        |
|     |                              | Pin connected to V <sub>CC</sub>                                                                                                                |     | V <sub>H</sub>        | 0.9  |      | 1    | V <sub>cc</sub>  | Α        |
|     | Test Interface TI 11         |                                                                                                                                                 |     |                       |      |      |      |                  |          |
|     | Reference test frequency     | Pin CI open                                                                                                                                     |     | f <sub>test,ref</sub> |      | 512  |      | kHz              | В        |
|     | LO test frequency            | Pin CI = VCC/2                                                                                                                                  |     | f <sub>test,LO</sub>  |      | 512  |      | kHz              | В        |
|     | Voltage swing                | $\label{eq:relation} \begin{split} & R_{load} \geq 1 \; M\Omega,  C_{load} \leq \\ & 15 \; pF,  Pin \; Cl \; open \; or \\ & VCC/2 \end{split}$ |     | Vsw                   |      | 400  |      | mV <sub>pp</sub> | с        |
|     | Power-save Mode PSM          |                                                                                                                                                 | 1   |                       |      |      | •    | •                | 4        |
|     |                              | PSM not active                                                                                                                                  |     | V <sub>PSM</sub>      |      |      | 0.6  | V                | Α        |
|     |                              | PSM active                                                                                                                                      |     | V <sub>PSM</sub>      | 2.0  |      |      | V                | Α        |

\*) Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

Example: reference divider factor = 35,  $f_{REF}$  = 17.92 MHz, charge-pump current = 200  $\mu$ A

U2730B-N

### Gain Control Charateristics

Operating conditions: V<sub>CC</sub> = 8.5 V, T<sub>amb</sub> = 27°C, f<sub>RF</sub> = 1490 MHz, F<sub>LO</sub> = 1261.568 MHz

Figure 3. IF Output Power (Pin 19)



Figure 4. Gain Control Voltage (Pin 11)







### Phase-noise Performance

Measurement conditions:

Values acquired at Pin 19 with HP 70000 spectrum analyzer. RF input (Pin 26) is blocked with 100 pF to GND.

A low phase-noise signal generator (Marconi 2042) was taken as PLL reference.

Figure 5. Phase-noise Performance operating Conditions:  $f_{REF} = 17.92$  MHz, -10 dB,  $I_{PD} = 200 \ \mu A$ 



# U2730B-N

### **Equivalent Circuits**

#### Figure 6. AGC Control Circuit











#### Figure 8. Application Circuit



### Application Circuit for External LO Signal

With an external LO signal it is possible to overdrive the VCO. In this case, the internal VCO acts as a LO buffer.

Figure 9. Application Circuit for External LO Signal



Figure 10. Reference Oscillator Operation











### **Ordering Information**

| Extended Type Number | Package | Remarks                                 |
|----------------------|---------|-----------------------------------------|
| U2730B-NFS           | SSO28   | Tube                                    |
| U2730B-NFSG1         | SSO28   | Taped and reeled according to IEC 286-3 |

### **Package Information**





#### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Atmel Operations**

Memory

2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### **Microcontrollers**

2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

#### *Biometrics/Imaging/Hi-Rel MPU/*

High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

*e-mail* literature@atmel.com

Web Site http://www.atmel.com

**Disclaimer:** Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

#### © Atmel Corporation 2003. All rights reserved.

Atmel® and combinations thereof are the registered trademarks of Atmel Corporation or its subsidiaries.

Other terms and product names may be the trademarks of others.



хM