

## RAD-TOLERANT CLASS-V REGULATING PULSE WIDTH MODULATOR

#### **FEATURES**

- QML-V Qualified, SMD 5962-89511
- Rad-Tolerant: 30 kRad (Si) TID (1)
- 8-V to 35-V Operation
- 5.1-V Buried Zener Reference Trimmed to ±0.75%
- 100-Hz to 400-kHz Oscillator Range
- Separate Oscillator Sync Terminal
- Adjustable Deadtime Control
- Internal Soft Start
- · Pulse-by-Pulse Shutdown
- Input Undervoltage Lockout With Hysteresis
- Latching PWM to Prevent Multiple Pulses
- Dual Source/Sink Output Drivers
- Low Cross Conduction Output Stage
- Tighter Reference Specifications

#### (1) Radiation tolerance is a typical value based upon initial device qualification with dose rate = 10 mrad/sec. Radiation Lot Acceptance Testing is available - contact factory for details.

#### DESCRIPTION

The UC1525B pulse width modulator integrated circuit is designed to offer improved performance and lowered external parts count when used in designing all types of switching power supplies. The on-chip 5.1-V buried zener reference is trimmed to ±0.75%, and the input common-mode range of the error amplifier includes the reference voltage, eliminating external resistors. A sync input to the oscillator allows multiple units to be slaved or a single unit to be synchronized to an external system clock. A single resistor between the CT and the discharge terminals provide a wide range of dead-time adjustment. These devices also feature built-in soft-start circuitry with only an external timing capacitor required. A shutdown terminal controls both the soft-start circuitry and the output stages, providing instantaneous turn off through the PWM latch with pulsed shutdown, as well as soft-start recycle with longer shutdown commands. These functions are also controlled by an undervoltage lockout which keeps the outputs off and the soft-start capacitor discharged for sub-normal input voltages. This lockout circuitry includes approximately 500 mV of hysteresis for jitter-free operation. Another feature of these PWM circuits is a latch following the comparator. Once a PWM pulse has been terminated for any reason, the outputs remain off for the duration of the period. The latch is reset with each clock pulse. The output stages are totem-pole designs capable of sourcing or sinking in excess of 200 mA. The UC1525B output stage features NOR logic, giving a LOW output for an OFF state.



#### **BLOCK DIAGRAM**





This device has limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------------------|-----------------------|------------------|
| –55°C to 125°C | FK                     | 5962-8951106V2A       | UC1525BFK-SP     |

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI
web site at www.ti.com.

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

## **ABSOLUTE MAXIMUM RATINGS**(1)(2)

over operating free-air temperature range (unless otherwise noted)

| $+V_{IN}$         | Supply voltage                           | 40 V                      |         |
|-------------------|------------------------------------------|---------------------------|---------|
| $V_{C}$           | Collector supply voltage                 | 40 V                      |         |
|                   | Logic inputs                             | −0.3 V to 5.5 V           |         |
| V <sub>I</sub>    | Analog inputs                            | −0.3 V to V <sub>IN</sub> |         |
| Io                | Output current, source or sink           | 500 mA                    |         |
|                   | Reference output current                 | 50 mA                     |         |
|                   | Oscillator charging current              | 5 mA                      |         |
|                   | Dower discination                        | T <sub>A</sub> = 25°C     | 1000 mW |
| $P_D$             | Power dissipation                        | $T_C = 25^{\circ}C$       | 2000 mW |
| TJ                | Operating junction temperature           | −55°C to 150°C            |         |
| T <sub>stg</sub>  | Storage temperature range                | −65°C to 150°C            |         |
| T <sub>lead</sub> | Lead temperature (soldering, 10 seconds) | 300°C                     |         |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS**(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                         | MIN   | MAX | UNIT |
|------------------|-----------------------------------------|-------|-----|------|
| +V <sub>IN</sub> | Input voltage                           | 8     | 35  | V    |
| V <sub>C</sub>   | Collector supply voltage                | 4.5   | 35  | V    |
|                  | Sink/source load current (steady state) | 0     | 100 | mA   |
|                  | Sink/source load current (peak)         | 0     | 400 | mA   |
|                  | Reference load current                  | 0     | 20  | mA   |
|                  | Oscillator frequency range              | 0.1   | 400 | kHz  |
|                  | Oscillator timing resistor              | 2     | 150 | kΩ   |
|                  | Oscillator timing capacitor             | 0.001 | 0.1 | μF   |
|                  | Dead time resistor range                | 0     | 500 | Ω    |

<sup>(1)</sup> Range over which the device is functional and parameter limits are specified.

<sup>(2)</sup> All voltages are with respect to ground. Currents are positive into, negative out of the specified terminal.



#### **CONNECTION DIAGRAM**



#### **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 20 \text{ V}, T_A = T_J = -55^{\circ}\text{C} \text{ to } 125^{\circ}\text{C} \text{ (unless otherwise noted)}$ 

| PARAMETER                               | TEST CONDITIONS                                    | MIN   | TYP  | MAX   | UNIT  |
|-----------------------------------------|----------------------------------------------------|-------|------|-------|-------|
| Reference Section                       |                                                    |       |      |       |       |
| Output voltage                          | T <sub>J</sub> = 25°C                              | 5.062 | 5.10 | 5.138 | ٧     |
| Line regulation                         | V <sub>IN</sub> = 8 V to 35 V                      |       | 5    | 10    | mV    |
| Load regulation                         | I <sub>L</sub> = 0 mA to 20 mA                     |       | 7    | 15    | mV    |
| Temperature stability <sup>(1)</sup>    | Over operating range                               |       | 10   | 50    | mV    |
| Total output variation                  | Over line, load, and temperature                   | 5.036 |      | 5.164 | ٧     |
| Short-circuit current                   | V <sub>REF</sub> = 0 V, T <sub>J</sub> = 25°C      |       | 80   | 100   | mA    |
| Output noise voltage <sup>(1)</sup>     | 10 Hz ≤ f ≤ 10 kHz, T <sub>J</sub> = 25°C          |       | 40   | 200   | μVrms |
| Oscillator Section                      |                                                    |       |      |       |       |
| Initial accuracy (2)                    | T <sub>J</sub> = 25°C                              |       | ±2   | ±6    | %     |
| Voltage stability (2)                   | V <sub>IN</sub> = 8 V to 35 V                      |       | ±0.3 | ±1    | %     |
| Temperature stability <sup>(1)(2)</sup> | Over operating range                               |       | ±3   | ±6    | %     |
| Minimum frequency                       | $R_T = 200 \text{ k}\Omega, C_T = 0.1 \mu\text{F}$ |       |      | 120   | Hz    |
| Maximum frequency                       | $R_T = 2 \text{ k}\Omega, C_T = 470 \text{ pF}$    | 400   |      |       | kHz   |
| Current mirror                          | I <sub>RT</sub> = 2 mA                             | 1.7   | 2.   | 2.2   | mA    |
| Clock amplitude <sup>(2)</sup>          |                                                    | 3     | 3.5  |       | ٧     |
| Clock width <sup>(2)</sup>              | T <sub>J</sub> = 25°C                              | 0.3   | 0.5  | 1     | μs    |
| Sync threshold                          |                                                    | 1.2   | 2    | 2.8   | V     |
| Sync input current                      | Sync = 3.5 V                                       |       | 1    | 2.5   | mA    |

<sup>(1)</sup> Parameters ensured by design and/or characterization, if not production tested.

<sup>(2)</sup> Tested at  $f_{osc} = 40$  kHz ( $R_T = 3.6$  k $\Omega$ ,  $C_T = 0.01$   $\mu F$ ,  $R_D = 0$   $\Omega$ ). Approximate oscillator frequency is defined by:  $f = 1/(C_T (0.7 \times R_T + 3R_D))$ .



## **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{IN}$  = 20 V,  $T_A$  =  $T_J$  = -55°C to 125°C (unless otherwise noted)

| PARAMETER                                         | TEST CONDITIONS                                                   | MIN | TYP  | MAX | UNIT |
|---------------------------------------------------|-------------------------------------------------------------------|-----|------|-----|------|
| Error Amplifier Section (V <sub>CM</sub> = 5.1 V) | ·                                                                 | 1   |      |     |      |
| Input offset voltage                              |                                                                   |     | 0.5  | 5   | mV   |
| Input bias current                                |                                                                   |     | 1    | 10  | μΑ   |
| Input offset current                              |                                                                   |     |      | 1   | μΑ   |
| DC open loop gain                                 | $R_L \ge 10 \text{ M}\Omega$                                      | 60  | 75   |     | dB   |
| Gain-bandwidth product (3)                        | $A_V = 0 \text{ dB}, T_J = 25^{\circ}\text{C}$                    | 1   | 2    |     | MHz  |
| Ouput low level                                   |                                                                   |     | 0.2  | 0.5 | V    |
| Output high level                                 |                                                                   | 3.8 | 5.6  |     | V    |
| Common mode rejection                             | V <sub>CM</sub> = 1.5 V to 5.2 V                                  | 60  | 75   |     | dB   |
| Supply voltage rejection                          | V <sub>IN</sub> = 8 V to 35 V                                     | 50  | 60   |     | dB   |
| PWM Comparator                                    | ·                                                                 | 1   |      |     |      |
| Minimum duty cycle                                |                                                                   |     |      | 0   | %    |
| Maximum duty cycle <sup>(4)</sup>                 |                                                                   | 45  | 49   |     | %    |
| Input threshold (4)                               | Zero duty cycle                                                   | 0.7 | 0.9  |     | ٧    |
| Input threshold (4)                               | Maximum duty cycle                                                |     | 3.3  | 3.6 | V    |
| Input bias current                                |                                                                   |     | 0.05 |     | μΑ   |
| Shutdown Section                                  |                                                                   | J.  |      |     |      |
| Soft start current                                | V <sub>SHUTDOWN</sub> = 0 V, V <sub>SOFTSTART</sub> = 0 V         | 25  | 50   | 80  | μΑ   |
| Soft start low level                              | V <sub>SHUTDOWN</sub> = 2.5 V                                     |     | 0.4  | 0.7 | V    |
| Shutdown threshold                                | To outputs, V <sub>SOFTSTART</sub> = 5.1 V, T <sub>J</sub> = 25°C | 0.6 | 0.8  | 1   | V    |
| Shutdown input current                            | V <sub>SHUTDOWN</sub> = 2.5 V                                     |     | 0.4  | 1   | mA   |
| Shutdown delay <sup>(3)</sup>                     | V <sub>SHUTDOWN</sub> = 2.5 V, T <sub>J</sub> = 25°C              |     | 0.2  | 0.5 | μs   |
| Output Drivers (Each OUtput) (V <sub>C</sub> = 2  | 0 V)                                                              | 1   |      |     |      |
| Outrot law laws                                   | I <sub>SINK</sub> = 20 mA                                         |     | 0.2  | 0.4 | M    |
| Output low level                                  | I <sub>SINK</sub> = 100 mA                                        |     | 1    | 2   | V    |
| Output high laugh                                 | I <sub>SOURCE</sub> = 20 mA                                       | 18  | 19   |     |      |
| Output high level                                 | I <sub>SOURCE</sub> = 100 mA                                      | 17  | 18   |     | V    |
| Undervoltage lockout                              | V <sub>COMP</sub> and V <sub>SOFTSTART</sub> = High               | 6   | 7    | 8   | V    |
| Collector leakage                                 | V <sub>C</sub> = 35 V                                             |     |      | 200 | μΑ   |
| Rise time <sup>(3)</sup>                          | C <sub>L</sub> = 1 nF, T <sub>J</sub> = 25°C                      |     | 100  | 600 | ns   |
| Fall time <sup>(3)</sup>                          | C <sub>L</sub> = 1 nF, T <sub>J</sub> = 25°C                      |     | 50   | 300 | ns   |
| Cross conduction charge                           | Per cycle, T <sub>J</sub> = 25°C                                  |     | 30   |     | nc   |
| Total Standby Current                             |                                                                   | 1   |      |     |      |
| Supply current                                    | V <sub>IN</sub> = 35 V                                            |     | 14   | 20  | mA   |

Parameters ensured by design and/or characterization, if not production tested. Tested at  $f_{osc}$  = 40 kHz (R<sub>T</sub> = 3.6 kΩ, C<sub>T</sub> = 0.01 μF, R<sub>D</sub> = 0 Ω). Approximate oscillator frequency is defined by: f = 1/(C<sub>T</sub> (0.7 x R<sub>T</sub> + 3R<sub>D</sub>)).

SLUS874-JANUARY 2009 www.ti.com

# Instruments

## PRINCIPLES OF OPERATION AND TYPICAL CHARACTERISTICS







grounded. The VC terminal is switched to ground by the

totem-pole source transistors on alternate oscillator cycles.



In conventional push-pull bipolar designs, forward base drive is controlled by R1-R3. Rapid turn-off times for the power devices are acheived with speed-up capacitors C, and C2.





Low power transformers can be driven directly by the UC1525B. Automatic reset occurs during dead time, when both ends of the primary winding are switched to ground.

minimizing external components.

#### PRINCIPLES OF OPERATION AND TYPICAL CHARACTERISTICS (continued)

Since both the compensation and soft-start terminals (Pins 9 and 8) have current source pullups, either can readily accept a pulldown signal, which only has to sink a maximum of 100  $\mu$ A to turn off the outputs. This is subject to the added requirement of discharging whatever external capacitance may be attached to these pins.

An alternate approach is the use of the shutdown circuitry of Pin 10, which has been improved to enhance the available shutdown options. Activating this circuit by applying a positive signal on Pin 10 performs two functions: the PWM latch is immediately set providing the fastest turn-off signal to the external soft-start capacitor. If the shutdown command is short, the PWM signal is terminated without significant discharge of the soft-start capacitor, thus, allowing, for example, a convenient implementation of pulse-by-pulse current limiting. Holding Pin 10 high for a longer duration, however, ultimately discharges this external capacitor, recycling slow turn-on upon release.



SLUS874-JANUARY 2009 www.ti.com

## PRINCIPLES OF OPERATION AND TYPICAL CHARACTERISTICS (continued)





**INSTRUMENTS** 





# PRINCIPLES OF OPERATION AND TYPICAL CHARACTERISTICS (continued) LAB TEST FIXTURE







6-Feb-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)                 | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------|------------------|--------------------|--------------|-----------------------------------------|---------|
| 5962-8951105V2A  | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD      | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 5962-<br>8951105V2A<br>UC1525BL<br>QMLV | Samples |
| 5962-8951105VEA  | ACTIVE | CDIP         | J                  | 16   | 1              | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-8951105VE<br>A<br>UC1525BJQMLV     | Samples |
| 5962-8951106V2A  | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD      | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 5962-<br>8951106V2A<br>UC1525BFK<br>-SP | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



## PACKAGE OPTION ADDENDUM

6-Feb-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UC1525B-SP:

Catalog: UC1525B

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

## FK (S-CQCC-N\*\*)

## LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



## 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated