### SN54LVC373A, SN74LVC373A SCAS295T - JANUARY 1993 - REVISED JULY 2014 # SNx4LVC373A Octal Transparent D-Type Latches With 3-State Outputs ### **Features** - Operate From 1.65 V to 3.6 V - Inputs Accept Voltages to 5.5 V - Max t<sub>od</sub> of 6.8 ns at 3.3 V - Typical V<sub>OLP</sub> (Output Ground Bounce) $<0.8 \text{ V at V}_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$ - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Supports Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V V<sub>CC</sub>) - I<sub>off</sub> Supports Live-Insertion, Partial-Power-Down Mode, and Back-Drive Protection - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) - On Products Compliant to MIL-PRF-38535. All Parameters Are Tested Unless Otherwise Noted. On All Other Products, Production Processing Does Not Necessarily Include Testing of All Parameters. ### 2 Applications - **Network Switches** - TV Set-top Boxes - Motor Drives - PCs and Notebooks ### 3 Description The SN54LVC373A octal transparent D-type latch is designed for 2.7-V to 3.6-V $V_{CC}$ operation, and the SN74LVC373A octal transparent D-type latch is designed for 1.65-V to 3.6-V V<sub>CC</sub> operation. ### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|------------|--------------------| | | SSOP (20) | 7.20 mm × 5.30 mm | | | SOIC (20) | 12.80 mm × 7.50 mm | | SNx4LVC373A | PDIP (20) | 24.33 mm 6.35 mm | | | TSSOP (20) | 6.50 mm × 4.40 mm | | | VQFN (20) | 4.50 mm × 3.50 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. # Simplified Schematic Pin numbers shown are for the DB, DGV, DW, FK, J, N, NS, PW, RGY, and W packages. # **Table of Contents** | 1 | Features 1 | 9 | Detailed Description | 9 | |---|--------------------------------------------|----|--------------------------------------------------|----| | 2 | Applications 1 | | 9.1 Overview | 9 | | 3 | Description 1 | | 9.2 Functional Block Diagram | 9 | | 4 | Simplified Schematic 1 | | 9.3 Feature Description | 10 | | 5 | Revision History2 | | 9.4 Device Functional Modes | 10 | | 6 | Pin Configuration and Functions | 10 | Application and Implementation | | | 7 | Specifications4 | | 10.1 Application Information | 11 | | • | 7.1 Absolute Maximum Ratings4 | | 10.2 Typical Application | 11 | | | 7.2 Handling Ratings | 11 | Power Supply Recommendations | 12 | | | 7.3 Recommended Operating Conditions | 12 | Layout | 12 | | | 7.4 Thermal Information | | 12.1 Layout Guidelines | 12 | | | 7.5 Electrical Characteristics | | 12.2 Layout Example | | | | 7.6 Timing Requirements, SN54LVC373A | 13 | Device and Documentation Support | | | | 7.7 Timing Requirements, SN74LVC373A 6 | | 13.1 Related Links | 13 | | | 7.8 Switching Characteristics, SN54LVC373A | | 13.2 Trademarks | 13 | | | 7.9 Switching Characteristics, SN74LVC373A | | 13.3 Electrostatic Discharge Caution | 13 | | | 7.10 Operating Characteristics | | 13.4 Glossary | | | | 7.11 Typical Characteristics 7 | 14 | Mechanical, Packaging, and Orderable Information | 12 | | 8 | Parameter Measurement Information 8 | | IIIOIIIIauoii | 13 | # 5 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | hanges from Revision S (May 2005) to Revision T | Page | |----|-----------------------------------------------------|------| | • | Updated document to new TI data sheet format | 1 | | • | Removed Ordering Information table. | 1 | | • | Changed I <sub>off</sub> Feature. | 1 | | • | Added Military Disclaimer to Features | 1 | | • | Added Applications | 1 | | • | Added Handling Ratings table | 4 | | • | Changed MAX ambient temperature from 85°C to 125°C. | 5 | | • | Added Thermal Information table. | 5 | | • | Added Typical Characteristics. | 7 | | • | Added Detailed Description section | 9 | ### 6 Pin Configuration and Functions SN54LVC373A . . . J OR W PACKAGE SN74LVC373A . . . DB, DGV, DW, N, NS, OR PW PACKAGE GND Ш # SN54LVC373A . . . FK PACKAGE (TOP VIEW) ### **Pin Functions** | | PIN | 1/0 | DESCRIPTION | |-----|------|-----|--------------| | NO. | NAME | I/O | DESCRIPTION | | 1 | ŌĒ | I | Enable Pin | | 2 | 1Q | 0 | Output 1 | | 3 | 1D | I | Input 1 | | 4 | 2D | I | Input 2 | | 5 | 2Q | 0 | Output 2 | | 6 | 3Q | 0 | Output 3 | | 7 | 3D | I | Input 3 | | 8 | 4D | I | Input 4 | | 9 | 4Q | 0 | Output 4 | | 10 | GND | _ | Ground Pin | | 11 | LE | I | Latch Enable | | 12 | 5Q | 0 | Output 5 | | 13 | 5D | I | Input 5 | | 14 | 6D | I | Input 6 | | 15 | 6Q | 0 | Output 6 | | 16 | 7Q | 0 | Output 7 | | 17 | 7D | I | Input 7 | | 18 | 8D | I | Input 8 | | 19 | 8Q | 0 | Output 8 | | 20 | VCC | _ | Power Pin | GQN OR ZQN PACKAGE (TOP VIEW) Table 1. Pin Assignments | | 1 | 2 | 3 | 4 | |---|-----|----|----------|----| | Α | 1Q | ŌE | $V_{CC}$ | 8Q | | В | 2D | 7D | 1D | 8D | | С | 3Q | 2Q | 6Q | 7Q | | D | 4D | 5D | 3D | 6D | | E | GND | 4Q | LE | 5Q | Copyright © 1993–2014, Texas Instruments Incorporated Submit Documentation Feedback ### 7 Specifications ### 7.1 Absolute Maximum Ratings<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |-----------------|---------------------------------------------------|----------------------------------------------------------------------------------|------|-----------------------|------| | $V_{CC}$ | Supply voltage range | | -0.5 | 6.5 | V | | VI | Input voltage range (2) | | -0.5 | 6.5 | V | | Vo | Voltage range applied to any output in the high- | Voltage range applied to any output in the high-impedance or power-off state (2) | | | V | | Vo | Voltage range applied to any output in the high | or low state (2)(3) | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | <b>–</b> 50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | <b>–</b> 50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 7.2 Handling Ratings | | | | MIN | MAX | UNIT | |--------------------|--------------------------|-------------------------------------------------------------------------------|-----|------|------| | T <sub>stg</sub> | Storage temperature rang | torage temperature range | | | | | V | Flootroptotic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | 0 | 2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 0 | 1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Submit Documentation Feedback <sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(3)</sup> The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions* table. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | | SN54LVC | SN74LVC3 | SN74LVC373A | | | |-----------------|------------------------------------|------------------------------------|---------|-----------------|------------------------|----------------------|------| | | | | MIN MAX | | MIN | MAX | UNIT | | V | Compality continues | Operating | 2 | 3.6 | 1.65 | 3.6 | V | | $V_{CC}$ | Supply voltage | Data retention only | 1.5 | | 1.5 | | V | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | | 0.65 × V <sub>CC</sub> | | | | $V_{IH}$ | High-level input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | | | 1.7 | | V | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | 2 | | 2 | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | | 0. | 35 × V <sub>CC</sub> | | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | | | | 0.7 | V | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | | 0.8 | | 0.8 | | | VI | Input voltage | | 0 | 5.5 | 0 | 5.5 | V | | . , | Output voltage | High or low state | 0 | V <sub>CC</sub> | 0 | $V_{CC}$ | | | V <sub>O</sub> | | 3-state | 0 | 5.5 | 0 | 5.5 | V | | | | V <sub>CC</sub> = 1.65 V | | | | -4 | | | | I Bala Jawa Lautan Amerikan Maria | V <sub>CC</sub> = 2.3 V | | | | -8 | | | I <sub>OH</sub> | High-level output current | V <sub>CC</sub> = 2.7 V | | -12 | | -12 | mA | | | | V <sub>CC</sub> = 3 V | | -24 | | -24 | | | | | V <sub>CC</sub> = 1.65 V | | | | 4 | | | | Law law Law banks a summer | V <sub>CC</sub> = 2.3 V | | | | 8 | ^ | | $I_{OL}$ | Low-level output current | V <sub>CC</sub> = 2.7 V | | 12 | | 12 | mA | | | | V <sub>CC</sub> = 3 V | | 24 | | 24 | Ì | | Δt/Δν | Input transition rise or fall rate | | | 10 | | 10 | ns/V | | T <sub>A</sub> | Operating free-air temperature | | -55 | 125 | -40 | 125 | °C | <sup>(1)</sup> All unused inputs of the device must be held at $V_{CC}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, (SCBA004). ### 7.4 Thermal Information | | | SN74LVC373A | | |------------------------|----------------------------------------------|-------------|-------| | | THERMAL METRIC <sup>(1)</sup> | PW | UNIT | | | | 20 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 102.5 | | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 35.9 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 53.5 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 2.2 | -C/VV | | ΨЈВ | Junction-to-board characterization parameter | 52.9 | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | n/a | | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. Product Folder Links: SN54LVC373A SN74LVC373A ### 7.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADAMETER | TEST CONDITIONS | | V | SN54L | VC373A | | SN74 | LVC373A | | LINUT | |------------------|-------------------------------------------------------------------------|-----------------|-----------------|-----------------------|--------|------|--------------------|---------|------|-------| | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP <sup>(1)</sup> | MAX | MIN | TYP <sup>(1)</sup> | MAX | UNIT | | | | 1004 | | 1.65 V to 3.6 V | | | | $V_{CC} - 0.2$ | | | | | | $I_{OH} = -100 \mu A$ | | 2.7 V to 3.6 V | V <sub>CC</sub> - 0.2 | | | | | | | | | I <sub>OH</sub> = -4 mA | | 1.65 V | | | | 1.2 | | | | | $V_{OH}$ | $I_{OH} = -8 \text{ mA}$ | | 2.3 V | | | | 1.7 | | | V | | | I <sub>OH</sub> = -12 mA | | 2.7 V | 2.2 | | | 2.2 | | | | | | 10H = -12 IIIA | | 3 V | 2.4 | | | 2.4 | | | | | | $I_{OH} = -24 \text{ mA}$ | | 3 V | 2.2 | | | 2.2 | | | | | | I <sub>OL</sub> = 100 μA | | 1.65 V to 3.6 V | | | | | | 0.2 | V | | | | | 2.7 V to 3.6 V | | | 0.2 | | | | | | V | I <sub>OL</sub> = 4 mA | | 1.65 V | | | | | | 0.45 | | | $V_{OL}$ | I <sub>OL</sub> = 8 mA<br>I <sub>OL</sub> = 12 mA | | 2.3 V | | | | | | 0.7 | V | | | | | 2.7 V | | | 0.4 | | | 0.4 | | | | $I_{OL} = 24 \text{ mA}$ | | 3 V | | | 0.55 | | | 0.55 | | | I <sub>I</sub> | $V_{I} = 0 \text{ to } 5.5 \text{ V}$ | | 3.6 V | | | ±5 | | | ±5 | μΑ | | I <sub>off</sub> | $V_I$ or $V_O = 5.5 \text{ V}$ | | 0 | | | | | | ±10 | μΑ | | $I_{OZ}$ | $V_{O} = 0 \text{ to } 5.5 \text{ V}$ | | 3.6 V | | | ±15 | | | ±10 | μΑ | | , | V <sub>I</sub> = V <sub>CC</sub> or GND | | 3.6 V | | | 10 | | | 10 | | | I <sub>CC</sub> | $3.6 \text{ V} \le \text{V}_{\text{I}} \le 5.5 \text{ V}^{(2)}$ | $I_O = 0$ | 3.6 V | | | 10 | | | 10 | μΑ | | ΔI <sub>CC</sub> | One input at $V_{CC} - 0.6 \text{ V}$<br>Other inputs at $V_{CC}$ or GN | ,<br>ID | 2.7 V to 3.6 V | | | 500 | | | 500 | μΑ | | $C_{i}$ | $V_I = V_{CC}$ or GND | | 3.3 V | | 4 | 12 | | 4 | | pF | | Co | $V_O = V_{CC}$ or GND | | 3.3 V | | 5.5 | 12 | | 5.5 | | рF | <sup>(1)</sup> All typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C. (2) This applies in the disabled state only. ### 7.6 Timing Requirements, SN54LVC373A over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | | | SN54L | | | |----------------|-----------------------------|--------------------------|------------------------------------|------| | PARAMETER | | $V_{CC} = 2.7 \text{ V}$ | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | UNIT | | | | MIN MAX | MIN MAX | | | t <sub>w</sub> | Pulse duration, LE high | 3.3 | 3.3 | ns | | $t_{su}$ | Setup time, data before LE↓ | 2 | 2 | ns | | t <sub>h</sub> | Hold time, data after LE↓ | 2 | 2 | ns | ### 7.7 Timing Requirements, SN74LVC373A over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | | | SN74LVC373A | | | | | | | | | |-----------------|-----------------------------|-------------------------------------|-----|------------------------------------|-----|-------------------------|-----|------------------------------------|-----|------| | PARAMETER | | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>w</sub> | Pulse duration, LE high | 9 | | 4 | | 3.3 | | 3.3 | | ns | | t <sub>su</sub> | Setup time, data before LE↓ | 6 | | 4 | | 2 | | 2 | | ns | | t <sub>h</sub> | Hold time, data after LE↓ | 4 | | 2 | | 1.5 | | 1.5 | | ns | Product Folder Links: SN54LVC373A SN74LVC373A ### 7.8 Switching Characteristics, SN54LVC373A over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | | | | SN54L\ | | | | |------------------|-----------------|----------------|-------------------------|------------------------------|------|----| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 2.7 V | V <sub>CC</sub> = 3<br>± 0.3 | UNIT | | | | | | MIN MAX | MIN | MAX | | | | D | 0 | 8.5 | 1 | 7.5 | 20 | | t <sub>pd</sub> | LE | Q | 9.5 | 1 | 8.5 | ns | | t <sub>en</sub> | ŌĒ | Q | 8.7 | 1 | 7.7 | ns | | t <sub>dis</sub> | ŌĒ | Q | 8 | 0.5 | 7 | ns | ### 7.9 Switching Characteristics, SN74LVC373A over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | | | TO<br>(OUTPUT) | | | SN. | 74LVC37 | 73A | | | | | |--------------------|-----------------|----------------|-------------------------------------|------|------------------------------------|---------|-------------------------|-----|------------------------------------|-----|------| | PARAMETER | FROM<br>(INPUT) | | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | D | ) | 1 | 19.1 | 1 | 9.6 | | 7.8 | 1.5 | 6.8 | 20 | | t <sub>pd</sub> | LE | Q | 1 | 22.8 | 1 | 10.5 | | 8.2 | 2 | 7.6 | ns | | t <sub>en</sub> | ŌĒ | Q | 1 | 20 | 1 | 10.5 | | 8.7 | 1.5 | 7.7 | ns | | t <sub>dis</sub> | ŌĒ | Q | 1 | 19.3 | 1 | 7.8 | | 7.6 | 1.5 | 7 | ns | | t <sub>sk(o)</sub> | | | | 1 | | 1 | | 1 | | 1 | ns | ### 7.10 Operating Characteristics $T_{\Delta} = 25^{\circ}C$ | | PARAMETER | | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>TYP | UNIT | |-----|-------------------------------|------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|------| | | Power dissipation capacitance | Outputs enabled | f = 10 MHz | 61 | 56 | 46 | ~F | | Opd | per latch | Outputs disabled | I = IU IVIMZ | 3 | 3 | 3 | pF | ### 7.11 Typical Characteristics Across Temperature at 3.3-V V<sub>CC</sub> ### 8 Parameter Measurement Information | TEST | S1 | |------------------------------------|------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | $V_{LOAD}$ | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | V | INF | PUTS | V | V | • | | V | |-------------------|-----------------|--------------------------------|--------------------|---------------------|-------|----------------|--------------| | V <sub>CC</sub> | VI | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub> | V <sub>LOAD</sub> | CL | R <sub>L</sub> | $V_{\Delta}$ | | 1.8 V ± 0.15 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | 2.5 V $\pm$ 0.2 V | V <sub>CC</sub> | ≤ <b>2</b> ns | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 30 pF | <b>500</b> Ω | 0.15 V | | 2.7 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | <b>500</b> Ω | 0.3 V | | 3.3 V $\pm$ 0.3 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 Ω | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0 = 50~\Omega$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. Figure 3. Load Circuit and Voltage Waveforms Submit Documentation Feedback Copyright © 1993–2014, Texas Instruments Incorporated ### 9 Detailed Description ### 9.1 Overview While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs. A buffered output-enable $(\overline{OE})$ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components. OE does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. These devices are fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. ### 9.2 Functional Block Diagram Pin numbers shown are for the DB, DGV, DW, FK, J, N, NS, PW, RGY, and W packages. ### 9.3 Feature Description - · Wide operating voltage range - Operates from 1.65 V to 3.6 V - · Allows down voltage translation - Inputs accept voltages to 5.5 V - I<sub>off</sub> feature - $-\,\,$ Allows voltages on the inputs and outputs when $V_{CC}$ is 0 V ### 9.4 Device Functional Modes **Table 2. Function Table (Each Latch)** | | INPUTS | | OUTPUT | |----|--------|---|--------| | ŌĒ | LE | D | Q | | L | Н | Н | Н | | L | Н | L | L | | L | L | X | $Q_0$ | | Н | Χ | X | Z | Submit Documentation Feedback 10 ### 10 Application and Implementation ### 10.1 Application Information The SN74LVC373A is a high-drive CMOS device that can be used for a multitude of bus-interface type applications where the data needs to be retained or latched. It can produce 24 mA of drive current at 3.3 V. Therefore, this device is ideal for driving multiple outputs and for high speed applications up to 100 Mhz. The inputs are 5.5 V tolerant allowing it to translate down to $V_{CC}$ . ### 10.2 Typical Application Figure 4. Typical Application Diagram ### 10.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads; therefore, routing and load conditions should be considered to prevent ringing. ### 10.2.2 Detailed Design Procedure - 1. Recommended Input Conditions - Rise time and fall time specs: See $(\Delta t/\Delta V)$ in the *Recommended Operating Conditions* table. - Specified high and low levels: See (V<sub>IH</sub> and V<sub>II</sub>) in the Recommended Operating Conditions table. - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>. - 2. Recommend Output Conditions - Load currents should not exceed 50 mA per output and 100 mA total for the part. - Outputs should not be pulled above V<sub>CC</sub>. Copyright © 1993–2014, Texas Instruments Incorporated Submit Documentation Feedback # Typical Application (continued) 10.2.3 Application Curves # 2.5 | Cc 1.8 V | Cc 2.5 V | Cc 3.3 3. ### 11 Power Supply Recommendations The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions* table. I<sub>CC</sub> - V Figure 5. I<sub>CC</sub> vs Frequency D003 Each $V_{CC}$ pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1 $\mu$ f is recommended; if there are multiple $V_{CC}$ pins, then 0.01 $\mu$ f or 0.022 $\mu$ f is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 $\mu$ f and a 1 $\mu$ f are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. ### 12 Layout ### 12.1 Layout Guidelines When using multiple bit logic devices inputs should never float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Figure 6 specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $V_{CC}$ , whichever makes more sense or is more convenient. It is generally acceptable to float outputs, unless the part is a transceiver. ### 12.2 Layout Example Figure 6. Layout Diagram 2 Submit Documentation Feedback ### 13 Device and Documentation Support ### 13.1 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 3. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |-------------|----------------|--------------|---------------------|---------------------|---------------------| | SN54LVC373A | Click here | Click here | Click here | Click here | Click here | | SN74LVC373A | Click here | Click here | Click here | Click here | Click here | ### 13.2 Trademarks All trademarks are the property of their respective owners. ### 13.3 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### 13.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ### 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: SN54LVC373A SN74LVC373A Copyright © 1993-2014, Texas Instruments Incorporated www.ti.com 4-May-2023 ### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|---------------------|--------------|-------------------------------------------|---------| | 5962-9757301Q2A | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-<br>9757301Q2A<br>SNJ54LVC<br>373AFK | Samples | | 5962-9757301QRA | ACTIVE | CDIP | J | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9757301QR<br>A<br>SNJ54LVC373AJ | Samples | | 5962-9757301QSA | ACTIVE | CFP | W | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9757301QS<br>A<br>SNJ54LVC373AW | Samples | | SN74LVC373ADBR | ACTIVE | SSOP | DB | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC373A | Samples | | SN74LVC373ADGVR | ACTIVE | TVSOP | DGV | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC373A | Samples | | SN74LVC373ADW | ACTIVE | SOIC | DW | 20 | 25 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC373A | Samples | | SN74LVC373ADWR | ACTIVE | SOIC | DW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC373A | Samples | | SN74LVC373AN | ACTIVE | PDIP | N | 20 | 20 | RoHS & Green | NIPDAU | N / A for Pkg Type | -40 to 125 | SN74LVC373AN | Samples | | SN74LVC373ANSR | ACTIVE | SO | NS | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC373A | Samples | | SN74LVC373APW | ACTIVE | TSSOP | PW | 20 | 70 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC373A | Samples | | SN74LVC373APWE4 | ACTIVE | TSSOP | PW | 20 | 70 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC373A | Samples | | SN74LVC373APWG4 | ACTIVE | TSSOP | PW | 20 | 70 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC373A | Samples | | SN74LVC373APWR | ACTIVE | TSSOP | PW | 20 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | LC373A | Samples | | SN74LVC373APWRG4 | ACTIVE | TSSOP | PW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC373A | Samples | | SN74LVC373APWT | ACTIVE | TSSOP | PW | 20 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC373A | Samples | | SN74LVC373ARGYR | ACTIVE | VQFN | RGY | 20 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LC373A | Samples | | SNJ54LVC373AFK | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-<br>9757301Q2A<br>SNJ54LVC | Samples | www.ti.com 4-May-2023 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|--------------------------------------|---------| | | | | | | | | (6) | | | | | | | | | | | | | | | | 373AFK | | | SNJ54LVC373AJ | ACTIVE | CDIP | J | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9757301QR<br>A<br>SNJ54LVC373AJ | Samples | | SNJ54LVC373AW | ACTIVE | CFP | W | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9757301QS<br>A<br>SNJ54LVC373AW | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. ### PACKAGE OPTION ADDENDUM www.ti.com 4-May-2023 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### OTHER QUALIFIED VERSIONS OF SN54LVC373A, SN74LVC373A: ■ Catalog : SN74LVC373A ● Enhanced Product: SN74LVC373A-EP, SN74LVC373A-EP ● Military: SN54LVC373A NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product • Enhanced Product - Supports Defense, Aerospace and Medical Applications • Military - QML certified for Military and Defense Applications www.ti.com 9-Aug-2022 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC373ADBR | SSOP | DB | 20 | 2000 | 330.0 | 16.4 | 8.2 | 7.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LVC373ADGVR | TVSOP | DGV | 20 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC373ADWR | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.3 | 2.7 | 12.0 | 24.0 | Q1 | | SN74LVC373ANSR | so | NS | 20 | 2000 | 330.0 | 24.4 | 8.4 | 13.0 | 2.5 | 12.0 | 24.0 | Q1 | | SN74LVC373APWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.0 | 1.4 | 8.0 | 16.0 | Q1 | | SN74LVC373APWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | SN74LVC373APWRG4 | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.0 | 1.4 | 8.0 | 16.0 | Q1 | | SN74LVC373APWT | TSSOP | PW | 20 | 250 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | SN74LVC373ARGYR | VQFN | RGY | 20 | 3000 | 330.0 | 12.4 | 3.8 | 4.8 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 9-Aug-2022 \*All dimensions are nominal | All difficultions are norminal | | | | | | | | |--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | SN74LVC373ADBR | SSOP | DB | 20 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LVC373ADGVR | TVSOP | DGV | 20 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LVC373ADWR | SOIC | DW | 20 | 2000 | 367.0 | 367.0 | 45.0 | | SN74LVC373ANSR | SO | NS | 20 | 2000 | 367.0 | 367.0 | 45.0 | | SN74LVC373APWR | TSSOP | PW | 20 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LVC373APWR | TSSOP | PW | 20 | 2000 | 364.0 | 364.0 | 27.0 | | SN74LVC373APWRG4 | TSSOP | PW | 20 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LVC373APWT | TSSOP | PW | 20 | 250 | 356.0 | 356.0 | 35.0 | | SN74LVC373ARGYR | VQFN | RGY | 20 | 3000 | 356.0 | 356.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962-9757301Q2A | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA | | 5962-9757301QSA | W | CFP | 20 | 1 | 506.98 | 26.16 | 6220 | NA | | SN74LVC373ADW | DW | SOIC | 20 | 25 | 507 | 12.83 | 5080 | 6.6 | | SN74LVC373AN | N | PDIP | 20 | 20 | 506 | 13.97 | 11230 | 4.32 | | SN74LVC373APW | PW | TSSOP | 20 | 70 | 530 | 10.2 | 3600 | 3.5 | | SN74LVC373APWE4 | PW | TSSOP | 20 | 70 | 530 | 10.2 | 3600 | 3.5 | | SN74LVC373APWG4 | PW | TSSOP | 20 | 70 | 530 | 10.2 | 3600 | 3.5 | | SNJ54LVC373AFK | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA | | SNJ54LVC373AW | W | CFP | 20 | 1 | 506.98 | 26.16 | 6220 | NA | # W (R-GDFP-F20) # CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. D. Index point is provided on cap for terminal identification only. E. Falls within Mil—Std 1835 GDFP2—F20 - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # PW (R-PDSO-G20) # PLASTIC SMALL OUTLINE - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. C. Publication IPC-7351 is recommended for alternate design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-150. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. # 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. ### DGV (R-PDSO-G\*\*) ### **24 PINS SHOWN** ### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 3.5 x 4.5, 0.5 mm pitch PLASTIC QUAD FGLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. **INSTRUMENTS** www.ti.com PLASTIC QUAD FLATPACK - NO LEAD - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 8.89 x 8.89, 1.27 mm pitch LEADLESS CERAMIC CHIP CARRIER This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. SOIC - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side. - 5. Reference JEDEC registration MS-013. SOIC NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated