<span id="page-0-0"></span>

# **[ADPA7008](http://www.analog.com/ADPA7008)**

# 20 GHz to 54 GHz, GaAs, pHEMT, MMIC, 31 dBm (1 W) Power Amplifier

#### **FEATURES**

- ► Output P1dB: 30 dBm typical at 22 GHz to 40 GHz
- ► P<sub>SAT</sub>: 31 dBm typical at 22 GHz to 40 GHz
- ► Gain: 17.5 dB typical at 22 GHz to 40 GHz
- ► Input return loss: 12 dB typical at 22 GHz to 40 GHz
- ► Output return loss: 9.5 dB typical at 22 GHz to 40 GHz
- ► Output IP3: 37 dBm typical at 22 GHz to 40 GHz
- ► Supply voltage: 5 V typical at 1500 mA
- $\blacktriangleright$  50  $\Omega$  matched input and output
- ► [18-terminal, 7 mm × 7 mm, ceramic leadless chip carrier with](#page-27-0) [heat sink \[LCC\\_HS\]](#page-27-0)
- ► Integrated power detector

#### **APPLICATIONS**

- ► Aerospace and defense
- ► Test instrumentation
- ► Communications

#### **GENERAL DESCRIPTION**

The ADPA7008 is a gallium arsenide (GaAs), pseudomorphic high electron mobility transistor (pHEMT), monolithic microwave integrated circuit (MMIC), 31 dBm saturated output power ( $P_{SAT}$ , 1 W) distributed power amplifier with an integrated temperature compensated on-chip power detector that operates from 20 GHz to 54 GHz. The amplifier provides 17.5 dB of small signal gain, an output power for 1 dB compression (P1dB) of 30 dBm with an excellent IP3 of 37 dBm typical from 22 GHz to 40 GHz. The ADPA7008 is ideal for linear applications such as electronic countermeasure and instrumentation applications requiring 31 dBm of efficient  $P_{SAT}$ . The ADPA7008 requires 1500 mA from a 5 V supply voltage  $(V_{DD})$ . The RF input and outputs are internally matched and dc blocked for ease of integration into higher level assemblies. The ADPA7008 is housed in a [7 mm × 7 mm, ceramic leadless package with heat sink](#page-27-0) [\[LCC\\_HS\]](#page-27-0) that exhibits low thermal resistance and is compatible with surface-mount manufacturing techniques.

#### **FUNCTIONAL BLOCK DIAGRAM**



*Figure 1.*

**Rev. 0**

**[DOCUMENT FEEDBACK](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=ADPA7008.pdf&product=ADPA7008&rev=0) [TECHNICAL SUPPORT](http://www.analog.com/en/content/technical_support_page/fca.html)**

Information furnished by Analog Devices is believed to be accurate and reliable "as is". However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# **TABLE OF CONTENTS**



#### **REVISION HISTORY**

**7/2021—Revision 0: Initial Version**



# <span id="page-2-0"></span>**SPECIFICATIONS**

## **20 GHZ TO 22 GHZ FREQUENCY RANGE**

 $T_A$  = 25°C, V<sub>DD</sub> = 5 V, quiescent supply current (I<sub>DQ</sub>) = 1500 mA, and 50 Ω matched input and output, unless otherwise noted. Adjust V<sub>GG1</sub> from −1.5 V to −0.4 V to achieve I<sub>DQ</sub> = 1500 mA typical.



#### **22 GHZ TO 40 GHZ FREQUENCY RANGE**

 $T_A$  = 25°C, V<sub>DD</sub> = 5 V, I<sub>DQ</sub> = 1500 mA, and 50 Ω matched input and output, unless otherwise noted. Adjust V<sub>GG1</sub> from −1.5 V to −0.4 V to achieve I $_{\sf DQ}$  = 1500 mA typical.

*Table 2.*

| Parameter                         | Symbol                        | Min  | Typ   | Max | Unit                                 | <b>Test Conditions/Comments</b>                                                                                                            |
|-----------------------------------|-------------------------------|------|-------|-----|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| <b>FREQUENCY RANGE</b>            |                               | 22   |       | 40  | GHz                                  |                                                                                                                                            |
| <b>GAIN</b>                       |                               | 15   | 17.5  |     | dB                                   |                                                                                                                                            |
| <b>Gain Flatness</b>              |                               |      | ±1.2  |     | dB                                   |                                                                                                                                            |
| Gain Variation Over Temperature   |                               |      | 0.022 |     | $dB$ <sup><math>\circ</math></sup> C |                                                                                                                                            |
| <b>NOISE FIGURE</b>               |                               |      | 7.0   |     | dB                                   |                                                                                                                                            |
| <b>RETURN LOSS</b>                |                               |      |       |     |                                      |                                                                                                                                            |
| Input                             |                               |      | 12    |     | dB                                   |                                                                                                                                            |
| Output                            |                               |      | 9.5   |     | dB                                   |                                                                                                                                            |
| <b>OUTPUT</b>                     |                               |      |       |     |                                      |                                                                                                                                            |
| Output Power for 1 dB Compression | P <sub>1</sub> d <sub>B</sub> | 27.5 | 30    |     | dBm                                  |                                                                                                                                            |
| Saturated Output Power            | $P_{SAT}$                     |      | 31    |     | dBm                                  |                                                                                                                                            |
| Output Third-Order Intercept      | IP3                           |      | 37    |     | dBm                                  | $P_{OUT}$ per tone = 14 dBm with 1 MHz tone spacing                                                                                        |
| POWER ADDED EFFICIENCY            | PAE                           | 11.5 |       |     | $\frac{0}{0}$                        | Measured at P <sub>SAT</sub>                                                                                                               |
| <b>SUPPLY</b>                     |                               |      |       |     |                                      |                                                                                                                                            |
| Quiescent Current                 | <b>I</b> DQ                   |      | 1500  |     | mA                                   | Adjust $V_{GG1}$ , from -1.5 V up to -0.4 V to achieve the desired $I_{DO}$ ,<br>$V_{GGx}$ = -0.63 V typical to achieve $I_{DO}$ = 1500 mA |
| Voltage                           | V <sub>DD</sub>               | 4    | 5     |     | ٧                                    |                                                                                                                                            |

# <span id="page-3-0"></span>**SPECIFICATIONS**

## **40 GHZ TO 50 GHZ FREQUENCY RANGE**

 $T_A$  = 25°C, V<sub>DD</sub> = 5 V, I<sub>DQ</sub> = 1500 mA, and 50 Ω matched input and output, unless otherwise noted. Adjust V<sub>GG1</sub> from −1.5 V to −0.4 V to achieve I $_{\sf DQ}$  = 1500 mA typical.

#### *Table 3.*



#### **50 GHZ TO 54 GHZ FREQUENCY RANGE**

 $T_A$  = 25°C, V<sub>DD</sub> = 5 V, I<sub>DQ</sub> = 1500 mA, and 50 Ω matched input and output, unless otherwise noted. Adjust V<sub>GG1</sub> from −1.5 V to −0.4 V to achieve I $_{\text{DQ}}$  = 1500 mA typical.

#### *Table 4.*



# <span id="page-4-0"></span>**ABSOLUTE MAXIMUM RATINGS**

#### *Table 5.*



Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### **THERMAL RESISTANCE**

Overall thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

 $\theta_{\text{JC}}$  is the channel to case thermal resistance (the channel to the exposed metal ground pad on the underside of the device).

#### *Table 6. Thermal Resistance*



 $1$  The thermal resistance varies with operating conditions.

<sup>2</sup> The worst case across all specified operating conditions.

## **ELECTROSTATIC DISCHARGE (ESD) RATINGS**

The following ESD information is provided for handling of ESD sensitive devices in an ESD protected area only.

Human body model (HBM) per ANSI/ESDA/JEDEC JS-001.

#### **ESD Ratings for ADPA7008**

#### *Table 7. ADPA7008, 18-Terminal LCC\_HS*



#### **ESD CAUTION**



**ESD (electrostatic discharge) sensitive device**. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### <span id="page-5-0"></span>**PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**





#### *Table 8. Pin Function Descriptions*



#### **INTERFACE SCHEMATICS**



*Figure 3. GND Interface Schematic*



*Figure 4. VREF Interface Schematic*

$$
\begin{array}{c}\n\leftarrow \\
\downarrow \\
\downarrow \\
\downarrow \\
\downarrow\n\end{array}
$$

*Figure 5. VDET Interface Schematic*

**RFIN** 0 HH  $_{\frac{8}{8}}$ 

*Figure 6. RFIN Interface Schematic*

$$
\begin{array}{r}\n\text{VGG1,} \\
\text{VGG2} \\
\hline\n\end{array}\n\qquad\n\begin{array}{r}\n\text{W} \\
\hline\n\end{array}
$$

*Figure 7. VGG1, VGG2 Interface Schematic*

**RFOUT** 008

*Figure 8. RFOUT Interface Schematic*



*Figure 9. VDD1 to VDD4 Interface Schematic*

<span id="page-6-0"></span>

*Figure 10. Gain and Input and Output Return Loss vs. Frequency, V<sub>DD</sub> = 5 V, IDQ = 1500 mA*



*Figure 11. Gain vs. Frequency for Various Supply Voltages,*  $I_{DQ}$  *= 1500 mA* 



*Figure 12. Input Return Loss vs. Frequency for Various Temperatures, VDD = 5 V, IDQ = 1500 mA*



*Figure 13. Gain vs. Frequency for Various Temperatures, V<sub>DD</sub> = 5 V, IDQ = 1500 mA*



*Figure 14. Gain vs. Frequency for Various Supply Currents, V<sub>DD</sub> = 5 V* 



*Figure 15. Input Return Loss vs. Frequency for Various Supply Voltages, IDQ = 1500 mA*



*Figure 16. Input Return Loss vs. Frequency for Various Supply Currents,*  $V_{DD} = 5 V$ 



*Figure 17. Output Return Loss vs. Frequency for Various Supply Voltages, IDQ = 1500 mA*



*Figure 18. Reverse Isolation vs. Frequency for Various Temperatures, VDD = 5 V, IDQ = 1500 mA*



*Figure 19. Output Return Loss vs. Frequency for Various Temperatures, VDD = 5 V, IDQ = 1500 mA*



*Figure 20. Output Return Loss vs. Frequency for Various Supply Currents,*  $V_{DD}$  = 5 V



*Figure 21. Noise Figure vs. Frequency for Various Temperatures, V<sub>DD</sub> = 5 V, IDQ = 1500 mA*



*Figure 22. Output P1dB vs. Frequency for Various Temperatures, V<sub>DD</sub> = 5 V, IDQ = 1500 mA*



*Figure 23. Output P1dB vs. Frequency for Various Temperatures, V<sub>DD</sub> = 5 V, IDQ = 1700 mA*



*Figure 24. Output P1dB vs. Frequency for Various Supply Currents, V<sub>DD</sub> = 5 V* 



*Figure 25. P<sub>SAT</sub> vs. Frequency for Various Temperatures, V<sub>DD</sub> = 5 V, IDQ = 1500 mA*



*Figure 26. P<sub>SAT</sub> vs. Frequency for Various Temperatures, V<sub>DD</sub> = 5 V, IDQ = 1700 mA*



*Figure 27. P<sub>SAT</sub> vs. Frequency for Various Supply Currents, V<sub>DD</sub> = 5 V* 



*Figure 28. Output P1dB vs. Frequency for Various Supply Voltages, IDQ = 1500 mA*



*Figure 29. Power Added Efficiency (PAE) at PSAT vs. Frequency for Various Temperatures, VDD = 5 V, IDQ = 1500 mA*



*Figure 30. PAE at P<sub>SAT</sub> vs. Frequency for Various Supply Currents, V<sub>DD</sub> = 5 V* 



*Figure 31. PSAT vs. Frequency for Various Voltages, IDQ = 1500 mA*



*Figure 32. PAE at PSAT vs. Frequency for Various Supply Voltages, IDQ = 1500 mA*



*Figure 33. P<sub>OUT</sub>*, Gain, PAE, and Drain Current with RF Applied (I<sub>DD</sub>) vs. *Input Power, 22 GHz, V<sub>DD</sub>* = 5 V, I<sub>DQ</sub> = 1500 mA



*Figure 34. P<sub>OUT</sub>*, Gain, PAE, and  $I_{DD}$  vs. Input Power, 26 GHz, V<sub>DD</sub> = 5 V, *IDQ = 1500 mA*



*Figure 35. P<sub>OUT</sub>*, Gain, PAE, and  $I_{DD}$  vs. Input Power, 36 GHz, V<sub>DD</sub> = 5 V, *IDQ = 1500 mA*



*Figure 36. P<sub>OUT</sub>*, Gain, PAE, and  $I_{DD}$  vs. Input Power, 44 GHz, V<sub>DD</sub> = 5 V, *IDQ = 1500 mA*



*Figure 37. P<sub>OUT</sub>*, Gain, PAE, and  $I_{DD}$  vs. Input Power, 30 GHz, V<sub>DD</sub> = 5 V, *IDQ = 1500 mA*



*Figure 38. P<sub>OUT</sub>*, Gain, PAE, and  $I_{DD}$  vs. Input Power, 40 GHz, V<sub>DD</sub> = 5 V, *IDQ = 1500 mA*



*Figure 39. P<sub>OUT</sub>*, Gain, PAE, and  $I_{DD}$  vs. Input Power, 50 GHz, V<sub>DD</sub> = 5 V, *IDQ = 1500 mA*



*Figure 40. P<sub>DISS</sub>* vs. Input Power for Various Frequencies at  $T_A$  = 85°C, *VDD = 5 V, IDQ = 1500 mA*



*Figure 41. I<sub>DD</sub>* vs. Input Power at Various Temperatures, 36 GHz, V<sub>DD</sub> = 5 V, *IDQ = 1500 mA*



*Figure 42. Output IP3 vs. Frequency at Various Temperatures, POUT per Tone = 14 dBm, VDD = 5 V, IDQ = 1500 mA*



*Figure 43. I<sub>DD</sub> vs. Input Power at Various Frequencies, V<sub>DD</sub> = 5 V, IDQ = 1500 mA*



*Figure 44. Output IP3 vs. Frequency for Various Supply Voltages, POUT per Tone = 14 dBm, IDQ = 1500 mA*



*Figure 45. Output IP3 vs. Frequency for Various Temperatures, P*<sub>OUT</sub> per Tone = 14 dBm,  $V_{DD}$  = 5 V,  $I_{DO}$  = 1700 mA



*Figure 46. Output IP3 vs. Frequency for Various Supply Currents, POUT per Tone, VDD = 5 V, IDQ = 1500 mA*



*Figure 47. Third-Order Intermodulation Distortion (IM3) vs. P<sub>OUT</sub> per Tone for Various Frequencies, V<sub>DD</sub>* = 5 V, I<sub>DQ</sub> = 1500 mA



*Figure 48. Detector Voltage (VREF − VDET) vs. Output Power for Various Frequencies*



*Figure 49. IM3 vs. P<sub>OUT</sub>* per Tone for Various Frequencies, V<sub>DD</sub> = 4 V, *IDQ = 1500 mA*



*Figure 50. I<sub>DQ</sub>* vs. Gate Voltage for Various Temperatures, V<sub>DD</sub> = 5 V



*Figure 51. Detector Voltage (VREF − VDET) vs. Output Power for Various Temperatures at 36 GHz*







# <span id="page-14-0"></span>**LOWER BIAS OPERATION**





*Figure 54. Input Return Loss vs. Frequency for Various Supply Currents,*  $V_{DD} = 3 V$ 



*Figure 55. Output Return Loss vs. Frequency for Various Supply Currents, VDD = 3 V*



*Figure 56. Gain vs. Frequency for Various Supply Currents, V<sub>DD</sub> = 4 V* 



*Figure 57. Input Return Loss vs. Frequency for Various Supply Currents,*  $V_{DD} = 4 V$ 



*Figure 58. Output Return Loss vs. Frequency for Various Supply Currents, VDD = 4 V*



*Figure 59. Output P1dB vs. Frequency for Various Supply Currents, V<sub>DD</sub> = 3 V* 



*Figure 60. P<sub>SAT</sub> vs. Frequency for Various Supply Currents, V<sub>DD</sub> = 3 V* 



*Figure 61. Noise Figure vs. Frequency for Various Supply Currents, V<sub>DD</sub> = 3 V* 



*Figure 62. Output P1dB vs. Frequency for Various Supply Currents, V<sub>DD</sub> = 4 V* 



*Figure 63. P<sub>SAT</sub> vs. Frequency for Various Supply Currents, V<sub>DD</sub> = 4 V* 



*Figure 64. Noise Figure vs. Frequency for Various Supply Currents, V<sub>DD</sub> = 4 V* 



*Figure 65. Output IP3 vs. Frequency for Various Supply Currents, P*<sub>OUT</sub> per Tone = 14 dBm,  $V_{DD}$  = 3 V



*Figure 66. Output IP3 vs. Frequency for Various Supply Currents, P*<sub>OUT</sub> per Tone = 14 dBm,  $V_{DD}$  = 4 V

# <span id="page-17-0"></span>**THEORY OF OPERATION**

The architecture of the ADPA7008, a medium power amplifier, is shown in Figure 67. The ADPA7008 uses two cascaded, four-stage amplifiers operating in quadrature between six 90° hybrids.

The input signal is divided evenly into two, and then each signal is divided into two again. Each of these new paths are amplified through four independent gain stages. The amplified signals are then combined at the output. This balanced amplifier approach forms an amplifier with a combined gain of 17.5 dB and a  $P_{SAT}$ value of 31 dBm.

The quadrature hybrid couplers ensure good broadband input and output return loss matching across the full 20 GHz to 54 GHz

frequency range of the ADPA7008. See the application circuits shown in [Figure 68](#page-18-0) and [Figure 69](#page-19-0) for further details on biasing the various blocks.

A portion of the RF output signal is directionally coupled to a diode for detection of the RF  $P_{\text{OUT}}$ . When the diode is dc biased, the diode rectifies the RF power and makes the RF power available for measurement as a dc voltage at VDET. To allow temperature compensation of VDET, an identical and symmetrically located circuit, minus the coupled RF power, is available via VREF. Taking the difference of VREF − VDET provides a temperature compensated signal that is proportional to the RF output (see Figure 67).



*Figure 67. ADPA7008 Architecture*

## <span id="page-18-0"></span>**APPLICATIONS INFORMATION**

Figure 68 shows the basic connections for operation when the gate voltage is applied on the north side of the device to Pin 4 (VGG1). [Figure 69](#page-19-0) shows the basic connections for operation when the gate voltage is applied on the south side to Pin 10 (VGG2). While the gate voltage bias signal can be applied to either VGG1 or to VGG2 (the unused pin is left open), the drain supply must be applied to all VDDx pins. The power supply decoupling scheme shown can be simplified by combining the larger capacitance values. For example, C13 and C14 can be combined into a single 4.7 μF capacitor (C18 and C29 can be combined in the same manner). Each VDDx pin must have at least one dedicated 100 pF capacitor.

All measurements for this device were taken using the application circuit (see Figure 68 ).

The recommended power-up bias sequence is as follows:

- **1.** Connect GND to RF and dc ground.
- **2.** Set the gate bias voltages, V<sub>GG1</sub> or V<sub>GG2</sub>, to −1.5 V.
- **3.** Set all drain bias voltages,  $V_{DDx}$ , to 5 V.
- **4.** Increase the gate bias voltages,  $V_{GG1}$  or  $V_{GG2}$ , to achieve an  $I_{\text{DO}}$  of 1500 mA.
- **5.** Apply the RF signal.

#### *Table 9. Power Selection Table*

The recommended power-down bias sequence is as follows:

- **1.** Turn off the RF signal.
- **2.** Decrease the gate bias voltages, V<sub>GG1</sub> or V<sub>GG2</sub>, to −1.5 V to achieve an  $I_{\text{DQ}} = 0$  mA (approximately).
- **3.** Decrease all the drain bias voltages,  $V_{DDx}$ , to 0 V.
- **4.** Increase the gate bias voltages, V<sub>GG1</sub> or V<sub>GG2</sub>, to 0 V.

The  $V_{DD}$  = 5 V and  $I_{DQ}$  = 1500 mA bias conditions are recommended to optimize overall performance. Unless otherwise noted, the data shown was taken using the recommended bias conditions and basic connections schematic with north side gate biasing (see Figure 68). See [Figure 69](#page-19-0) for the application circuit for the south side gating biasing configuration.

Operation of the ADPA7008 at different bias conditions provides performance that differs from what is shown in [Table 1,](#page-2-0) [Table 2,](#page-2-0) [Table 3,](#page-3-0) and [Table 4](#page-3-0). Biasing the ADPA7008 for higher drain current typically results in higher P1dB and gain at the expense of increased power consumption (see Table 9). Data was taken for Table 9 at the following nominal bias conditions:  $V_{DD}$  = 5 V, T<sub>A</sub> = 25°C, and frequency = 36 GHz.



<sup>1</sup> Adjust V<sub>GG1</sub> from −1.5 V to 0.4 V to achieve the desired drain current.

# **TYPICAL APPLICATION CIRCUITS**



*Figure 68. Basic Connections for Operation with the North Side Gate Voltage Biasing*

#### <span id="page-19-0"></span>**APPLICATIONS INFORMATION**



*Figure 69. Basic Connections for Operation with the South Side Gate Voltage Biasing*

#### <span id="page-20-0"></span>**BIASING THE ADPA7008 WITH THE LOW NOISE LTM8063**

The [LTM8063](https://www.analog.com/LTM8063) is a Silent Switcher voltage regulator that meets the bias requirement for the positive drain supply of the ADPA7008. The regulator provides a drain bias voltage that is constant over load current variations. Figure 70 shows a circuit that derives the  $5 V V<sub>DD</sub>$  supply voltage from an input rail that can vary from 6.5 V to 40  $\overline{V}$  (which is the  $\overline{V}_{\text{IN}}$  range of the LTM8063). The LTC8063 is configured using external components to generate a 5 V  $V_{DD}$  supply capable of up to 2 A. Figure 71 shows a plot of the measured noise figure vs. frequency of this circuit with a comparison to that measured with a bench supply, for reference.



*Figure 70. Application Circuit Using the LTM8063 for Low Noise Drain Voltage Generation for the ADPA7008*



*Figure 71. ADPA7008 Noise Figure vs. Frequency Measured for VDD Using the LTM8063 vs. a Bench Supply for Reference*

A low current (<<1 mA) negative V $_{\rm GG}$  is also required to provide the constant V<sub>GG</sub> bias voltage. For this, the [ADP5600](https://www.analog.com/ADP5600) is recommended.

As previously noted, the ADPA7008  $V_{DD}$  and  $V_{GG}$  voltages must be correctly sequenced during power-on and power-off.

[Figure 72](#page-21-0) shows a complete circuit that includes positive drain voltage generation, negative gate voltage generation, and the power-on and power-off sequencing. This circuit supports an external input voltage  $(V_{\text{IN}})$  range of 12 V to 16 V.

#### <span id="page-21-0"></span>**BIASING THE ADPA7008 WITH THE LOW NOISE LTM8063**



*Figure 72. A Complete Gate and Drain Voltage Biasing Circuit for the ADPA7008*

As shown in Figure 72, the drain voltage is generated by the [LTM8063](https://www.analog.com/LTM8063). The negative gate voltage is generated by the [ADP5600](https://www.analog.com/ADP5600). The exact gate voltage is set by a resistor divider between the LDO\_OUT and FB pins on the ADP5600. The equation for setting the gate voltage is VGG1 =  $-0.5(1 + R1/(R2 + R3))$ , where R2 is a potentiometer. To achieve a drain voltage of 1500 mA, the recommended value for VGG1 is −0.63 V. To set this voltage, R1 and R3 were set to 22.1 kΩ and 11.3 kΩ, respectively, and the R2 potentiometer was set to 100 kΩ, which allows VGG1 to swing from approximately −1.5 V to −0.6 V. To ensure that the gate voltage is active before the drain voltage, the PGOOD signal from the ADP5600 is used to gate all devices in the drain voltage generation path. The ADP5600 PGOOD output signal is scaled using a resistor divider such that the LTM8063 drain voltage generator turns on after the ADP5600 output does. Figure 73 shows the turn on sequence and turn off sequence. Notice how  $V_{DD}$  turns on a few milliseconds after  $V_{GG}$ . This sequencing is controlled by the scaled PGOOD signal.



*Figure 73. Turn On Sequence and Turn Off Sequence*

#### **BIASING THE ADPA7008 WITH THE LOW NOISE LTM8063**

To ensure clean circuit turn off when  $V_{\text{IN}}$  ([Figure 73\)](#page-21-0) turns off, the [ADP196-01](https://www.analog.com/ADP196) load switch with quick output discharge has been added to the drain voltage generation path. The ADP196-01 ensures that  $V_{DD}$  turns off fully when  $V_{IN}$  is around 8.5 V before  $V_{GG}$  turns

off when  $V_{\text{IN}}$  is at 2.54 V. The ADP196-01 has a very small package (1 mm × 1.5 mm WLCSP) and requires no external components, resulting in a minimal increase in PCB area.

<span id="page-23-0"></span>The [HMC980LP4E](https://www.analog.com/hmc980lp4e) is an active bias controller that is designed to meet the bias requirements for enhancement mode and depletion mode amplifiers such as the ADPA7008. The controller provides constant drain current biasing over temperature and device to device variation, and properly sequences gate and drain voltages to ensure the safe operation of the amplifier. The HMC980LP4E also offers self protection in the event of a short circuit, an internal charge pump that generates the negative voltage needed on the gate of the ADPA7008, and the option to use an external negative voltage source.

The HMC980LP4E is also available in die form as the [HMC980-Die](https://www.analog.com/hmc980-die).



*Figure 74. Functional Diagram of HMC980LP4E*

# **APPLICATION CIRCUIT SETUP**

[Figure 75](#page-24-0) is the schematic of an application circuit using the HMC980LP4E to control the ADPA7008. When using an external negative supply for VNEG, refer to the schematic in [Figure 76.](#page-24-0)

In the application circuit shown in [Figure 75](#page-24-0), the ADPA7008 drain voltage,  $V_{DRAIN}$ , and drain current,  $I_{DRAIN}$ , are set by the following equations:

$$
V_{DD} = V_{DRAIN} + (I_{DRAIN} \times 0.7 \Omega) \tag{1}
$$

 $V_{DD}$  = 5 V + (1.6 A × 0.7 Ω) = 6.12 V

where:

*V<sub>DD</sub>* and *V<sub>DRAIN</sub>* are in volts.

*IDRAIN* is in amperes.

$$
R10 = (150\Omega \times A) \div (I_{DRAIN})
$$
 (2)

 $R10 = (150 \Omega \times A) \div (1.6 A) = 94 \Omega$ 

where:

*R10* is in ohms.

*IDRAIN* is in amperes.

#### **LIMITING VGATE FOR THE ADPA7008 VGGX ABSOLUTE MAXIMUM RATING REQUIREMENT**

When using the HMC980LP4E to control the ADPA7008, the minimum voltages for VNEG and VGATE must be −1.5 V to keep the voltages within the absolute maximum rating limit for the VGGx pin of the ADPA7008. To set the minimum voltages, set R15 and R16 to the values shown in [Figure 75](#page-24-0) and [Figure 76.](#page-24-0) Refer to the [AN-1363](https://www.analog.com/en/app-notes/an-1363.html) for more information and calculations for R15 and R16.

The HMC980LP4E application circuits for biasing figures in the AN-1363 are two examples of how the HMC980LP4E is used as an active bias controller. Both application circuits within the AN-1363 show the R5 and R7 resistors, which are analogous to the R15 and R16 resistor shown in [Figure 75](#page-24-0) and [Figure 76.](#page-24-0)

<span id="page-24-0"></span>

*Figure 75. Application Circuit Using HMC980LP4E with ADPA7008 (Internal Negative Voltage Source)*



*Figure 76. Application Circuit Using HMC980LP4E with ADPA7008 (External Negative Voltage Source)*

#### **HMC980LP4E BIAS SEQUENCE**

When using the [HMC980LP4E](https://www.analog.com/hmc980lp4e) to control the ADPA7008, the dc supply sequences described in the Power-Up Sequence section and the [Power-Down Sequence](#page-25-0) section are recommended to prevent damage to the HMC980LP4E and the ADPA7008.

#### **Power-Up Sequence**

The power-up sequence for the HMC980LP4E is as follows:

- **1.** Set EN = 0 V to ensure that the HMC980LP4E powers up without turning on the VGATE and VDRAIN pins.
- **2.** Set VDIG = 3.3 V.
- **3.** Set S0 and S1 = 3.3 V. The Sx pins are internally pulled up to VDIG; therefore, this step is optional
- **4.** Set  $V_{DD} = 6.12$  V.
- **5.** Set VNEG = −1.5 V. Note that this step is unnecessary if using the internally generated negative voltage.
- **6.** Set EN = 3.3 V, which turns on the VGATE and VDRAIN pins.

## <span id="page-25-0"></span>**Power-Down Sequence**

The power-down sequence for the [HMC980LP4E i](https://www.analog.com/HMC980LP48)s as follows:

- **1.** Set EN = 0 V, which causes the HMC980LP4E to power-down the VDRAIN pins and sets the VGATE = −1.5 V.
- **2.** Set VNEG = 0 V. Note that this step is unnecessary if using the internally generated negative voltage.
- **3.** Set VDD = 0 V.
- **4.** Set S0 and S1 = 0 V. The Sx pins are internally pulled up to VDIG; therefore, this step is optional.
- **5.** Set VDIG = 0 V.

After the HMC980LP4E bias control circuit is set up, toggle the bias to the ADPA7008 on or off by applying 3.3 V or 0 V, respectively, to the EN pin. When setting EN = 3.3 V, VGATE becomes less negative as the control loop closes, and VDRAIN turns on at 5 V. VGATE then stabilizes at the voltage required to achieve  $I<sub>DRAIN</sub>$  = 1600 mA, and the closed control loop then continues to regulate IDRAIN at 1600 mA. When setting EN = 0 V, VGATE is set to  $-1.5$  V, and VDRAIN is set to 0 V.

#### **CONSTANT DRAIN CURRENT BIASING VS. CONSTANT GATE VOLTAGE BIASING**

The HMC980LP4E uses closed-loop feedback to continuously adjust VGATE to maintain a constant drain current bias over dc supply variation, temperature, and device to device variation. In addition, constant drain current bias is the optimum method for reducing time in calibration procedures and for maintaining consistent performance over time. By comparing the constant drain current bias with a constant gate voltage bias where the current is driven to increase when RF power is applied, a slightly lower output P1dB is seen with a constant drain current bias. This output P1dB is shown in [Figure 84](#page-26-0), where the RF performance is slightly lower than the constant gate voltage bias operation due to a lower drain current at the high input powers as the device reaches 1 dB compression.

To increase the output P1dB performance for the constant drain current bias toward the constant gate voltage bias performance, increase the set current toward the  $I_{DD}$  value this performance reaches under the RF drive in the constant gate voltage bias condition, as shown in [Figure 84](#page-26-0). The limit of increasing  $I_{\text{DO}}$ under the constant drain current operation is set by the thermal limitations found in [Table 5](#page-4-0) with the maximum power dissipation specification. As  $I_{DD}$  increase continues, the actual output P1dB does not continue to increase indefinitely, and the power dissipation increases. Therefore, when using constant drain current biasing, note this exchange between power dissipation and the output P1dB performance into consideration.

# **CONSTANT I<sub>DD</sub> OPERATION**

 $T_A$  = 25°C,  $V_{DD}$  = 5 V, and  $I_{DQ}$  = 1700 mA for nominal operation, unless otherwise noted. Figure 77 to [Figure 80](#page-26-0) are biased with the HMC980LP4E active bias controller. See the [Biasing ADPA7008](#page-23-0) [with the HMC980LP4E](#page-23-0) section for biasing details.



*Figure 77. Output P1dB vs. Frequency for Various Temperatures, V<sub>DD</sub> = 5 V, Data Measured with Constant I<sub>DD</sub>* 



*Figure 78. P<sub>SAT</sub> vs. Frequency for Various Temperatures, V<sub>DD</sub> = 5 V, Data Measured with Constant I<sub>DD</sub>* 



*Figure 79. Output P1dB vs. Frequency for Various Drain Currents, V<sub>DD</sub> = 5 V, Data Measured with Constant I<sub>DD</sub>* 

<span id="page-26-0"></span>

*Figure 80. P<sub>SAT</sub> vs. Frequency for Various Drain Currents, V<sub>DD</sub> = 5 V,* **Data Measured with Constant I<sub>DD</sub>** 



*Figure 81. IDD vs. Input Power, VDD = 5 V, Frequency = 36 GHz, Constant Drain Current Bias (IDRAIN Setpoint = 1600 mA) and Constant Gate Voltage Bias ( VGG = −0.63 V)*



*Figure 82. PAE vs. Input Power, V<sub>DD</sub>* = 5 V, Frequency = 36 GHz, *Constant Drain Current Bias (IDRAIN Setpoint = 1600 mA) and Constant Gate Voltage Bias (VGG = −0.63 V)*



*Figure 83. POUT vs. Input Power, VDD = 5 V, Frequency = 36 GHz, Constant Drain Current Bias (IDRAIN Setpoint = 1600 mA) and Constant Gate Voltage Bias (VGG = −0.63 V)*



*Figure 84. Output P1dB vs. Frequency, V<sub>DD</sub> = 5 V, Constant Drain Current Bias (IDRAIN Setpoint = 1600 mA) and Constant Gate Voltage Bias (VGG = −0.63 V)*

#### <span id="page-27-0"></span>**OUTLINE DIMENSIONS**



*Figure 85. 18-Terminal Ceramic Leadless Chip Carrier with Heat Sink [LCC\_HC] (EH-18-1) Dimensions shown in millimeters*

#### **ORDERING GUIDE**



 $1 Z =$  RoHS Compliant Part.

<sup>2</sup> For the ADPA7008AEHZ and the ADPA7008AEHZ-R7, the MSL Rating is MSL3.

# **EVALUATION BOARDS**



 $1 Z =$  RoHS Compliant Part.

