









**TPS568231** SLVSGV8 - OCTOBER 2022

# TPS568231 3.8-V to 17-V Input, 8-A Synchronous Step-Down Converter

### 1 Features

- 4.5-V to 17-V input range without external bias
- 3.8-V to 17-V input range with external bias
- Supports 8-A continuous output current
- Integrated 7.8-m $\Omega$  and 3.2-m $\Omega$  MOSFETs
- 0.6-V ±1% reference voltage across a -40°C to 125°C junction range
- 0.6-V to 5.5-V output voltage range
- 146-uA low quiescent current
- D-CAP3<sup>™</sup> control mode for fast transient response
- Supports ceramic output capacitors
- Selectable f<sub>SW</sub> of 400 kHz, 800 kHz, and 1200 kHz
- Selectable FCCM (forced continuous conduction mode) for tight output voltage ripple
- Selectable Eco-mode<sup>™</sup> (auto skip mode) for high light-load efficiency
- Optional external 5-V bias for enhanced efficiency
- Prebiased start-up capability
- Adjustable soft start with a default 1.2-ms soft-start
- Power-good indicator to monitor output voltage
- Two adjustable current limit settings with hiccup restart
- Non-latched protections for UV, OV, OT, and UVLO
- Pin-to-pin compatible with 8-A TPS568215, and 12-A TPS56C231 and TPS56C215
- -40°C to 125°C operating junction temperature
- 3.5-mm × 3.5-mm, 18-pin HotRod™ QFN package



2 Applications

- Data center and enterprise computing POLs
- Wireless infrastructure
- IPCs, factory automation, PLC, test measurement
- High-end DTV

## 3 Description

TPS568231 small, high-efficiency, is а synchronous buck converter with an adaptive ontime D-CAP3 control mode. Because external compensation is not required, the device is easy to use and requires few external components. The device is well-suited for space-constrained data center applications.

The TPS568231 has competitive features including a very accurate reference voltage, fast load transient response, and no requirement for external compensation, adjustable current limit, and both Ecomode and FCCM operation modes for selection at light-load condition through configuration of MODE pin. To attain high efficiency at light load, Eco-mode can be selected. To support tight output voltage ripple requirement, FCCM can be selected. The TPS568231 operates from -40°C to 125°C junction temperature.

### **Package Information**

| Part Number | Package <sup>(1)</sup> | Body Size (NOM)   |
|-------------|------------------------|-------------------|
| TPS568231   | RNN (VQFN-HR, 18)      | 3.50 mm × 3.50 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



Efficiency, FCCM Mode



## **Table of Contents**

| 1 Features1                           | 7.4 Device Functional Modes                          | 19 |
|---------------------------------------|------------------------------------------------------|----|
| 2 Applications1                       | 8 Application and Implementation                     | 20 |
| 3 Description1                        | 8.1 Application Information                          | 20 |
| 4 Revision History2                   | 8.2 Typical Application                              |    |
| 5 Pin Configuration and Functions3    | 8.3 Power Supply Recommendations                     |    |
| 6 Specifications4                     | 8.4 Layout                                           |    |
| 6.1 Absolute Maximum Ratings4         | 9 Device and Documentation Support                   | 25 |
| 6.2 ESD Ratings                       | 9.1 Device Support                                   | 25 |
| 6.3 Recommended Operating Conditions4 | 9.2 Receiving Notification of Documentation Updates. | 25 |
| 6.4 Thermal Information5              | 9.3 Support Resources                                | 25 |
| 6.5 Electrical Characteristics5       | 9.4 Trademarks                                       |    |
| 6.6 Typical Characteristics7          | 9.5 Electrostatic Discharge Caution                  | 25 |
| 7 Detailed Description13              | 9.6 Glossary                                         | 25 |
| 7.1 Overview                          | 10 Mechanical, Packaging, and Orderable              |    |
| 7.2 Functional Block Diagram14        | Information                                          | 26 |
| 7.3 Feature Description15             |                                                      |    |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE         | REVISION | NOTES           |
|--------------|----------|-----------------|
| October 2022 | *        | Initial release |



# **5 Pin Configuration and Functions**



Figure 5-1. 18-Pin VQFN RNN Package (Bottom View Left, Top View Right)

**Table 5-1. Pin Functions** 

| P     | in                   |      |                                                                                                                                                                                                       |
|-------|----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name  | NO.                  | Type | Description                                                                                                                                                                                           |
| воот  | 1                    | I    | Supply input for the gate drive voltage of the high-side MOSFET. Connect the bootstrap capacitor between BOOT and SW.                                                                                 |
| VIN   | 2,11                 | Р    | Input voltage supply pin for the control circuitry. Connect the input decoupling capacitors between VIN and PGND.                                                                                     |
| PGND  | 3, 4, 5,<br>8, 9, 10 | G    | Power GND pin for the controller circuit and the internal circuitry. Connect to AGND with a short trace.                                                                                              |
| SW    | 6, 7                 | 0    | Switch node pin. Connect the output inductor to this pin.                                                                                                                                             |
| AGND  | 12                   | G    | Ground of internal analog circuitry. Connect AGND to the PGND plane with a short trace.                                                                                                               |
| FB    | 13                   | I    | Converter feedback input. Connect to the center tap of the resistor divider between output voltage and AGND.                                                                                          |
| ss    | 14                   | 0    | Soft-start time selection pin. Connecting an external capacitor sets the soft-start time and if no external capacitor is connected, the converter starts up in 1.2 ms.                                |
| EN    | 15                   | I    | Enable input control, leaving this pin floating enables the converter. This pin can also be used to adjust the input UVLO by connecting to the center tap of the resistor divider between VIN and EN. |
| PGOOD | 16                   | 0    | Open-drain power-good indicator. The pin is asserted low if output voltage is out of the PGOOD threshold, overvoltage, or if the device is under thermal shutdown, EN shutdown, or during soft start. |
| VREG5 | 17                   | I/O  | 4.7-V internal LDO output that can also be driven externally with a 5-V input. This pin supplies voltage to the internal circuitry and gate driver. Bypass this pin with a 4.7-μF capacitor.          |
| MODE  | 18                   | ı    | Switching frequency, current limit selection, and light load operation mode selection pin. Connect this pin to a resistor divider from VREG5 and AGND for different MODE options shown in Table 7-2.  |



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                       | MIN  | MAX  | UNIT |
|------------------|---------------------------------------|------|------|------|
|                  | V <sub>IN</sub>                       | -0.3 | 20   |      |
|                  | SW                                    | -2   | 19   |      |
|                  | SW (10-ns transient)                  | -5   | 25   |      |
|                  | V <sub>IN</sub> -SW                   |      | 22   |      |
|                  | V <sub>IN</sub> -SW (10-ns transient) |      | 25   |      |
| Pin voltage      | EN                                    | -0.3 | 6.5  |      |
| i iii voitage    | BOOT-SW                               | -0.3 | 6.5  | ]    |
|                  | BOOT-SW (10-ns transient)             | -0.3 | 7.5  |      |
|                  | BOOT                                  | -0.3 | 25.5 |      |
|                  | SS, MODE, FB                          | -0.3 | 6.5  |      |
|                  | VREG5                                 | -0.3 | 6    |      |
|                  | PGOOD                                 | -0.3 | 6.5  |      |
| TJ               | Operating junction temperature        | -40  | 150  | °C   |
| T <sub>stg</sub> | Storage temperature                   | -55  | 150  | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 6.2 ESD Ratings

|                    |                               |                                                                       | VALUE | UNIT |
|--------------------|-------------------------------|-----------------------------------------------------------------------|-------|------|
| \/                 | V Flooring at the discolution | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±2000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge       | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                |                            | MIN  | NOM MAX | UNIT |
|--------------------------------|----------------------------|------|---------|------|
| Pin voltage                    | V <sub>IN</sub>            | 3.8  | 17      | V    |
|                                | SW                         | -1.8 | 17      | V    |
|                                | BOOT                       | -0.1 | 23.5    | V    |
|                                | VREG5, MODE, FB, PGOOD, EN | -0.1 | 5.5     | V    |
| Output current                 | I <sub>LOAD</sub>          | 0    | 8       | Α    |
| Operating junction temperature | TJ                         | -40  | 125     | °C   |

Product Folder Links: TPS568231



## **6.4 Thermal Information**

|                       | THERMAL METRIC(1)                            |      | RNN (TI EVM)                  | LIMIT |
|-----------------------|----------------------------------------------|------|-------------------------------|-------|
|                       | THERMAL METRIC                               | 18 P | UNIT                          |       |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 49.9 | 27                            | °C/W  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 24.9 | Not applicable <sup>(2)</sup> | °C/W  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 11.3 | Not applicable <sup>(2)</sup> | °C/W  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 0.5  | 0.4                           | °C/W  |
| ΨЈВ                   | Junction-to-board characterization parameter | 11   | 10                            | °C/W  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics

 $T_J = -40$ °C to +125°C,  $V_{IN}$ =12V (unless otherwise noted)

|                      | PARAMETER                        | CONDITIONS                                                       | MIN     | TYP   | MAX   | UNIT |
|----------------------|----------------------------------|------------------------------------------------------------------|---------|-------|-------|------|
| SUPPLY CUR           | RENT                             |                                                                  |         |       |       |      |
| I <sub>IN</sub>      | V <sub>IN</sub> supply current   | T <sub>J</sub> = 25°C, V <sub>EN</sub> = 5 V, non-switching      |         | 146   |       | μA   |
| I <sub>VINSDN</sub>  | V <sub>IN</sub> shutdown current | V <sub>EN</sub> = 0 V                                            |         | 9.3   |       | μΑ   |
| LOGIC THRES          | SHOLD                            |                                                                  |         |       |       |      |
| V <sub>ENH</sub>     | EN H-level threshold voltage     |                                                                  | 1.175   | 1.225 | 1.3   | V    |
| V <sub>ENL</sub>     | EN L-level threshold voltage     |                                                                  | 1.025   | 1.104 | 1.15  | V    |
| V <sub>ENHYS</sub>   |                                  |                                                                  |         | 0.121 |       | V    |
| I <sub>ENp1</sub>    | EN pullup current                | V <sub>EN</sub> = 1.0 V                                          | 0.35    | 1.91  | 2.95  | μΑ   |
| I <sub>ENp2</sub>    | EN pullup current                | V <sub>EN</sub> = 1.3 V                                          | 3       | 4.197 | 5.5   | μΑ   |
| FEEDBACK V           | OLTAGE                           |                                                                  |         |       |       |      |
|                      |                                  | T <sub>J</sub> = 25°C                                            | 598     | 600   | 602   | mV   |
| . ,                  | FB voltage                       | T <sub>J</sub> = 0°C to 85°C                                     | 597.5   | 600   | 602.5 | mV   |
| $V_{FB}$             |                                  | $T_J = -40$ °C to 85°C                                           | 594     | 600   | 602.5 | mV   |
|                      |                                  | $T_J = -40^{\circ}\text{C to } 125^{\circ}\text{C}$              | 594 600 |       | 606   | mV   |
| LDO VOLTAG           | E                                |                                                                  |         |       |       |      |
| VREG5                | LDO output voltage               | T <sub>J</sub> = -40°C to 125°C                                  | 4.58    | 4.7   | 4.83  | V    |
| ILIM5                | LDO output current limit         | T <sub>J</sub> = -40°C to 125°C                                  | 100     | 150   | 200   | mA   |
| UVLO                 |                                  |                                                                  |         |       |       |      |
|                      |                                  | VREG5 rising voltage                                             |         | 4.25  |       | V    |
| UVLO                 | UVLO threshold                   | VREG5 falling voltage                                            |         | 3.52  |       | V    |
|                      |                                  | VREG5 hysteresis                                                 | 730     |       |       | mV   |
| UVLO.                |                                  | VIN rising voltage, VREG5 = 4.7 V                                |         | 3.32  |       | V    |
| VREG5 = 4.7          | UVLO threshold, VREG5 = 4.7 V    | VIN falling voltage, VREG5 = 4.7 V                               |         | 3.24  |       | V    |
| V                    |                                  | VIN hysteresis, VREG5 = 4.7 V                                    |         | 80    |       | mV   |
| MOSFET               |                                  |                                                                  |         |       |       |      |
| R <sub>DS(on)H</sub> | High-side switch resistance      | T <sub>J</sub> = 25°C, V <sub>VREG5</sub> = 4.7 V                |         | 7.8   |       | mΩ   |
| R <sub>DS(on)L</sub> | Low-side switch resistance       | T <sub>J</sub> = 25°C, V <sub>VREG5</sub> = 4.7 V                |         | 3.2   |       | mΩ   |
| ON-TIME TIMI         | ER CONTROL                       |                                                                  |         |       |       |      |
| t <sub>ON min</sub>  | SW minimum on time               | VIN = 17 V, V <sub>OUT</sub> = 0.6 V, f <sub>SW</sub> = 1200 kHz |         | 60    |       | ns   |
| t <sub>OFF</sub>     | SW minimum off time              | V <sub>FB</sub> = 0.5 V                                          |         |       | 310   | ns   |
| SOFT START           | AND OUTPUT DISCHARGE             |                                                                  |         |       |       |      |

<sup>(2)</sup> Not applicable to an EVM layout



## **6.5 Electrical Characteristics (continued)**

 $T_J = -40$ °C to +125°C,  $V_{IN}$ =12V (unless otherwise noted)

|                      | PARAMETER                                      | CONDITIONS                                                             | MIN | TYP  | MAX  | UNIT  |
|----------------------|------------------------------------------------|------------------------------------------------------------------------|-----|------|------|-------|
| t <sub>SS</sub>      | Soft-start time                                | Internal soft start time, T <sub>J</sub> = –<br>40°C to 125°C          |     | 1.2  |      | ms    |
| I <sub>ss</sub>      | Soft-start charge current                      | T <sub>J</sub> = -40°C to 125°C                                        | 4.9 | 6    | 7.1  | μΑ    |
| R <sub>DIS</sub>     | Discharge resistance                           | T <sub>J</sub> = 25°C, V <sub>OUT</sub> = 0.5 V, V <sub>EN</sub> = 0 V |     | 370  |      | Ω     |
| CURRENT L            | IMIT                                           |                                                                        | ,   |      |      |       |
|                      | Commont limit (love side soundings)            | ILIM-1 option, valley current                                          | 6   | 7.1  | 8.15 | Α     |
| I <sub>OCL</sub>     | Current limit (low-side sourcing)              | ILIM option, valley current                                            | 8   | 9.4  | 10.8 | Α     |
| I <sub>NOCL</sub>    | Current limit (low-side negative)              | Valley current                                                         |     | 3.9  |      | Α     |
| POWER GO             | OD                                             |                                                                        |     |      |      |       |
|                      |                                                | V <sub>FB</sub> falling (fault)                                        |     | 84%  |      |       |
|                      | PGOOD threshold                                | V <sub>FB</sub> rising (good)                                          |     | 93%  |      |       |
| $V_{PGOODTH}$        |                                                | V <sub>FB</sub> rising (fault)                                         |     | 116% |      |       |
|                      |                                                | V <sub>FB</sub> falling (good)                                         |     | 108% |      |       |
|                      | DOOD III II                                    | Delay from low to high                                                 |     | 128  |      | μs    |
| t <sub>PGOODLY</sub> | PGOOD delay time                               | Delay form high to low                                                 | ,   | 14   |      | μs    |
| I <sub>PGOOD</sub>   | PGOOD sink current                             | I <sub>OL</sub> = 4 mA                                                 |     |      | 0.4  | V     |
| I <sub>PGLK</sub>    | PGOOD leak current                             | V <sub>PGOOD</sub> = 5.5 V                                             |     |      | 1    | V     |
| OUTPUT UN            | DERVOLTAGE AND OVERVOLTAGE PROT                | ECTION                                                                 |     |      |      |       |
| V <sub>OVP</sub>     | Output OVP threshold                           | OVP detect                                                             |     | 121% |      |       |
| T <sub>OVPDEL</sub>  | Output OVP response delay                      |                                                                        | ,   | 52   |      | μs    |
| V <sub>UVP</sub>     | Output UVP threshold                           | Hiccup detect                                                          |     | 70%  |      |       |
| t <sub>UVPDGL</sub>  | UVP prop deglitch                              |                                                                        |     | 1    |      | ms    |
| t <sub>UVPDEL</sub>  | Output hiccup delay relative to SS time        | UVP detect                                                             |     | 1    |      | cycle |
| t <sub>UVPEN</sub>   | Output hiccup enable delay relative to SS time | UVP detect                                                             |     | 7    |      | cycle |
| THERMAL S            | HUTDOWN                                        |                                                                        |     |      |      |       |
| <b>T</b>             | The second about decree the add(1)             | Shutdown temperature                                                   |     | 160  |      | °C    |
| $T_{SDN}$            | Thermal shutdown threshold <sup>(1)</sup>      | Hysteresis                                                             |     | 15   |      | °C    |

(1) Not production tested

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



## **6.6 Typical Characteristics**









 $V_{IN}$  = 12 V.  $T_J$  =  $-40^{\circ}$ C to 125 $^{\circ}$ C ( unless otherwise specified).

















## 7 Detailed Description

## 7.1 Overview

The TPS568231 is a high-density, synchronous step-down buck converter that can operate from 3.8-V to 17-V input voltage ( $V_{IN}$ ). The device has 7.8-m $\Omega$  and 3.2-m $\Omega$  integrated MOSFETs that enable high efficiency up to 8 A. The device employs D-CAP3 control mode that provides fast transient response with no external compensation components and an accurate feedback voltage. The control topology provides a seamless transition between FCCM operating mode at higher load condition and Eco-mode operation at lighter load condition. Eco-mode allows the TPS568231 to maintain high efficiency at light load. The TPS568231 can adapt to both low equivalent series resistance (ESR) output capacitors such as POSCAP or SP-CAP, and ultra-low ESR ceramic capacitors.

The TPS568231 has three selectable switching frequencies ( $f_{SW}$ ): 400 kHz, 800 kHz, and 1200 kHz. These frequencies give the flexibility to optimize the design for higher efficiency or smaller size. There are two selectable current limits. All these options are configured by choosing the right voltage on the MODE pin.

The TPS568231 has a 4.7-V internal LDO that creates bias for all internal circuitry. There is a feature to overdrive this internal LDO with an external voltage on the VREG5 pin which improves the efficiency of the converter. The undervoltage lockout (UVLO) circuit monitors the VREG5 pin voltage to protect the internal circuitry from low input voltages. The device has an internal pullup current source on the EN pin, which can enable the device even with the pin floating.

Soft-start time can be selected by connecting a capacitor to the SS pin. The device is protected from output short, undervoltage, and overtemperature conditions.



## 7.2 Functional Block Diagram



## 7.3 Feature Description

## 7.3.1 PWM Operation and D-CAP3<sup>™</sup> Control Mode

The TPS568231 operates using the adaptive on-time PWM control with a proprietary D-CAP3 control mode, which enables low external component count with a fast load transient response while maintaining a good output voltage accuracy. At the beginning of each switching cycle, the high-side MOSFET is turned on for an on time set by an internal one-shot timer. This on time is set based on the input voltage of the converter, output voltage of the converter, and the pseudo-fixed frequency, hence this type of control topology is called an adaptive on-time control. The one-shot timer resets and turns on again after the feedback voltage (V<sub>FB</sub>) falls below the internal reference voltage (V<sub>REF</sub>). An internal ramp is generated, which is fed to the FB pin to simulate the output voltage ripple, enabling the use of very low-ESR output capacitors such as multi-layered ceramic caps (MLCC). No external current sense network or loop compensation is required for D-CAP3 control mode topology.

The TPS568231 includes an error amplifier that makes the output voltage very accurate. This error amplifier is absent in other flavors of D-CAP3 control mode. For any control topology that is compensated internally, there is a range of the output filter it can support. The output filter used with the TPS568231 is a low-pass L-C circuit. This L-C filter has double pole that is described in Equation 1.

$$f_{P} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$
 (1)

At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the TPS568231. The low frequency L-C double pole has a 180 degree in-phase. At the output filter frequency, the gain rolls off at a –40 dB per decade rate and the phase drops rapidly. The internal ripple generation network introduces a high-frequency zero that reduces the gain roll off from –40 dB to –20 dB per decade and increases the phase to 90 degree one decade above the zero frequency. The internal ripple injection high frequency zero is changed according to the switching frequency selected as shown in Table 7-1. The inductor and capacitor selected for the output filter must be such that the double pole is located close enough to the high-frequency zero so that the phase boost provided by this high-frequency zero provides adequate phase margin for the stability requirement. The crossover frequency of the overall system is usually targeted to be less than one-fifth of the switching frequency (f<sub>SW</sub>).

Table 7-1. Ripple Injection Zero

| Switching Frequency (kHz) | Zero Location (kHz) |
|---------------------------|---------------------|
| 400                       | 17.8                |
| 800                       | 27.1                |
| 1200                      | 29.8                |

## 7.3.2 Eco-mode<sup>™</sup> Control

The TPS568231 is designed with Eco-mode control to increase efficiency at light loads. This option can be chosen using the MODE pin as shown in Table 7-2. As the output current decreases from heavy load condition, the inductor current is also reduced. If the output current is reduced enough, the valley of the inductor current reaches the zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The low-side MOSFET is turned off when a zero inductor current is detected. As the load current further decreases, the converter runs into discontinuous conduction mode. The on time is kept approximately the same as it is in continuous conduction mode. The off time increases as it takes more time to discharge the output with a smaller load current. Use Equation 2 to calculate the light load current where the transition to Eco-mode operation happens (I<sub>OUT(LL)</sub>).

$$I_{OUT(LL)} = \frac{1}{2 \times L_{OUT} \times F_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$
(2)



After identifying the application requirements, design the output inductance ( $L_{OUT}$ ) so that the inductor peak-to-peak ripple current is approximately between 20% and 30% of the  $I_{OUT(max)}$  (peak current in the application). Size the inductor properly so that the valley current does not hit the negative low-side current limit.

#### 7.3.3 4.7-V LDO

The VREG5 pin is the output of the internal 4.7-V linear regulator that creates the bias for all the internal circuitry and MOSFET gate drivers. The VREG5 pin must be bypassed with a 4.7-µF capacitor. An external voltage that is above the internal output voltage of the LDO can override the internal LDO, switching it to the external rail after a higher voltage is detected. This action enhances the efficiency of the converter because the quiescent current now runs off this external rail instead of the input power supply. The UVLO circuit monitors the VREG5 pin voltage and disables the output when VREG5 falls below the UVLO threshold. When using an external bias on the VREG5 rail, any power-up and power-down sequencing can be applied but it is important to understand that if there is a discharge path on the VREG5 rail that can pull a current higher than the internal current limit of the LDO (ILIM5) from the VREG5, then the VREG5 LDO turns off thereby shutting down the output of TPS568231. If such condition does not exist and if the external VREG5 rail is turned off, the VREG5 voltage switches over to the internal LDO voltage, which is 4.7 V typically in a few nanoseconds.

#### 7.3.4 MODE Selection

The TPS568231 has a MODE pin that can offer 12 different states of operation as a combination of current limit, switching frequency, and light load operation. The device can operate at two different current limits, ILIM-1 and ILIM, to support an output continuous current of 8 A, respectively.

The TPS568231 is designed to compare the valley current of the inductor against the current limit thresholds so make sure to understand that the output current is half the ripple current higher than the valley current. Take the ILIM current limit selection as an example. The OCL threshold is 8-A minimum, which means that a pk-pk inductor ripple current of 2-A minimum is needed to draw 9 A out of the converter without entering an overcurrent condition.

The TPS568231 can operate at three different frequencies of 400 kHz, 800 kHz, and 1200 kHz and also can choose between Eco-mode and FCCM mode. In Eco-mode, TPS568231 works in DCM (discontinuous conduction mode) with high efficiency in light loading, In FCCM mode, TPS568231 works in forced PWM (forced continuous conduction mode) with tight output voltage ripple. The device reads the voltage on the MODE pin during start-up and latches onto one of the MODE options listed in Table 7-2. The voltage on the MODE pin can be set by connecting this pin to the center tap of a resistor divider connected between VREG5 and AGND. A guideline for the top resistor ( $R_{M\_H}$ ) and the bottom resistor ( $R_{M\_L}$ ) in 1% resistors is shown in Table 7-2. Make sure that the voltage for the MODE pin is derived from the VREG5 rail only because internally this voltage is referenced to detect the MODE option. The MODE pin setting can be reset only by a VIN power cycling.

Table 7-2. MODE Pin Resistor Settings

| R <sub>M_L</sub> (kΩ) | R <sub>M_H</sub> (kΩ) | Light Load<br>Operation | Current Limit | Frequency (kHz) |
|-----------------------|-----------------------|-------------------------|---------------|-----------------|
| 5.1                   | 300                   | FCCM                    | ILIM-1        | 400             |
| 10                    | 200                   | FCCM                    | ILIM          | 400             |
| 20                    | 160                   | FCCM                    | ILIM-1        | 800             |
| 20                    | 120                   | FCCM                    | ILIM          | 800             |
| 51                    | 200                   | FCCM                    | ILIM-1        | 1200            |
| 51                    | 180                   | FCCM                    | ILIM          | 1200            |
| 51                    | 150                   | DCM                     | ILIM-1        | 400             |
| 51                    | 120                   | DCM                     | ILIM          | 400             |
| 51                    | 91                    | DCM                     | ILIM-1        | 800             |
| 51                    | 82                    | DCM                     | ILIM          | 800             |
| 51                    | 62                    | DCM                     | ILIM-1        | 1200            |
| 51                    | 51                    | DCM                     | ILIM          | 1200            |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

Figure 7-1 shows the typical start-up sequence of the device after the EN pin voltage crosses the EN turn-on threshold. After the voltage on VREG5 pin crosses the rising UVLO threshold, it takes 144 µs to read the first MODE setting and maximum approximately 180 µs from accomplishing MODE to soft start. The output voltage starts ramping after the MODE setting reading is completed.



Figure 7-1. Power-Up Sequence

#### 7.3.5 Soft Start and Prebiased Soft Start

The TPS568231 has an internal 1.2-ms soft-start time and an external adjustable soft-start time that can be set by connecting a capacitor on the SS pin. When the EN pin becomes high, the soft-start charge current ( $I_{SS}$ ) begins charging the external capacitor ( $C_{SS}$ ) connected between SS and AGND. The device tracks the lower of the internal soft-start voltage or the external soft-start voltage as the reference. Equation 3 is the equation for the soft-start time ( $I_{SS}$ ):

$$T_{SS(S)} = \frac{C_{SS} \times V_{REF}}{I_{SS}}$$
(3)

where

V<sub>REF</sub> is 0.6 V and I<sub>SS</sub> is 6 μA.

If the output capacitor is prebiased at start-up, the device initiates switching and starts ramping up only after the internal reference voltage becomes greater than the feedback voltage  $V_{\text{FB}}$ . This scheme ensures that the converters ramp up smoothly into regulation point.

#### 7.3.6 Enable and Adjustable UVLO

The EN pin controls the turn-on and turn-off of the device. When EN pin voltage is above the turn-on threshold, which is approximately 1.2 V, the device starts switching and when the EN pin voltage falls below the turn-off threshold, which is approximately 1.1 V, it stops switching. If the user application requires a different turn-on  $(V_{START})$  and turn-off thresholds  $(V_{STOP})$ , respectively, the EN pin can be configured as shown in Figure 7-2 by

connecting a resistor divider between VIN and EN. The EN pin has a pullup current,  $I_{p1}$ , that sets the default state of the pin when it is floating. This current increases to  $I_{p2}$  when the EN pin voltage crosses the turn-on threshold. Use Equation 4 and Equation 5 to set the UVLO thresholds.



Figure 7-2. Adjustable V<sub>IN</sub> Undervoltage Lockout

R1 = 
$$\frac{V_{START} \left( \frac{V_{ENFALLING}}{V_{ENRISING}} \right) - V_{STOP}}{I_{p1} \left( 1 - \frac{V_{ENFALLING}}{V_{ENRISING}} \right) + I_{h}}$$
(4)

$$R2 = \frac{R1 \times V_{ENFALLING}}{V_{STOP} - V_{ENFALLING} + R1 I_{p2}}$$
(5)

#### where

- $I_{p2}$  is 4.197  $\mu A$ .
- I<sub>p1</sub> is 1.91 μA.
- I<sub>h</sub> is 2.287 μA.
- $V_{ENRISING}$  is 1.225 V.
- V<sub>ENFALLING</sub> is 1.104 V.

#### 7.3.7 Power Good

The power-good (PGOOD) pin is an open-drain output. After the FB pin voltage is between 93% and 108% of the internal reference voltage ( $V_{REF}$ ), PGOOD is de-asserted and floats after a 14-µs de-glitch time. TI recommends a 10-k $\Omega$  pullup resistor to pull it up to VREG5. The PGOOD pin is pulled low when the FB pin voltage is lower than  $V_{UVP}$  or greater than  $V_{OVP}$  threshold, in an event of thermal shutdown, or during the soft-start period.

#### 7.3.8 Overcurrent Protection and Undervoltage Protection

The output overcurrent limit (OCL) is implemented using a cycle-by-cycle valley detect control circuit. The switch current is monitored during the off state by measuring the low-side FET drain-to-source voltage. This voltage is proportional to the switch current. During the on time of the high-side FET switch, the switch current increases at a linear rate determined by:

- · Input voltage
- · Output voltage
- · On time



#### · Output inductor value

During the on time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current I<sub>OUT</sub>. If the measured drain-to-source voltage of the low-side FET is above the voltage proportional to current limit, the low-side FET stays on until the current level becomes lower than the OCL level, which reduces the output current available. When the current is limited the output voltage tends to drop because the load demand is higher than what the converter can support. When the output voltage falls below 70% of the target voltage, the UVP comparator detects it and shuts down the device after a wait time of 1 ms, the device restarts after a 7-ms hiccup time. In this type of valley detect control, the load current is higher than the OCL threshold by one half of the peak-to-peak inductor ripple current. When the overcurrent condition is removed, the output voltage returns to the regulated value. If an OCL condition happens during start-up, then the device enters hiccup-mode immediately without a 1-ms wait time.

#### 7.3.9 UVLO Protection

Undervoltage lockout protection (UVLO) monitors the internal VREG5 regulator voltage. When the VREG5 voltage is lower than UVLO threshold voltage, the device is shut off. This protection is non-latching.

#### 7.3.10 Thermal Shutdown

The device monitors the internal die temperature. If this temperature exceeds the thermal shutdown threshold value ( $T_{SDN}$  typically 160°C), the device shuts off. This protection is a non-latch protection. During start-up, if the device temperature is higher than 160°C, the device does not start switching and does not load the MODE settings. If the device temperature goes higher than  $T_{SDN}$  threshold after start-up, it stops switching with SS reset to ground and an internal discharge switch turns on to quickly discharge the output voltage. The device re-starts switching when the temperature goes below the thermal shutdown threshold but the MODE settings are not re-loaded again.

#### 7.3.11 Output Voltage Discharge

The device has a  $370-\Omega$  discharge switch that discharges the output  $V_{OUT}$  through the SW node during any event of fault like output overvoltage, output undervoltage,  $T_{SD}$ , and if VREG5 voltage below the UVLO, and when the EN pin voltage ( $V_{EN}$ ) is below the turn-on threshold.

#### 7.4 Device Functional Modes

## 7.4.1 Light Load Operation

When the MODE pin is selected to operate in FCCM mode, the converter operates in continuous conduction mode (FCCM) during light-load conditions. During FCCM, the switching frequency ( $f_{SW}$ ) is maintained at an almost constant level over the entire load range, which is suitable for applications requiring tight control of the switching frequency and output voltage ripple at the cost of lower efficiency under light load. If the MODE pin is selected to operate in Eco-mode, the device enters pulse skip mode after the valley of the inductor ripple current crosses zero. The Eco-mode maintains higher efficiency at light load with a lower switching frequency.

## 7.4.2 Standby Operation

The TPS568231 can be placed in standby mode by pulling the EN pin low. The device operates with a shutdown current of approximately 9  $\mu$ A when in standby condition.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



## 8 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## **8.1 Application Information**

The schematic of Figure 8-1 shows a typical application for TPS568231. This design converts an input voltage range of 4.5 V to 17 V down to 1.2 V with a maximum output current of 8 A.

## 8.2 Typical Application



Figure 8-1. Application Schematic

#### 8.2.1 Design Requirements

Table 8-1. Design Parameters

| Table 0-1. Design Farameters |                       |                       |     |                  |     |                     |  |  |  |  |  |
|------------------------------|-----------------------|-----------------------|-----|------------------|-----|---------------------|--|--|--|--|--|
|                              | Parameter             | Parameter Conditions  |     |                  | Max | Unit                |  |  |  |  |  |
| V <sub>OUT</sub>             | Output voltage        |                       |     | 1.2              |     | V                   |  |  |  |  |  |
| I <sub>OUT</sub>             | Output current        |                       |     | 8                |     | Α                   |  |  |  |  |  |
| ΔV <sub>OUT</sub>            | Transient response    |                       |     | 40               |     | mV                  |  |  |  |  |  |
| V <sub>IN</sub>              | Input voltage         |                       | 4.5 | 12               | 17  | V                   |  |  |  |  |  |
| V <sub>OUT(ripple)</sub>     | Output voltage ripple |                       |     | 20               |     | mV <sub>(P-P)</sub> |  |  |  |  |  |
|                              | Start input voltage   | Input voltage rising  |     | Internal<br>UVLO |     | V                   |  |  |  |  |  |
|                              | Stop input voltage    | Input voltage falling |     | Internal<br>UVLO |     | V                   |  |  |  |  |  |
| f <sub>SW</sub>              | Switching frequency   |                       |     | 800              |     | kHz                 |  |  |  |  |  |
| Operating mode               |                       |                       |     | DCM              |     |                     |  |  |  |  |  |
| T <sub>A</sub>               | Ambient temperature   |                       |     | 25               |     | °C                  |  |  |  |  |  |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 External Component Selection

#### 8.2.2.1.1 Output Voltage Set Point

To change the output voltage of the application, change the value of the upper feedback resistor. By changing this resistor, the user can change the output voltage above 0.6 V. See Equation 6.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

$$V_{OUT} = 0.6 \times \left(1 + \frac{R_{UPPER}}{R_{LOWER}}\right)$$
 (6)

## 8.2.2.1.2 Switching Frequency and MODE Selection

Switching frequency, current limit, and switching mode (DCM or FCCM) are set by a voltage divider from VREG5 to GND connected to the MODE pin. See Table 7-2 for possible MODE pin configurations. Switching frequency selection is a trade-off between higher efficiency and smaller system solution size. Lower switching frequency yields higher overall efficiency but relatively bigger external components. Higher switching frequencies cause additional switching losses, which impact efficiency and thermal performance. For this design, 800 kHz is chosen as the switching frequency. The switching mode is DCM and the output current is 8 A.

#### 8.2.2.1.3 Inductor Selection

The inductor ripple current is filtered by the output capacitor. A higher inductor ripple current means the output capacitor must have a ripple current rating higher than the inductor ripple current. See Table 8-2 for recommended inductor values.

Use Equation 7 and Equation 8 to calculate the RMS and peak currents through the inductor. Make sure that the inductor is rated to handle these currents.

$$I_{L(rms)} = \sqrt{\left(I_{OUT}^2 + \frac{1}{12} \times \left(\frac{V_{OUT} \times \left(V_{IN(max)} - V_{OUT}\right)}{V_{IN(max)} \times L_{OUT} \times F_{SW}}\right)^2}\right)}$$
(7)

$$I_{L(peak)} = I_{OUT} + \frac{I_{OUT(ripple)}}{2}$$
 (8)

During transient, short-circuit conditions, the inductor current can increase up to the current limit of the device, so it is safe to choose an inductor with a saturation current higher than the peak current under current limit condition.

### 8.2.2.1.4 Output Capacitor Selection

After selecting the inductor, the output capacitor must be optimized. In D-CAP3 control mode, the regulator reacts within one cycle to the change in the duty cycle so the good transient performance can be achieved without needing large amounts of output capacitance. Table 8-2 gives the recommended output capacitance range.

Ceramic capacitors have very low ESR, otherwise the maximum ESR of the capacitor must be less than  $V_{OUT(ripple)} / I_{OUT(ripple)}$ .

**Table 8-2. Recommended Component Values** 

| V <sub>OUT</sub> (V) | R <sub>LOWER</sub> (kΩ) | R <sub>UPPER</sub> (kΩ) | f <sub>SW</sub> (kHz) | L <sub>OUT</sub> (µH) | C <sub>OUT(min)</sub> (µF) | C <sub>OUT(max)</sub> (μF) | C <sub>FF</sub> (pF) |
|----------------------|-------------------------|-------------------------|-----------------------|-----------------------|----------------------------|----------------------------|----------------------|
|                      |                         |                         | 400                   | 0.68                  | 300                        | 500                        | _                    |
| 0.6                  | 10                      | 0                       | 800                   | 0.47                  | 100                        | 500                        | _                    |
|                      |                         |                         | 1200                  | 0.33 88               | 88                         | 500                        | _                    |
|                      |                         |                         | 400                   | 1.2                   | 100                        | 500                        | _                    |
| 1.2                  | 10                      | 10                      | 800                   | 0.68                  | 88                         | 500                        | _                    |
|                      |                         |                         | 1200                  | 0.47                  | 88                         | 500                        | _                    |
|                      |                         |                         | 400                   | 2.4                   | 88                         | 500                        | 100 – 220            |
| 3.3                  | 10                      | 45.3                    | 800                   | 1.5                   | 88                         | 500 100 - 1                |                      |
|                      |                         |                         | 1200                  | 1.2                   | 88                         | 500                        | 100 – 220            |

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



**Table 8-2. Recommended Component Values (continued)** 

| V <sub>OUT</sub> (V) | R <sub>LOWER</sub> (kΩ) | R <sub>UPPER</sub> (kΩ) | f <sub>SW</sub> (kHz) | L <sub>OUT</sub> (µH) | C <sub>OUT(min)</sub> (μF) | C <sub>OUT(max)</sub> (μF) | C <sub>FF</sub> (pF) |
|----------------------|-------------------------|-------------------------|-----------------------|-----------------------|----------------------------|----------------------------|----------------------|
|                      |                         |                         | 400                   | 3.3                   | 88                         | 500                        | 100 – 220            |
| 5.5                  | 10                      | 82.5                    | 800                   | 2.4                   | 88                         | 500                        | 100 – 220            |
|                      |                         |                         | 1200                  | 1.5                   | 88                         | 700                        | 100 – 220            |

#### 8.2.2.1.5 Input Capacitor Selection

Equation 9 gives the minimum input capacitance required.

$$C_{IN(min)} = \frac{I_{OUT} \times V_{OUT}}{V_{INripple} \times V_{IN} \times F_{SW}}$$
(9)

TI recommends using a high quality X5R or X7R input decoupling capacitors of 40  $\mu$ F on the input voltage pin. The voltage rating on the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the application. Use Equation 10 to calculate the input ripple current:

$$I_{CIN(ms)} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN(min)}}} \times \frac{(V_{IN(min)} - V_{OUT})}{V_{IN(min)}}$$
(10)

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



## 8.2.3 Application Curves

 $V_{IN}$  = 12 V.  $T_a$  = 25°C unless otherwise specified.



## 8.3 Power Supply Recommendations

The TPS568231 is intended to be powered by a well regulated DC voltage. The input voltage range is 3.8 V to 17 V. The TPS568231 is a buck converter. The input supply voltage must be greater than the desired output voltage for proper operation. Input supply current must be appropriate for the desired output current. If the input voltage supply is located far from the TPS568231 circuit, TI recommends some additional input bulk capacitance. Typical values are 100  $\mu$ F to 470  $\mu$ F.



## 8.4 Layout

## 8.4.1 Layout Guidelines

- Use a four-layer or six-layer PCB for good thermal performance and with maximum ground plane. 3-inch × 3-inch, four-layer PCB with 2-oz copper is used as an example.
- VIN, PGND, and SW traces must be as wide as possible to reduce trace impedance and improve heat dissipation.
- Place equal capacitors on each side of the IC. Place them right from each VIN to PGND pin as close as
  possible to the device on the same side of the PCB.
- Use vias near both VIN pins and provide a low impedance connection between them through an internal layer.
- Use multiple vias near both PGND pins and use the layer directly below the device to connect them together, which helps to minimize noise and can help heat dissipation.
- Inner layer 1 is ground with the PGND to AGND net tie.
- Inner layer 2 has VIN copper pour that has vias to the top layer VIN.
- · Bottom layer is GND with the BOOT trace routing.
- Reference feedback to the quiet AGND and route away from the switch node. Also keep feedback resistors and the feedforward capacitor near the IC.

#### 8.4.2 Layout Example



Figure 8-8. Layout Example



## 9 Device and Documentation Support

## 9.1 Device Support

## 9.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

D-CAP3<sup>™</sup>, Eco-mode<sup>™</sup>, HotRod<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

## 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



www.ti.com 2-Nov-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| TPS568231RNNR    | ACTIVE | VQFN-HR      | RNN                | 18   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 568231               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Nov-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing | l . | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|-----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS568231RNNR | VQFN-<br>HR     | RNN                | 18  | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Nov-2022



## \*All dimensions are nominal

| Ì | Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ı | TPS568231RNNR | VQFN-HR      | RNN             | 18   | 3000 | 367.0       | 367.0      | 35.0        |  |



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. For alternate stencil design recommendations, see IPC-7525 or board assembly site preference.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated