# Fully Integrated Quad Valve Controller System on Chip

The SB0410 device is a SMARTMOS valve and motor controller system designed for use in harsh industrial environments.

It has four high-current low-side drivers for use with solenoid valves, and high-side gate pre-driver to control a DC motor through an inexpensive external N-channel MOSFETs. Alongside this, the SB0410 has three analog to digital converters, plus two low-side driver allowing to drive resistive charges. The digital I/O pins can be configured for both 5.0 V and 3.3 V levels for easy connection to any microprocessor. The SB0410 uses standard SPI protocol communication.

The SB0410 is a perfect solution for hydraulic and pneumatic applications.

#### **Features**

- · Operating voltage 6.0 V to 36 V
- · Four valves control
  - Four current regulated valves up to 2.25 A (5.0 kHz)
- · Pump motor pre-driver up to 16 kHz PWM
- 16-bit SPI interface
- · Three 10-bit ADC channels
- Two low-side driver for resistive charge (R<sub>DS(on)</sub> 14.0 Ω)
- · Die temperature warning
- Supervision

### **SB0410**

#### INDUSTRIAL CONTROLLER CHIP



AE SUFFIX (PB-FREE) 98ASA00173D 48-PIN LQFP-EP

#### **Applications**

Industrial Controller

- Spot Welding
- Temperature Control
- Brake Pressure
- · Laser Cutting
- · Bottle Moulding
- · Filling Pressure
- 3D Printer
- Oxygen ConcentratorMedical test equipment

- · Dialysis machines
- · Blood pressure
- · Soda dispensers
- Heavy equipment and construction machinery
- · Fork lifts
- Water control system for irrigation (connected to farm tractor)
- Food control in animal farm

### MC34SB0410



Figure 1. SB0410 Simplified 5.0 V Application Diagram

<sup>\*</sup> This document contains certain information on a new product.

Specifications and information herein are subject to change without notice





## **Table of Contents**

| 1 | Orderable Parts                        | í |
|---|----------------------------------------|---|
| 2 | Internal Block Diagram                 | í |
| 3 | Pin Connections                        | í |
|   | 3.1 Pinout Diagram                     | i |
|   | 3.2 Pin Definitions                    | i |
| 4 | General Product Characteristics        | i |
|   | 4.1 Maximum Ratings                    | í |
|   | 4.2 Operating Conditions               | i |
|   | 4.3 Supply Currents                    | j |
|   | 4.4 Thermal Ratings                    | ı |
|   | 4.5 Logical Inputs and Outputs         |   |
| 5 | General Description                    |   |
|   | 5.1 Block Diagram                      |   |
|   | 5.2 Functional Description             |   |
|   | 5.3 Features                           |   |
| 6 | Functional Block Description           |   |
|   | 6.1 Error Handling                     |   |
|   | 6.3 Pump Motor Pre-driver              |   |
|   | 6.4 Low-side Driver for Resistive load |   |
|   | 6.5 Analog to Digital Converter (x3ch) | i |
|   | 6.6 Supervision                        | i |
|   | 6.7 SPI and Data Register              |   |
| 7 | Typical Applications                   |   |
|   | 7.1 Application Diagrams               | i |
| 8 | Packaging 50                           | ı |
|   | 8.1 Package Mechanical Dimensions 50   | i |
| 9 | Revision History 53                    |   |

## 1 Orderable Parts

This section describes the part numbers available to be purchased along with their differences. Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to <a href="http://www.freescale.com">http://www.freescale.com</a> and perform a part number search for the following device numbers.

**Table 1. Orderable Part Variations** 

| Part Number  | Temperature (T <sub>A</sub> ) | Package                     | Notes |
|--------------|-------------------------------|-----------------------------|-------|
| MC34SB0410AE | -40 °C to 125 °C              | 7.0 mm x 7.0 mm, 48 LQFP-EP | (1)   |

#### Notes

1. To order parts in Tape & Reel, add the R2 suffix to the part number.

## 2 Internal Block Diagram



Figure 2. SB0410 Simplified Internal Block Diagram

## 3 Pin Connections

## 3.1 Pinout Diagram



Figure 3. SB0410 48-Pin LQFP-EP Pinout Diagram

## 3.2 Pin Definitions

Table 2. SB0410 Pin Definitions

| Pin<br>Number | Pin Name | Pin Function                                          | Definition                                                                        | DOSV =<br>5.0 V | DOSV = 3.3 V | Notes |
|---------------|----------|-------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------|--------------|-------|
| 1, 48         | LSD1     | Low-side driver for current regulated or PWMed valves | Open drain output for low-side driver 1                                           | no              | no           | (2)   |
| 2             | GND_P1   | Supply                                                | Power ground 1                                                                    | no              | no           | (4)   |
| 3             | GND_P2   | Supply                                                | power ground 2                                                                    | no              | no           | (4)   |
| 4, 5          | LSD2     | Low-side driver for current regulated or PWMed valves | Open drain output for low-side driver 2                                           | no              | no           | (2)   |
| 6             | GND_P3   | Supply                                                | Power ground 3                                                                    | no              | no           | (4)   |
| 7             | GND_P4   | Supply                                                | Power ground 4                                                                    | no              | no           | (4)   |
| 8, 9          | LSD3     | Low-side driver for current regulated or PWMed valves | Open drain output for low-side driver 3                                           | no              | no           | (2)   |
| 10            | GND_P5   | Supply                                                | Power ground 5                                                                    | no              | no           | (4)   |
| 11            | GND_P6   | Supply                                                | Power ground 6                                                                    | no              | no           | (4)   |
| 12,13         | LSD4     | Low-side driver for current regulated or PWMed valves | Open drain output for low-side driver 4                                           | no              | no           | (2)   |
| 14            | GND_P7   | Supply                                                | Power ground 7                                                                    | no              | no           | (4)   |
| 15            | LD1      | Low-side driver 1 for general purpose                 | Open drain output for low-side driver 1                                           | no              | no           |       |
| 16            | LD2      | Low-side driver 2 for general purpose                 | Open drain output for low-side driver 2                                           | no              | no           |       |
| 17            | VPWR     | Supply                                                | Supply pin connect to battery through reverse diode                               | no              | no           |       |
| 18            | GND_P8   | Supply                                                | Power ground 8                                                                    | no              | no           | (4)   |
| 19            | PD_D     | Motor pump driver                                     | Drain feedback pump motor FET. Connect to drain of external pump motor FET        | no              | no           |       |
| 20            | VBOOT    | Motor pump driver                                     | Bootstrap                                                                         | no              | no           |       |
| 21            | PD_G     | Motor pump driver                                     | Gate output to control pump motor FET. Connect to gate of external pump motor FET | no              | no           |       |
| 22            | PD_S     | Motor pump driver                                     | Source feedback pump motor FET Connect to source of external pump motor FET       | no              | no           |       |
| 26            | SCLK     | SPI                                                   | SPI interface clock input                                                         | no              | no           |       |
| 27            | SI       | SPI                                                   | SPI interface digital input                                                       | no              | no           |       |
| 28            | CSB      | SPI                                                   | SPI interface chip interface                                                      | no              | no           |       |
| 29            | PDI      | Motor pump driver                                     | Pump driver input for MCU control                                                 | no              | no           |       |
| 30            | GND_P9   | Supply                                                | Power Ground 9                                                                    | no              | no           | (4)   |
| 31            | VINT_D   | Internal function                                     | 2.5 V internal supply for digital                                                 | no              | no           | (3)   |
| 32            | GND_D    | Supply                                                | Digital ground                                                                    | no              | no           |       |
| 33            | DOSV     | Supply                                                | Digital output voltage supply, DOSV undervoltage reset                            | 5.0 V           | 3.3 V        |       |
| 37            | SO       | SPI                                                   | SPI interface digital output                                                      | DOSV bias       |              |       |
| 38            | GND_P10  | Supply                                                | Power Ground 10 no no                                                             |                 | no           | (4)   |
| 39            | ADIN1    | ADC                                                   | Analog to digital input 1                                                         |                 | no           |       |
| 40            | ADIN2    | ADC                                                   | Analog to digital input 2                                                         | no              | no           |       |

Table 2. SB0410 Pin Definitions (continued)

| Pin<br>Number             | Pin Name | Pin Function      | Definition                                         | DOSV = 5.0 V | DOSV = 3.3 V | Notes |
|---------------------------|----------|-------------------|----------------------------------------------------|--------------|--------------|-------|
| 41                        | ADIN3    | ADC               | Analog to digital input 3                          | no           | no           |       |
| 42                        | VCC5     | Supply            | 5.0 V supply pin                                   | 5V           | 5V           |       |
| 43                        | GND_A    | Supply            | Analog ground                                      | no           | no           |       |
| 44                        | VINT_A   | Internal function | 2.5 V internal supply for analog                   | no           | no           | (3)   |
| 45                        | GND_P11  | Supply            | Power ground 11                                    | no           | no           | (4)   |
| 46                        | RSTB     | Reset             | Reset                                              | no           | no           |       |
| 47                        | GND_P0   | Supply            | Power ground 0                                     | no           | no           | (4)   |
| 23, 24, 25,<br>34, 35, 36 | NC       | Not connected     | Pin used for production tests and must be grounded | no           | no           |       |
| Exposed pad               | GND_P12  | Supply            | Power ground 12                                    | no           | no           | (4)   |

#### Notes

- 2. Pins with the same name must be shorted together
- 3. 220 nF/10 V capacitor needed
- 4. All GND\_Px pins must be shorted together at the PCB level.

## 4 General Product Characteristics

## 4.1 Maximum Ratings

**Table 3. Maximum Ratings** 

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol             | Description (Rating)                    | Min.                             | Max.                           | Unit | Notes |
|--------------------|-----------------------------------------|----------------------------------|--------------------------------|------|-------|
| Supply             |                                         |                                  | <u>'</u>                       |      |       |
| $V_{VPWR}$         | Analog Power Supply Voltage             | -0.3                             | 40                             | V    |       |
| $V_{DOSV}$         | Digital Output Supply Voltage           | -0.3                             | 7.0                            | V    |       |
| V <sub>VCC5</sub>  | Digital Power Supply Voltage            | -0.3                             | 7.0                            | V    |       |
| V <sub>GND_A</sub> | Ground Analog                           | -0.3                             | 0.3                            | V    |       |
| $V_{GND\_D}$       | Ground Digital                          | -0.3                             | 0.3                            | V    |       |
| $V_{GND\_P}$       | Ground Exposed Pad                      | -0.3                             | 0.3                            | V    |       |
| Internal Functio   | on                                      |                                  | <u>'</u>                       |      |       |
| $V_{VINT\_A}$      | Internal Regulator Analog Power Supply  | -0.3                             | 3.0                            | V    |       |
| $V_{VINT\_D}$      | Internal Regulator Digital Power Supply | -0.3                             | 3.0                            | V    |       |
| Charge Pump        |                                         |                                  | <u>'</u>                       |      |       |
| V <sub>CP</sub>    | Internal Charge Pump                    | -0.3 or<br>V <sub>PWR</sub> -0.3 | V <sub>PWR</sub> +15           | V    |       |
| High-side Drive    | r for General Purpose                   |                                  |                                |      | .•    |
| V <sub>HS</sub>    | High-side Driver                        | -0.3                             | 40 or V <sub>PWR</sub><br>+0.3 | V    |       |
| High-side Drive    | r for Valve's Fail-safe FET             |                                  |                                |      | .•    |
| $V_{HD\_G}$        | Gate of the High-side Pre-driver        | -20                              | 55                             | V    |       |
| V <sub>HD_S</sub>  | Source of the High-side Pre-driver      | -0.3                             | 40                             | V    |       |
| V <sub>HD_D</sub>  | Drain of the High-side Pre-driver       | -0.3                             | 40                             | V    |       |
| Motor Pump Dri     | iver                                    |                                  |                                |      | .•    |
| $V_{PD\_G}$        | Gate of the Motor Pump Pre-driver       | -0.3 or<br>PD_S-0.3              | V <sub>BOOT + 0.3</sub>        | V    |       |
| V <sub>PD_S</sub>  | Source of the Motor Pump Pre-driver     | -20                              | 40                             | V    |       |
| V <sub>PD_D</sub>  | Drain of the Motor Pump Pre-driver      | -20                              | 40                             | V    |       |
| V <sub>BOOT</sub>  | Bootstrap Voltage                       | -10                              | V <sub>BOOT</sub> +0.3         | V    |       |
| V <sub>PDI</sub>   | Motor Control Input Voltage             | -0.3                             | 7.0                            | V    |       |
| Reset              |                                         | •                                | - '                            |      | •     |
| $V_{RSTB}$         | Reset Pin                               | -0.3                             | 7.0                            | V    |       |
| A to D Converte    | er                                      | <u>.</u>                         |                                |      | •     |
| $V_{ADINx}$        | Input Analog to Digital                 | -0.3                             | 7.0                            | V    |       |

#### Table 3. Maximum Ratings (continued)

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol                 | Description (Rating)                                               | Min.    | Max.            | Unit | Notes |
|------------------------|--------------------------------------------------------------------|---------|-----------------|------|-------|
| SPI                    |                                                                    | T.      |                 |      | 1     |
| V <sub>SO</sub>        | Serial Peripheral Interface Slave Output                           | -0.3    | DOSV +0.3       | V    |       |
| V <sub>SI</sub>        | Serial Peripheral Interface Slave Input                            | -0.3    | 7.0             | V    |       |
| V <sub>CSB</sub>       | Serial Peripheral Interface Chip Select                            | -0.3    | 7.0             | V    |       |
| V <sub>SCLK</sub>      | Serial Peripheral Interface Clock                                  | -0.3    | 7.0             | V    |       |
| Low-side Driver        | for Valves (LSD1-4)                                                | T.      |                 |      | 1     |
| $V_{LSDx}$             | Low-side Driver for Valves                                         | _       | active<br>clamp | V    |       |
| Low-side Driver        |                                                                    |         |                 |      | •     |
| $V_{LSD}$              | Low-side Driver                                                    | -100 mA | 40              | V    |       |
| Energy Capabili        | ty                                                                 |         |                 |      | •     |
| E <sub>LSD1—4</sub>    | Energy Capability (EAR) at 125 °C • LSD1—4, with 20 mH load        | _       | 30              | mJ   |       |
| Currents               |                                                                    |         |                 |      | •     |
| I <sub>LSDX(POS)</sub> | Drain Continuous Current; during on state • LSDx                   | _       | 5.0             | А    |       |
| I <sub>LSDX(NEG)</sub> | Maximum Negative Current for 5.0 ms Without Being Destroyed • LSDx | -6.0    | _               | А    |       |
| I <sub>DIG</sub>       | Input Current • SI, CSB, SCLK, RSTB, PDI                           | -20     | 20              | mA   |       |

## 4.2 Operating Conditions

This section describes the operating conditions and the current consumptions. Conditions apply to all the following data, unless otherwise noted.

### **Table 4. Operating Conditions**

Voltage parameters are absolute voltages referenced to GND. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol            | Characteristic                                                                                  | Min. | Тур. | Max. | Unit | Notes |
|-------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| $V_{PWR}$         | Functional Operating Supply Voltage. Device is fully functional.  • All features are operating  | 6.0  | _    | 36   | V    |       |
| V <sub>CC5</sub>  | Functional Operating Supply Voltage. Device is fully functional.  • All features are operating. | 4.75 | _    | 5.25 | V    |       |
| V <sub>DOSV</sub> | Functional Operating Supply Voltage. Device is fully functional.  • All features are operating. | 3.13 | _    | 5.25 | V    |       |

## 4.3 Supply Currents

This section describes the operating conditions and the current consumptions. Conditions apply to all the following data, unless otherwise noted.

#### **Table 5. Supply Currents**

Characteristics noted under conditions  $6.0 \text{ V} \le \text{V}_{PWR} \le 36 \text{ V}$ ,  $4.75 \text{ V} \le \text{V}_{CC5} \le 5.25 \text{ V}$ ,  $3.13 \text{ V} \le \text{V}_{DOSV} \le 5.25 \text{ V}$ ,  $-40 \text{ °C} \le \text{T}_{J} \le 125 \text{ °C}$ , GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at  $\text{T}_{A}$  = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                    | Characteristic                                                     | Min. | Тур. | Max. | Unit | Notes |
|---------------------------|--------------------------------------------------------------------|------|------|------|------|-------|
| VPWR Current Consumptions |                                                                    |      | !    |      |      | •     |
| I <sub>QVPWR</sub>        | Quiescent Current of VPWR Measured at 36 V, V <sub>CC5</sub> = 0 V | _    | _    | 30   | μА   |       |
| I <sub>VPWR</sub>         | Current of VPWR in Operating Mode                                  | _    | _    | 20   | mA   |       |
| VCC5 Current Co           | nsumptions                                                         |      |      |      |      |       |
| I <sub>VCC5</sub>         | Current of VCC5 Pin in Operating Mode (SPI frequency at 10 MHz)    | _    | 10   | _    | mA   |       |
| DOSV Current Consumptions |                                                                    |      |      |      |      |       |
| I <sub>DOSV</sub>         | Current of DOSV Pin in Operating Mode (SPI frequency at 10 MHz)    | _    | 10   | _    | mA   |       |

## 4.4 Thermal Ratings

#### Table 6. Thermal Data

Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                                                          | Symbol Parameter                                                                |   | Тур. | Max.   | Unit | Notes |
|-----------------------------------------------------------------|---------------------------------------------------------------------------------|---|------|--------|------|-------|
| T <sub>J</sub>                                                  | Operational Junction Temperature                                                |   | _    | 150    | °C   |       |
| T <sub>STG</sub>                                                | Storage Temperature                                                             |   | _    | 150    | °C   |       |
| $R_{\theta JC}$                                                 | R0JC, Thermal Resistance, Junction to Case (Package exposed pad) - Steady state |   | _    | 1.5    | °C/W | (5)   |
| T <sub>PPRT</sub> Peak Package Reflow Temperature During Reflow |                                                                                 | _ | _    | Note 6 | °C   | (6)   |

#### Notes

- 5. Thermal resistance between the die and the solder pad on the bottom of the package based on simulation without any interface resistance.
- 6. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC34xxxD enter 34xxx), and review parametrics.

## 4.5 Logical Inputs and Outputs

Table 7. Logical Inputs/Outputs

 $VPWR = 6.0 \text{ V to } 36 \text{ V}, VCC5 = 4.75 \text{ V to } 5.25 \text{ V}, DOSV = 3.13 \text{ V to } 5.25 \text{ V}, T_J = -40 ^{\circ}\text{C to } 125 ^{\circ}\text{C}, unless otherwise specified.}$ 

| Symbol            | Description (Rating)                          | Min.       | Max. | Unit | Notes    |
|-------------------|-----------------------------------------------|------------|------|------|----------|
| Logical Inputs    |                                               |            |      |      | "        |
| V <sub>IH_X</sub> | Input High-voltage • RSTB, SI, CSB, SCLK, PDI | _          | 2.0  | V    |          |
| V <sub>IL_X</sub> | Input Low-voltage • RSTB, SI, CSB, SCLK, PDI  | 0.8        | _    | V    |          |
| Logical Outputs   | ,                                             | 1          |      | 1    | <u> </u> |
| V <sub>OH_X</sub> | Input High-voltage, with 1.0 mA • SO          | 0.8 x DOSV | _    | V    |          |
| V <sub>OL_X</sub> | Input Low-voltage, with 1.0 mA • SO           | _          | 0.4  | V    |          |
| VOL_RSTB          | RSTB Low-voltage, with 1.0 mA • RSTB          | _          | 0.4  | V    |          |

## 5 General Description

## 5.1 Block Diagram



Figure 4. SB0410 Functional Block Diagram

## 5.2 Functional Description

The SB0410 device is a valves and DC motor controller, designed for use in harsh industrial environments, requiring few external components.

The SB0410 has four high-current low-side drivers to use with solenoid valves, and one high-side pre-drivers to controlling an external N-channel MOSFETs to use with a DC motor at high frequency thanks to the integrated bootstrap. In conjunction with this primary functionality, the SB0410 has two low-side drivers to control a resistive load. The digital I/O pins can be used for both 5.0 V and 3.3 V levels for easy connection to any microprocessor. The device includes three Analog to Digital converters. The SB0410 uses standard SPI protocol for communication.

### 5.3 Features

This section presents the detailed features of SB0410.

Table 8. Device Features Set

| Function                       | Description                                                                                                                |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------|
|                                | <ul> <li>Solenoid driver (300 mΩ max. R<sub>DS(on)</sub> at 125 °C) works either as current regulator or as PWM</li> </ul> |
|                                | Current regulation deviation: ±2.0%                                                                                        |
|                                | Configurable PWM frequency from 3.0 kHz to 5.0 kHz                                                                         |
|                                | 10-bit resolution on the current value targeted (Regulated mode).                                                          |
| Law aida Calamaid Driven (v.4) | 8-bit resolution on the duty cycle. (PWM mode)                                                                             |
| Low-side Solenoid Driver (x4)  | Open load detection                                                                                                        |
|                                | V <sub>DS</sub> state monitoring                                                                                           |
|                                | Overcurrent shutdown                                                                                                       |
|                                | Overtemperature shutdown                                                                                                   |
|                                | Send current regulation error flag                                                                                         |
|                                | Motor pump pre-driver up to 16 kHz. PWM frequency controllable through SPI command or a digital signal (PDI pin).          |
| Pump Pre-driver                | Overcurrent shutdown between external FET drain and source                                                                 |
|                                | Overtemperature shutdown                                                                                                   |

Table 8. Device Features Set (continued)

| Function                                  | Description                                              |
|-------------------------------------------|----------------------------------------------------------|
|                                           | Low-side driver (20 mA max, R <sub>DS(on)</sub> 8.0 Ω)   |
|                                           | Open load detection                                      |
| Low-side Driver for Resistive Charge (x2) | V <sub>DS</sub> state monitoring                         |
| gc ()                                     | Overcurrent shutdown                                     |
|                                           | Overtemperature shutdown                                 |
|                                           | 10-bit ADC                                               |
| Analog to Digital Converter               | External ADINx pins (x3)                                 |
| Analog to Digital Converter               | Internal voltages and temperature information            |
|                                           | Duty cycle to current converter for low-side (LSDx).     |
|                                           | VINT_x undervoltage (internal regulator)                 |
|                                           | VCC5 & DOSV undervoltage (supply voltage from external)  |
|                                           | External reset fault                                     |
|                                           | V <sub>PWR</sub> undervoltage and overvoltage detections |
| Supervision                               | Mismatch MAIN-AUX OSC CLK                                |
|                                           | Temperature warning                                      |
|                                           | SPI failure                                              |
|                                           | Bootstrap issue                                          |
|                                           | GND supervision                                          |

## **6** Functional Block Description

## 6.1 Error Handling

Table 9. Error Handling

| Type of Error                                     | Type of Error Detection condition |                                                                                                                 | Clear SPI flag                                                    | Restart condition                                                                        |
|---------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| Pump Motor PWM Driver                             | l                                 |                                                                                                                 | <u> </u>                                                          |                                                                                          |
| Overcurrent between external FET Drain and Source | ON                                | PD_G Off+ SPI fault flag (PD_oc)                                                                                | Write 1 to PD_clr_flt                                             | Write 1 to PD_clr_flt and then turn on PDI                                               |
| Overtemperature                                   | ON                                | PD_G Off+ SPI fault flag (PD_ot)                                                                                | Write 1 to PD_clr_flt                                             | Write 1 to PD_clr_flt and then turn on PDI                                               |
| LSDx                                              |                                   |                                                                                                                 |                                                                   |                                                                                          |
| Open load                                         | OFF                               | SPI flag (LSDx_op)                                                                                              | Read diagnosis                                                    | No                                                                                       |
| V <sub>DS</sub> state monitoring                  | ON/OFF                            | Read V <sub>DS</sub> state by SPI (vds_LSDx)                                                                    | Update with min filter time (T1) rise and fall edge               | No                                                                                       |
| Overcurrent                                       | ON                                | OFF fault FET only+ SPI fault flag (LSDx_oc)                                                                    | Write 1 to LSD_clr_flt                                            | Write 1 to LSD_clr_flt and turn on by SPI command (LSDx duty cycle or current set point) |
| Overtemperature                                   | ON                                | OFF fault FET + SPI fault flag<br>(LSDx_ot)                                                                     | Write 1 to LSD_clr_flt                                            | Write 1 to LSD_clr_flt and turn on by SPI command (LSDx duty cycle or current set point) |
| Current regulation error                          | ON                                | SPI flag (LSDx_crer)                                                                                            | Read diagnosis                                                    | No                                                                                       |
| LDx                                               |                                   |                                                                                                                 |                                                                   |                                                                                          |
| OpenLoad                                          | OFF                               | SPI flag (LDx_op)                                                                                               | Read diagnosis                                                    | No                                                                                       |
| V <sub>DS</sub> state monitoring                  | ON/OFF                            | V <sub>DS</sub> state by SPI (V <sub>DS_LDx</sub> )                                                             | Update with min filter time (T1) rise and fall edge               | No                                                                                       |
| Overcurrent                                       | ON                                | OFF fault FET + SPI fault flag<br>(LDx_oc)                                                                      | Write 1 to LDx_clr_flt                                            | Write 1 to LDx_clr_flt and turn on by SPI command (LDx_on)                               |
| Overtemperature                                   | ON                                | OFF fault FET + SPI fault flag (LDx_ot)                                                                         | Write 1 to LDx_clr_flt                                            | Write 1 to LDx_clr_flt and turn on by SPI command (LDx_on)                               |
| Supervision                                       |                                   |                                                                                                                 |                                                                   |                                                                                          |
| VINT_x undervoltage                               | All except<br>Sleep mode          | SPI registers reset & Vint_uv go to High (See <u>Table 19</u> )                                                 | Read Vint_uv bit (See Table 19)                                   | No                                                                                       |
| VCC5 & DOSV undervoltage                          | All except<br>Sleep mode          | SPI registers reset except some bit. (See <u>Table 19</u> )                                                     | Wait undervoltage reset filter time T1 (see <u>Table 19</u> )     | See <u>Table 19</u> ,                                                                    |
| External reset fault                              | No internal<br>RSTB<br>pulldown   | SPI registers reset except some bit. (See <u>Table 19</u> )                                                     | Read the corresponding message of the SPI register (see Table 19) | See <u>Table 19</u> ,                                                                    |
| VPWR undervoltage                                 | RSTB is high state                | All LSDx Off (Clear all LSDx duty cycle registers or current set point) + SPI fault flag (V <sub>PWR_UV</sub> ) | Normal condition     Read diagnosis (V <sub>PWR_UV</sub> )        | Normal condition     Turn on by SPI command (LSDx duty cycle or current set point)       |
| VPWR overvoltage                                  | RSTB is in high state             | All LSDx Off (Clear all LSDx duty cycle registers or current set point) + SPI fault flag (V <sub>PWR_OV</sub> ) | Normal condition     Read diagnosis (V <sub>PWR_OV</sub> )        | Normal condition     Turn on by SPI command (LSDx duty cycle or current set point)       |
| Mismatch SB0410 MAIN-AUX OSC CLK                  | RSTB is in high state             | SPI registers goes to initial state low except (see <u>Table 19</u> ,)                                          | Read RST_clk bit                                                  | No                                                                                       |
| Temperature warning                               | RSTB is in high state             | SPI flag                                                                                                        | Normal condition     Read diagnosis                               | No                                                                                       |

Table 9. Error Handling (continued)

| Type of Error                                         | Detection condition   | Action                             | Clear SPI flag | Restart condition |
|-------------------------------------------------------|-----------------------|------------------------------------|----------------|-------------------|
| Supervision (Continued)                               |                       |                                    |                |                   |
| SPI failure                                           | RSTB is in high state | SPI flag (Fmsg)                    | Read diagnosis | No                |
| V <sub>PRE</sub> 1x monitoring <sup>(8)</sup>         | RSTB is in high state | Send by SPI (ADC)                  | No             | No                |
| VINT_x monitoring (8)                                 | RSTB is in high state | Send by SPI (ADC)                  | No             | No                |
| V <sub>GS_PD</sub> monitoring                         | RSTB is in high state | Send by SPI (ADC)                  | No             | No                |
| Temperature monitoring <sup>(8)</sup>                 | RSTB is in high state | Send by SPI (ADC)                  | No             | No                |
| GND_D supervision                                     | RSTB is in high state | SPI flag only (FGND)               | No             | No                |
| GND_A supervision; indirect detection by VCC5 or DOSV | RSTB is in high state | SPI flag only (VCC5_UV or DOSV_UV) | No             | No                |

#### Notes

- 7. To clear an error flag, SW engineer has to read the register concerned and then write a "1" on the xxx\_clr\_flt flag.
- 8. SW engineering can monitor internal supply voltage in real time with ADC SPI reading, and can use fail-safe function. If these ADC results are not in a certain range, uC can reset the SB0410 (see ADC section).

#### 6.2 Low-side Driver

### 6.2.1 Introduction

The SB0410 is designed to drive in current regulated or in digital mode inductive loads in low-side configuration. All four channels are managed by logic and faults are individually reported through the SPI. The device is self-protected against short-circuit, overtemperature, can detects an open-load and finally allows to monitor in real-time the  $V_{\rm DS}$  state.

When Channels 1 to 4 work as a current regulator, a freewheeling diodes must be connected. Each channel comprises an output transistor, a pre-driver circuit, a diagnostic circuitry, and a current regulator. The SPI registers (10 to 13) defines the current output targeted. This output is controlled through the output PWM of the power stage. The LSD1-4 current slopes are controlled by a SPI command to reduce switching loss.

## 6.2.2 Digital mode

LSD1 to 4 can be used in digital mode (also called "PWM"). This function integrates a current recirculation thanks to the gate-drain clamp circuitry embedded. The output transistor is equipped with an active clamp limiting LSDx voltage to vcl\_lsd. During turn-off, the inductive load forces the increasing output voltage until the active voltage clamps, such as when the power FET turns on again.



Figure 5. PWM Low-side Driver

The duty cycle of PWM low-side drivers is programmed via an 8-bit SPI message. The duty cycle between 0% and 100% can be selected and the LSB of the 8 bits is weighted with an 0.39% duty. Each channel has an 8-bit SPI register of PWM duty cycle.

The PWM low-side driver uses each channel as a digital low-side switch.

PWMx duty cycle = 0xFF - Digital low-side switch ON (conducting)

PWMx duty cycle = 0x00 - Digital low-side switch OFF

### 6.2.3 Interleave Function

The SB0410 provides interleaved phase shift switching to minimize switching noise of the solenoid coil. Each LSDx is shift to 1/4 of the period from the previous one. this interleave function started with the LSD1.



Figure 6. PWM Valve Control Interleave

**Table 10. Low-side Driver Electrical Characteristics** 

VPWR = 6.0 V to 36 V, DOSV = 3.13 V to 5.25 V,  $T_J$  = -40 °C to 125 °C, unless otherwise specified.

| Symbol                                        | Characteristic                                                                                                                                                                                    | Min.             | Тур.                                                 | Max.             | Unit | Notes |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------|------------------|------|-------|
| Power Output                                  |                                                                                                                                                                                                   |                  | •                                                    |                  |      | •     |
| R <sub>ON_LSD14</sub>                         | On Resistance Channel 1 to 4: CR<br>• $T_J$ = 125 °C; 9.0 V $\leq$ V <sub>PWR</sub> $\leq$ 36 V; I <sub>LOAD</sub> = 2.0 A                                                                        | _                | _                                                    | 0.225            | Ω    |       |
| R <sub>ON_LSD14_E</sub>                       | On Resistance Channel 1 to 4: CR (extended mode)<br>• $T_J$ = 125 °C; 5.5 V $\leq$ V <sub>PWR</sub> $\leq$ 9.0 V; I <sub>LOAD</sub> = 2.0 A                                                       | _                | _                                                    | 0.330            | Ω    |       |
| I <sub>LEAK_LSD</sub>                         | Drain Leakage Current • LSD = 36 V                                                                                                                                                                | _                | _                                                    | 10               | μА   |       |
| V <sub>CL_LSD</sub>                           | Active Clamp Voltage                                                                                                                                                                              | _                | 38                                                   | 45               | V    |       |
| Timings                                       |                                                                                                                                                                                                   |                  | I.                                                   | I                |      | JI.   |
| t <sub>R_CR1</sub>                            | Rise Time/Fall Time • 10% to 90%, I <sub>LOAD</sub> = 1.0 A, V <sub>PWR</sub> = 36 V; no capacitor didt = 0 (SPI bit)                                                                             | 1.0<br>0.1       | 1.7<br>1.35                                          | 3.0<br>3.0       | μS   |       |
| t <sub>R_CR2</sub>                            | Rise Time/Fall Time • 10% to 90%, I <sub>LOAD</sub> = 1.0 A, V <sub>PWR</sub> = 36 V; no capacitor didt = 1 (SPI bit)                                                                             | 0.05<br>0.1      | 0.5<br>1.0                                           | 1.0<br>3.0       | μs   |       |
| t <sub>D</sub> on CR<br>t <sub>D</sub> off CR | Turn on/off Delay Time • Digital 1 to 10% or 90%, I <sub>LOAD</sub> = 1.0 A, V <sub>PWR</sub> = 36 V, no capacitor                                                                                | 0.0              | _                                                    | 3.0              | μs   | (9)   |
| Lf_ <sub>PWM</sub>                            | Output PWM frequency for LSD1-4  • LF_PWM xx = 111  • LF_PWM xx = 110  • LF_PWM xx = 101  • LF_PWM xx = 100  • LF_PWM xx = 000 (default)  • LF_PWM xx = 011  • LF_PWM xx = 001  • LF_PWM xx = 010 | -20%             | 3.0<br>3.2<br>3.4<br>3.6<br>3.9<br>4.2<br>4.5<br>5.0 | 20%              | kHz  |       |
| 0x00<br>0x01<br><br>0xFE<br>0xFF              | PWM Duty Cycle Programming (8-bits)                                                                                                                                                               | _<br>_<br>_<br>_ | OFF<br>0.39<br>—<br>99.61<br>ON                      | _<br>_<br>_<br>_ | %    |       |

#### Notes

9. Digital: internal digital signal delivered by interleave synchronization block. See Figure 6.

## 6.2.4 Current Regulation Mode

When the external fly-back diode is connected, the current re-circulation executes via the diode to the battery. When Channels 1 to 4 work as a current regulator, freewheeling diodes must be connected.



Figure 7. PWM Low-side Driver (Current Regulated)

The load current is sensed by an internal low-side sense FET and digitized by an internal A/D converter. The target value of the current is given SPI messages. A digital current regulation circuitry compares the actual load current with the target current value and steers the duty cycle of the low-side power switch. The PI regulator characteristic can be adjusted via the SPI.

### 6.2.4.1 Target Current

Each current regulator channel has its own 10-bit target current register. The LSB of the 10 bits is weighted with 2.2 mA. A zero value disables the power stage of the respective channel. A new target current is instantaneously passed to the settling time, which is the settling of the new current value.

PWMx target current value = 00 0000 0000 → 0 mA

PWMx target current value = 00 0000 0001 → 2.2 mA

...

PWMx target current value = 11 1111 1110 → 2.248 A

PWMx target current value = 11 1111 1111 → 2.250 A

| CR_DIS12/34 | CR_fb | Mode               | LSD1-4 Duty Cycle (8-bit) or Current Read (10-bit)  |
|-------------|-------|--------------------|-----------------------------------------------------|
| 0           | 0     | current regulation | Read current target (to check SPI write)            |
| 0           | 1     | current regulation | Read output duty cycle value for gate driver.       |
| 1           | 0     | PWM                | Read programmed PWM duty cycle (to check SPI write) |
| 1           | 1     | PWM                | Read hardware ADC current value                     |

#### 6.2.4.2 Current Measurement

The output current is measured during the "ON' phase of the low-side driver. A fraction of the output current is diverted and (using a "current mirror" circuit) generates across an internal resistance a voltage relative to ground, this being proportional to the output current.

#### 6.2.4.3 PI Characteristics

Digital PI-regulator with the Transfer function is programmed via the SPI register.

Transfer function: 
$$\frac{KI}{z-1} + KP$$

The integrator feedback register I charac bits define the regulation behavior of all channels. The default value is 1/8. Both current regulators remain idle until a non-zero value in I charac was programmed. A high proportional feedback value accelerates the regulator feedback and provides a faster settling of the regulated current after disturbances like battery voltage surge.

**Table 11. Duty Cycle Descriptions** 

The duty cycle of the PWM output in clamped minimum by options and maximum 100% (see 6.7, "SPI and Data Register").

| Option | LLC<1> | LLC<0> | Minimum Duty Cycle                                                                                                                                                                                                                                                                                                                                                            |
|--------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0      | 0      | 0      | the measurement is done at t <sub>ON</sub> /2 by consequence     the regulation current will be set at t <sub>ON</sub> /2                                                                                                                                                                                                                                                     |
| 1      | 0      | 1      | 3.12% • for a duty cycle > 10%, the measurement is done at $t_{ON}/2$ • for a duty cycle 3.2% < DC < 10%, the measurement is done at $t_{ON}/2$ for 10% of duty cycle up at $t_{ON}$ for 3.2% of duty cycle                                                                                                                                                                   |
| 2      | 1      | 0      | 3.12% + forced min duty cycle to 1.56% every two cycles • for a duty cycle > 10%, the measurement is done at t <sub>ON</sub> /2 • for a duty cycle 3.2% < DC < 10%, the measurement is done at t <sub>ON</sub> /2 for 10% of duty cycle up at t <sub>ON</sub> for 3.2% of duty cycle • for a duty cycle set at 1.56%, no measurement is done                                  |
| 3      | 1      | 1      | 3.12% + skip min duty cycle every two cycles<br>• for a duty cycle > 10%, the measurement is done at $t_{ON}/2$ by consequence the regulation current will be set at $t_{ON}/2$<br>• for a duty cycle 3.2% < DC < 10%, the measurement is done at $t_{ON}/2$ for 10% of duty cycle up at $t_{ON}$ for 3.2% of duty cycle<br>• no measurement is done during the skipping mode |

If the target current value is not reached within the regulation error delay time of  $t_{CR\_ERR}$ , the flag of the SPI register "LSDx\_crer" is set to high. The current regulation loop is still running and tries to regulate at the target. Because it is not at the target, the duty cycle is either 100%, or minimum duty cycle by option. LSDx\_crer error detection has no effect on the driver, only SPI fault reporting. The microcontroller can detect the fault through the SPI (LSDx\_crer bit + ADC current reading), and shutdown the driver by sending 0 target current. Set Current – ADC result > "error threshold" during  $t_{CR\_ERR}$  then LSDx\_crer is set to 1.

This flag is latched & can be reset by the SPI read (LSDx\_crer). Each of the four current regulation low-side drivers can be used as a PWM low-side switch. CR\_disxx flag is enabled HIGH. The 8 MSB bits of the target current message are the PWM duty cycle. The first duty is controlled by the SPI bit FDCL (See SPI and Data Register).

Table 12. LSD1 to LSD4 Current Regulation Driver Electrical Characteristics

VPWR = 6.0 V to 36 V, VCC5 = 4.75 V to 5.25 V, DOSV = 3.13 V to 5.25 V, T<sub>J</sub> = -40 °C to +125 °C, unless otherwise specified.

| Symbol                                         | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Min.             | Тур.                   | Max.                          | Unit                | Notes |
|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------|-------------------------------|---------------------|-------|
| Current Regul                                  | ation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |                        |                               |                     |       |
| 00 0000 0000<br>00 0000 0001<br><br>11 1111 11 | Target current programming (10-bits)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _<br>_<br>_<br>_ | OFF<br>2.2<br><br>2.25 | <br> -<br> -<br> -            | mA<br>A             |       |
| I <sub>CR_DEV</sub>                            | $\label{eq:maximum} \begin{array}{l} \text{Maximum regulation deviation} \\ \bullet \ 0 \ \text{mA} \leq I_{\text{TARGET}} < 50 \ \text{mA, includes ADC error} \\ \bullet \ 50 \ \text{mA} \leq I_{\text{TARGET}} < 100 \ \text{mA, includes ADC error} \\ \bullet \ 100 \ \text{mA} \leq I_{\text{TARGET}} < 250 \ \text{mA, includes ADC error} \\ \bullet \ 250 \ \text{mA} \leq I_{\text{TARGET}} < 400 \ \text{mA, includes ADC error} \\ \bullet \ 400 \ \text{mA} \leq I_{\text{TARGET}} < 2.25 \ \text{A, includes ADC error} \\ \end{array}$ | _<br>_<br>_<br>_ | _<br>_<br>_<br>_       | 65<br>50<br>25<br>±10<br>±2.0 | mA<br>mA<br>mA<br>% | (10)  |

#### Notes

## 6.2.5 Fault Detection (LSD1 to LSD4)

## 6.2.5.1 **Open Load**

An open condition is detected when the LSDx output is below the threshold for the defined filter time; the fault bit is set (SPI error flag only). This function only operates during the off state.

## 6.2.5.2 V<sub>DS</sub> State Monitoring

The  $V_{DS}$  state monitoring gives real time state of LSD drain voltage vs OP\_IsD voltage. This signal is filtered and sent through the SPI. If the LSDx voltage is higher than the OP\_IsD with a filter time (T1), vds\_Isd is set to "1".

### 6.2.5.3 Overcurrent

When the current is above the overcurrent threshold for the defined filter time, the driver is switched off, a SPI fault bit is set, and the driver can be turned back to the "normal state" by a SPI write "1" to "LSDx clr flt", followed by a send target current command.

### 6.2.5.4 Overtemperature

When the temperature is above the overtemperature threshold for the defined filter time, the driver is switched off, a SPI fault bit is set, and the turn-on SPI command is cleared. The driver can be turned back to the "normal state" when the temperature returns to a normal state, then SPI write "1" to "LSDx clr flt", followed by a send target current command.

<sup>10.</sup> Maximum regulation deviation performances noted in the table depend on external conditions (VPWR, load (R,L)).

<sup>11.</sup> The error can be decrease significantly by a calibration of the LSDx and using a current regulation loop done by software.

#### **Table 13. Detection Electrical Characteristics**

VPWR = 6.0 V to 36 V, VCC5 = 4.75 V to 5.25 V, DOSV = 3.13 V to 5.25 V,  $T_J$  = -40 °C to +125 °C, unless otherwise specified.

|                            | · ·                                                                                                                     |      |      |      |      |       |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| Symbol                     | Parameter                                                                                                               | Min. | Тур. | Max. | Unit | Notes |
| PD_G                       | '                                                                                                                       |      |      |      |      |       |
| OC <sub>LSD</sub>          | Overcurrent Detection Threshold Current                                                                                 | _    | 8.5  | _    | А    |       |
| Open load dete             | ection                                                                                                                  | •    |      |      |      | •     |
| OP <sub>LSDSRC</sub>       | Open Load Detection Threshold (also used for V <sub>DS</sub> monitoring)                                                | _    | 2.0  | _    | V    |       |
| V <sub>DS</sub> Monitoring |                                                                                                                         |      |      |      |      |       |
| t <sub>VDS_LSDX</sub>      | V <sub>DS</sub> State Filter Time                                                                                       | _    | T1   | _    | μS   |       |
| Overtemperatu              | re Shutdown                                                                                                             |      |      |      |      |       |
| V <sub>PD_OC</sub>         | Overcurrent detection threshold - VPD_D - VPD_src                                                                       | -15% | 1.0  | +15% | V    |       |
| Overtemperatu              | re Shutdown                                                                                                             |      |      |      |      |       |
| OT <sub>LSD</sub>          | Overtemperature Detection Threshold                                                                                     | 180  | 195  | 210  | °C   |       |
| Current Regula             | tion Error (Regulation mode only)                                                                                       |      |      |      |      |       |
| ICR <sub>DELTA</sub>       | Current Regulation Error - ADC Result (measurement data) - (target programming current) • 1LSB = 2.25 A/1024 = 2.197 mA | _    | 25   | _    | LSB  |       |
|                            |                                                                                                                         |      |      |      |      |       |

## 6.3 Pump Motor Pre-driver

## 6.3.1 Function Description

This module is designed for DC motor pump, a maximum of 16 kHz PWM is possible. The pre-driver is made with a bootstrap as well as small charge pump structure to operate to 100% duty cycle.



Figure 8. Pump Motor Pre-driver

A duty cycle comprised between 0% to 10% and between 90% to 100% is not possible due to the structure.

### 6.3.2 Fault Detection

### 6.3.2.1 Overcurrent

The pump driver protects the external N-channel power FET on the PD\_G pin in overcurrent conditions. The drain-source voltage of the FET on PD\_G is checked if the pump driver is switched on. If the measured drain-source voltage exceeds the overcurrent voltage threshold, the output PD\_G is switched off. Overcurrent detection logic has a masking time from PDI turn-on against malfunction on transient time. After switching off the power FET by an overcurrent condition, the power FET can be turned back to "normal state" by only SPI write 1 to "PD\_clr\_fit" register, and then turn on with PDI.

After pump driver is switched on and it stays on during minimum time period T1/2 (masking period), a cumulate/decumulate process of overcurrent fault detection logic is enabled. After the masking period is over, if both events are present (PDI = 1 and overcurrent condition), there is a cumulate (increment) process taking place measuring the maximum time period T1 to qualify an overcurrent fault event. If both events are present longer than T1, this activates an overcurrent fault (and consequently sets corresponding flag). If PDI = 0, the cumulate process is halted but not reset. If during PDI = 1 the event of the overcurrent condition is not present, this resets a previously cumulated value.



Figure 9. Block Diagram of Cumulate/De-Cumulate Process of Overcurrent Fault Detection Logic

Function of T1 counter:

- a) Increment
- b) Hold
- c) Reset
- d) Overcurrent fault detected

### 6.3.2.2 Overtemperature

When the temperature is above the overtemperature threshold for the defined filter time, the driver is switched off and a SPI fault bit is set. The driver can be turned back to the "normal state" by writing a 1 to PD clr flt, then turn PDI on.

### 6.3.2.3 External Components of Pump Pre-driver

An external 15 V Zener clamping (1 direction) is necessary between VBOOT and PD\_S to protect the gate of the external Power MOSFET. An internal diode between VBOOT and PD\_G ensures that PD\_G cannot go higher than VBOOT (1 V<sub>BE</sub> higher). Optional 15 V Zener clamping can be added between PD\_G & PD\_S (not necessary). The zener chains are used for avalanche clamping and protection against transients.

A typical external MOSFET is IPB80N04S2, which is 4.0 m $\Omega$ (for indication only). An external resistor of 500 k $\Omega$ is connected between PD\_G & PD\_S to turn the MOSFET OFF, in case of an open soldering contact. An external resistor (R<sub>G</sub>) in series with PD\_G is added to decrease the slew rate and optimize EMC. The value of the C<sub>BOOT</sub> capacitor between VBOOT & PD\_S can be 330 nF (for 5.0 kHz & 20 kHz).

Table 14. Pump Motor Pre-driver Electrical Characteristics

VPWR = 6.0 V to 36 V, VCC5 = 4.75 V to 5.25 V, DOSV = 3.13 V to 5.25 V, T<sub>.I</sub> = -40 °C to +125 °C, unless otherwise specified.

| Symbol                   | Parameter                                                                                                                                                                                                                        | Min.                                                                                       | Тур.             | Max.                                                                                          | Unit | Notes |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------|------|-------|
| PD_G                     | -                                                                                                                                                                                                                                | I. II.                                                                                     |                  | 1                                                                                             |      |       |
| V <sub>PD_ON_5</sub> k   | <ul> <li>5.5 V ≤ V<sub>PWR</sub> &lt; 6.0 V</li> <li>6.0 V ≤ V<sub>PWR</sub> &lt; 7.0 V</li> <li>7.0 V ≤ V<sub>PWR</sub> &lt; 10 V</li> <li>10 V ≤ V<sub>PWR</sub> &lt; 36 V</li> </ul>                                          | V <sub>PWR</sub> + 4<br>V <sub>PWR</sub> +5<br>V <sub>PWR</sub> +7<br>V <sub>PWR</sub> +10 | _<br>_<br>_<br>_ | V <sub>PWR</sub> + 15<br>V <sub>PWR</sub> +15<br>V <sub>PWR</sub> +15<br>V <sub>PWR</sub> +15 | V    | (12)  |
| V <sub>PD_ON_20K</sub>   | <ul> <li>5.5 V ≤ V<sub>PWR</sub> &lt; 7.0 V</li> <li>7.0 V ≤ V<sub>PWR</sub> &lt; 12.0V</li> <li>12.V ≤ V<sub>PWR</sub> &lt; 36 V</li> </ul>                                                                                     | V <sub>PWR</sub> + 4.5<br>2xV <sub>PWR</sub> -2.0<br>V <sub>PWR</sub> +10                  | _<br>_<br>_      | V <sub>PWR</sub> + 15<br>V <sub>PWR</sub> +15<br>V <sub>PWR</sub> +15                         | V    | (13)  |
| V <sub>GS_OFF</sub>      | PD_G switch-off voltage                                                                                                                                                                                                          | _                                                                                          | _                | 0.1                                                                                           | ٧    |       |
| I <sub>PDG_OFF</sub>     | Turn-off current                                                                                                                                                                                                                 | _                                                                                          | 300              | _                                                                                             | μА   |       |
| PD_S                     |                                                                                                                                                                                                                                  | <u> </u>                                                                                   |                  | <u>'</u>                                                                                      |      | 1     |
| I <sub>LEAK_PD_SRC</sub> | Leakage Current - VCC5 = DOSV = 0.0 V, VPWR = 36 V, PD_S = 36 V                                                                                                                                                                  | _                                                                                          | _                | 1.0                                                                                           | mA   |       |
| PD_D                     |                                                                                                                                                                                                                                  |                                                                                            |                  |                                                                                               |      |       |
| I <sub>LEAK_PD_DRN</sub> | Leakage current - VCC5 = DOSV = 0.0 V, PD_D = VPWR = 36 V                                                                                                                                                                        | _                                                                                          | _                | 15                                                                                            | μА   |       |
| Overcurrent Dete         | ction                                                                                                                                                                                                                            |                                                                                            |                  |                                                                                               |      |       |
| V <sub>PD_OC</sub>       | Overcurrent detection threshold - VPD_D - VPD_src                                                                                                                                                                                | -15%                                                                                       | 1.0              | +15%                                                                                          | ٧    |       |
| t <sub>PD_OC</sub>       | Overcurrent Detection Filter Time - Cumulate counter during on phase after masking time, reset counter if no OC event during 1 cycle                                                                                             | _                                                                                          | T1               | _                                                                                             | μS   |       |
| Duty <sub>Alo</sub>      | 10% to 90% duty cycle is allowed (also 0% and 100% is allowed)                                                                                                                                                                   | 10                                                                                         | _                | 90                                                                                            | %    |       |
| Overtemperature          | Shutdown                                                                                                                                                                                                                         | 1                                                                                          |                  | 1                                                                                             |      | "     |
| OT <sub>PMD</sub>        | Overtemperature Detection Threshold                                                                                                                                                                                              | 180                                                                                        | 195              | 210                                                                                           | °C   |       |
| tOT <sub>PMD</sub>       | Overtemperature Detection Filter Time                                                                                                                                                                                            | _                                                                                          | T1               | _                                                                                             | μS   |       |
| VBOOT Charge             | 1                                                                                                                                                                                                                                | <u> </u>                                                                                   |                  | <u> </u>                                                                                      |      |       |
| t <sub>BOOT_DELAY</sub>  | Bootstrap Start Time - Time to charge CBOOT after wake-up of part (Vccs = 5.0 V). Allow Pump driver to turn on after this timing. (This timing is smaller than reset recovery time (45 ms), so has no effect on the application) | _                                                                                          | 30               | _                                                                                             | ms   |       |
| Notes:                   |                                                                                                                                                                                                                                  | ,                                                                                          |                  |                                                                                               |      |       |

#### Notes:

- 12. Frequency = 5.0 kHz , duty cycle = 10~90% and 100%, voltage measured 20 μs after turn on.
- 13. Frequency = 20.0 kHz, duty cycle =  $10 \sim 90\%$  and 100%, voltage measured  $5.0 \mu s$  after turn on.

## 6.4 Low-side Driver for Resistive load

## 6.4.1 Power Output Stages



Figure 10. Low-side Driver for Resistive Load Diagram Block

The low-side driver consists of DMOS power transistors with open drain output. The low-side driver can be driven by SPI commands. The low-side driver is composed of an output transistor, a pre-driver circuit, and diagnostic circuitry. The pre-driver applies the necessary voltage on the output transistor gate to minimize the On resistance of the output switch. To avoid leakage current path, LD has no sink current.

**Table 15. Low-side Driver Electrical Characteristics** 

 $VPWR = 6.0 \text{ V to } 36 \text{ V}, VCC5 = 4.75 \text{ V to } 5.25 \text{ V}, DOSV = 3.13 \text{ V to } 5.25 \text{ V}, T_J = -40 \text{ °C to } 125 \text{ °C}, unless otherwise specified.}$ 

| Symbol                | Characteristic                                                                                  | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| Power Output LD       |                                                                                                 |      |      |      |      |       |
| R <sub>ON_LD</sub>    | On Resistance for LD<br>• $T_J$ = 125 °C, 6.0 V ≤ $V_{PWR}$ ≤ 36 V                              | _    | 8.0  | 14   | Ω    |       |
|                       | DC Current Capability                                                                           | _    | _    | 20   | mA   |       |
| I <sub>LEAK_LD</sub>  | Drain Leakage Current  • V <sub>PWR</sub> = 0, V <sub>CC5</sub> = 0, LD = 36 V, no sink current | _    | _    | 10   | μА   |       |
| V <sub>BVDSS_LD</sub> | BVDSS Voltage                                                                                   | 40   | _    | _    | V    |       |
| I <sub>NEG_LD</sub>   | Maximum Negative Current for 5.0 ms Without Destroying the device                               | 100  | _    | _    | mA   |       |
| Timings               |                                                                                                 |      |      |      |      |       |
| t <sub>D_ON_LD</sub>  | Turn On Delay Time for LD                                                                       | _    | _    | 2.0  | μs   | (14)  |
| t <sub>D_OFF_LD</sub> | Turn Off Delay Time for LD                                                                      | _    | _    | 2.0  | μS   | (14)  |

#### Notes

14. From Digital Signal to 50% (turn ON) or 50% (turn OFF).  $R_L$  = 1.0 k $\Omega$ ,  $V_{PWR}$  = 36 V, no capacitor

### 6.4.2 Fault Detection

### 6.4.2.1 Open Load

An open condition is detected when the LD output is below the threshold  $OP_{LD}$  for the defined filter time  $t_{OP\_LD}$ , the fault bit is set Id\_OP (SPI error flag only). This function only operates during the Off state.

### 6.4.2.2 V<sub>DS</sub> State Monitoring

The  $V_{DS}$  state monitoring gives real time state of LD drain voltage vs  $OP_{LD}$  voltage. This signal is filtered and sent through the SPI vds\_ld bit. If the  $V_{DS}$  voltage is higher than  $OP_{LD}$  with a filter time (T1), vds\_ld is set to "1".

### 6.4.2.3 Overcurrent

When the current is above the overcurrent threshold  $OC_{LD}$  for the defined filter time  $t_{OC\_LD}$ , the driver is switched off, a SPI fault bit Id\_OC is set, and the turn-on SPI command is cleared. The driver can be returned to the "normal state" by a SPI write "1" to "LD\_clr\_flt", then turned on by a SPI command (LD\_on).

### 6.4.2.4 Overtemperature

When the temperature is above the overtemperature threshold  $OT_{LD}$  for the defined filter time  $t_{OT\_LD}$ , the driver is switched off, a SPI fault bit Id\_OT is set, and the turn-on SPI command is cleared. The driver can be returned to the "normal state" when the temperature returns to the normal state, a SPI write "1" to "LD\_cIr\_flt", then turning on a SPI command (LD\_on).

#### **Table 16. Low-side Driver Electrical Characteristics**

VPWR = 6.0 V to 36 V, VCC5 = 4.75 V to 5.25 V, DOSV = 3.13 V to 5.25 V, T<sub>J</sub> = -40 °C to 125 °C, unless otherwise specified.

| Symbol                     | Characteristic                                                          | Min. | Тур. | Max. | Unit | Notes |
|----------------------------|-------------------------------------------------------------------------|------|------|------|------|-------|
| Overcurrent Shu            | tdown                                                                   | •    |      |      |      | •     |
| I <sub>OCLD</sub>          | Overcurrent Shutdown Threshold Current for LD                           | _    | 100  | _    | mA   |       |
| t <sub>OC_LD</sub>         | Overcurrent Shutdown Filter Time                                        | _    | T1   | _    | μS   |       |
| Open Load Dete             | ction                                                                   | •    |      |      |      | •     |
| V <sub>OPLD</sub>          | OpenLoad Detection Threshold (also used for V <sub>DS</sub> monitoring) | _    | 2.0  | _    | V    |       |
| t <sub>OP_LD</sub>         | OpenLoad Detection Filter Time                                          | _    | T2   | _    | μS   |       |
| V <sub>DS</sub> Monitoring |                                                                         | •    | •    | •    | •    | W.    |
| t <sub>VDS_LD</sub>        | V <sub>DS</sub> State Filter Time (rise & fall edge filter time)        | _    | T1   | _    | μS   |       |
| Overtemperature            | Shutdown                                                                | •    |      |      |      | •     |
| T <sub>OTLD</sub>          | Overtemperature Detection Threshold                                     | 180  | 195  | 210  | °C   |       |
| t <sub>OT_LD</sub>         | Overtemperature Detection Filter Time                                   | _    | T1   | _    | μS   |       |
|                            | I .                                                                     |      |      | 1    |      |       |

## 6.5 Analog to Digital Converter (x3ch)

ADC is referenced to VCC5 voltage and converts the voltage on 10 bits. It is used to read the following voltages:

- · Three analog input pins: ADINx
- Internal voltage supplies (VINT\_A, VINT\_D,  $V_{PRE10}$ ,  $V_{PRE12}$ ,  $V_{GS\_PD}$ )
- Average temperature of die, which is used by the temperature warning detection circuit (TEMP). Refer to the SPI Message Structure, Message #9.
- Current to voltage converter for current regulation of LSD1-4

#### **Table 17. ADC Electrical Characteristics**

VPWR = 6.0 V to 36 V, VCC5 = 4.75 V to 5.25 V, DOSV = 3.13 V to 5.25 V,  $T_J$  = -40 °C to 125 °C, unless otherwise specified.

| Characteristic                                                                          | Min.                                                                                                                                                                                                                                                                                                                                                           | Тур.                           | Max.                           | Unit                           | Notes                          |
|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|
| •                                                                                       | <b>.</b>                                                                                                                                                                                                                                                                                                                                                       | 1                              | 1                              | II.                            |                                |
| Total Error - 0 < ADINx < VCC5                                                          | -6.0                                                                                                                                                                                                                                                                                                                                                           | _                              | 6.0                            | LSB                            | (15)                           |
| Conversion Time                                                                         | _                                                                                                                                                                                                                                                                                                                                                              | _                              | 10                             | μS                             |                                |
| Refresh Time - min ADC update time; shorter than 1.0 ms                                 | _                                                                                                                                                                                                                                                                                                                                                              | 100                            | _                              | μS                             |                                |
|                                                                                         | •                                                                                                                                                                                                                                                                                                                                                              | 1                              | 1                              | 1                              | И.                             |
| Input Leakage Current - 0 < ADINx < VCC5                                                | -2.0                                                                                                                                                                                                                                                                                                                                                           | _                              | 2.0                            | μА                             |                                |
|                                                                                         | •                                                                                                                                                                                                                                                                                                                                                              |                                |                                | 1                              | •                              |
| V <sub>INT_A</sub>                                                                      | 440                                                                                                                                                                                                                                                                                                                                                            | 512                            | 590                            | LSB                            |                                |
| V <sub>INT_D</sub>                                                                      | 440                                                                                                                                                                                                                                                                                                                                                            | 512                            | 590                            | LSB                            |                                |
| V <sub>PRE10</sub> - ADC ratio =V <sub>PRE10</sub> /3.3, 9.0 < V <sub>PWR</sub> < 16 V  | 400                                                                                                                                                                                                                                                                                                                                                            | 600                            | 800                            | LSB                            |                                |
| V <sub>PRE12</sub> - ADC ratio = V <sub>PRE12</sub> /3.0, 9.0 < V <sub>PWR</sub> < 16 V | 590                                                                                                                                                                                                                                                                                                                                                            | 790                            | 980                            | LSB                            |                                |
| $V_{CP}V_{PRWR}$ - ADC ratio = $V_{CP}$ - $V_{PWR}/4.0$ , $9.0 < V_{PWR} < 16 V$        | 330                                                                                                                                                                                                                                                                                                                                                            | _                              | 810                            | LSB                            |                                |
| ding                                                                                    | <u>'</u>                                                                                                                                                                                                                                                                                                                                                       | •                              |                                |                                | •                              |
| Voltage at 25 °C                                                                        | _                                                                                                                                                                                                                                                                                                                                                              | 717                            | _                              | LSB                            |                                |
| Deviation with 1.0 °C increments                                                        | _                                                                                                                                                                                                                                                                                                                                                              | -2.0                           | _                              | LSB/°C                         |                                |
|                                                                                         | Total Error - 0 < ADINx < VCC5  Conversion Time  Refresh Time - min ADC update time; shorter than 1.0 ms  Input Leakage Current - 0 < ADINx < VCC5  VINT_A  VINT_D  VPRE10 - ADC ratio = VPRE10/3.3, 9.0 < VPWR < 16 V  VPRE12 - ADC ratio = VPRE12/3.0, 9.0 < VPWR < 16 V  VCP-VPRWR - ADC ratio = VCP - VPWR/4.0, 9.0 < VPWR < 16 V  Iding  Voltage at 25 °C | Total Error - 0 < ADINx < VCC5 | Total Error - 0 < ADINx < VCC5 | Total Error - 0 < ADINx < VCC5 | Total Error - 0 < ADINx < VCC5 |

### Notes

## 6.6 Supervision

| Event                                         | RSTB            | LSDx   | PDI    | LD     | SPI                                                                                                                                               | Notes |
|-----------------------------------------------|-----------------|--------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| Normal mode: After RSTB rising edge, No fault | High            | Normal | Normal | Normal | Normal                                                                                                                                            |       |
| VINT_x undervoltage                           | Low<br>(output) | OFF    | OFF    | OFF    | SPI register go to initial state Low except for Vint_uv which is reset to 1. After first read of Vint_uv, it is set back to 0.                    | (17)  |
| Clock fail reset                              | Low<br>(output) | OFF    | OFF    | OFF    | SPI registers go to initial state Low except for Vint_uv unchanged & RST_clk which is set to 1. After first read of RST_clk, it is set back to 0. | (17)  |
| DOSV undervoltage                             | Low<br>(output) | OFF    | OFF    | OFF    | SPI register go to initial state except reset flag (Vint_uv, VCC5_uv, DOSV_uv, RST_ext, RST_CLK).                                                 | (17)  |
| VCC5 undervoltage                             | Low<br>(output) | OFF    | OFF    | OFF    | SPI register go to initial state except reset flag (Vint_uv, VCC5_uv, DOSV_uv, RST_ext, RST_CLK).                                                 | (17)  |
| External Reset                                | Low<br>(input)  | OFF    | OFF    | OFF    | SPI register go to initial state except reset flag (Vint_uv, VCC5_uv, DOSV_uv, RST_ext, RST_CLK).                                                 |       |

<sup>15.</sup> If ADINx voltage is between VCC5 to max\_rating, the ADC value does not change. Also between VCC5 min and GND, the ADC value does not change.

<sup>16.</sup> SW engineer can monitor internal supply voltage in real time with ADC, SPI reading, and can use fail-safe function.

| Event             | RSTB                       | LSDx | PDI    | LD                                                                                                      | SPI                                                                                                     | Notes |
|-------------------|----------------------------|------|--------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------|
| VPWR overvoltage  | No effect                  | OFF  | I No I |                                                                                                         | Following SPI registers go to initial state Low: A. LSDx Duty cycle or current set point. B. PDI is ON. |       |
| VPWR undervoltage | No effect OFF ON No effect |      | -      | Following SPI registers go to initial state Low: A. LSDx Duty cycle or current set point. B. PDI is ON. |                                                                                                         |       |

#### Notes

17. State defines for the duration of the fault and the following reset recovery time period.

#### Restart conditions

SPI write message #0 has first to be executed to clear any reset or fault flags. Then new SPI command can be sent.

Table 18. Start Point of Reset Recovery Time

| Fault Mode                               | Start Point of t <sub>RST_REC</sub>      |
|------------------------------------------|------------------------------------------|
| VINT_A or VINT_D_uv or VCC_uv or DOSV_uv | Come back normal voltage of all voltages |

### 6.6.1 Additional Safety Functions

## 6.6.1.1 VINT\_A or VINT\_D Undervoltage Supervision

The 900718 uses an internal supply for analog functions ( $V_{INT\_A}$ ) and digital functions (VINT\_D). The supply voltage  $V_{INT\_A}$  and  $V_{INT\_D}$  are supervised for undervoltage. When the voltage becomes lower than each threshold,  $V_{INT\_A\_UV}$  and  $V_{INT\_D\_UV}$ , the RSTB pin is asserted low, after the detection filter time ( $t_{VINT}$ ). This reset state continues until the voltage at the VINT pin rises again. If VINT becomes higher than each threshold,  $V_{INT\_A\_UV}$  and  $V_{INT\_D\_UV}$ , for same filter time ( $t_{VINT}$ ), the RSTB pin goes high after reset recovery time ( $t_{RST\_REC}$ ) and the related flag of the SPI register is set to a high.

For stabilization, the VINT\_A & VINT\_D internal supply requires external capacitors. Two bandgaps are included in the 900718. One is for the voltage reference and the other is for the diagnostic. The ADC data for VINT\_A and VINT\_D are sent through the SPI.

## 6.6.1.2 VCC5 Supervision

See Table 19 Reset condition and reaction.

## 6.6.1.3 DOSV Supervision

The supply voltage DOSV is supervised for undervoltage. When the voltage at pin DOSV becomes lower than DOSV\_uv, the RSTB pin is asserted low after detection filter time ( $t_{VDUV}$ ). This reset state continues until the voltage at pin DOSV raises again. If DOSV becomes higher than (DOSV\_uv) for same filter time ( $t_{VDUV}$ ), the RSTB Pin goes high after reset recovery time ( $t_{RST\_REC}$ ) and the related flag of the SPI register is set high.



Figure 11. DOSV Supervision Application

### 6.6.1.4 Internal Clock Supervision (Mismatch MAIN-AUX CLK)

The SB0410 has two independent clock modules, one is the main supply clock to all SB0410 systems. The other monitors the main clock fault and if a fault is detected, the SB0410 resets with the RST CLK function (Table 19). This function starts when RSTB is in a high state.

Mutual Supervision of Both Main and Auxiliary Clock:

Clock monitoring continues to perform comparisons between the two clocks sources, CLK1 and CLK2. When everything is working correctly, both clocks are present and both have the same frequency of 14 MHz. If one of the clocks stops or if clocks are misaligned in frequency more than  $\pm 25\%$  of 14 MHz (Table 19), an RSTB reset is generated (Table 19) and a SPI flag is reported (RST\_CLK). The reset flag RST\_CLK (same as other reset flags) is cleared in "clear on read" fashion, or in other words, the flag is cleared by a SPI Read command which reads the flag. In the case of a clock monitoring fault, the clock monitoring process restarts only after the clock monitoring flag (RST\_CLK) is cleared on the first SPI message.

If either CLK1or CLK2 disappears indefinitely, the clock monitoring fault shows anywhere from T1 to 2\*T2. If clock frequencies are misaligned more than ±25% of 14 MHz, the clock monitoring fault shows after a time delay of T2, as measured by the reference clock CLK1. The misaligned frequency detection error is measured in the time window of T2 and the measurement is based on CLK1 clock as reference, therefore if the CLK1 frequency changes, the time window T2 cannot be guaranteed.

The SB0410 internal clock monitoring function can be disabled by the SPI command (StopCLK2), with no effect of functionality except the clock monitoring function, because CLK1 is activated, but CLK2 is deactivated. Frequency modulation can be controlled by the FM\_amp and FM\_EM bits (See SPI and Data Register). The SPI command (FM\_EN) enables the frequency modulated oscillator by two deviation frequency to spread the oscillator's energy over a wide frequency band. There are two kinds of deviation frequencies (350 kHz and 700 kHz), which are decided by the SPI command (FM\_amp). This spreading decreases the peak electromagnetic radiation level and improves electromagnetic compatibility (EMC) performance.

If preferred, the sequence following by SPI command (StopCLK2), and later on if decided to reactivate the CLK2 (clock monitoring reactivated), a reset clk can be generated due to the fact the clk2 re-start, and can have a settling time > 2\*T2, 1.0 ms max. In this case, reset is detected during reset recovery time and the CLK\_RST (reading message #0) flag should read in a normal condition.

## 6.6.1.5 Die Temperature Warning

The SB0410 has one temperature warning sensor in the cool place of the die. The threshold of temperature warning is 20 °C below overtemperature. In case of a temperature warning, outputs are not shutdown and the SPI-Bit shows the actual status at accessing time.

## 6.6.1.6 V<sub>PRE10</sub>, V<sub>PRE12</sub> Undervoltage Supervision

V<sub>PRE10</sub> and V<sub>pre12</sub> are internal regulator supplying power FET. These two voltage can be monitored through the SPI (Message 6 and 7). This voltage monitoring can be used as a additional fail safe function.

## 6.6.1.7 Ground Supervision

GND-loss monitors the voltage between PGND (global reference GND) and GND\_D. In case of a disconnection of GND\_D vs. all other grounds (pin 2, 3, 6, 7, 10, 11, 14, 18, 30, 38, 43, 45, 47), and back side ground are soldered to ground), a detection GND\_D disconnect as soon as the GND\_D is higher than the threshold ( $V_GL$ ) vs. others grounds, is reported through the flag FGND via the SPI register and set high after a filter time ( $t_{GL}$ ).

- 1. Connection degraded (resistive path)
  - A. GND\_D vs other grounds > V\_GL but by having Vint\_D -GND\_D > min voltage required
  - B. SPI communication still possible, and the flag FGND will be at 1
- Disconnection (open physically) during a sequence (in Normal mode), the logic embedded is frozen, because the voltage Vint\_D

  –GND D < min voltage required</li>
  - A. No SPI communication is possible
  - B. If GND\_D is reconnected normally, SPI communication recovers and the flag FGND is at 1

#### **Table 19. Electrical Characteristics**

VPWR = 6.0 V to 36 V, VCC5 = 4.75 V to 5.25 V, DOSV = 3.13 V to 5.25 V, T<sub>J</sub> = -40 °C to +125 °C, unless otherwise specified.

| Symbol                                         | Parameter                                                                                  | Min. | Тур.     | Max. | Unit | Notes |
|------------------------------------------------|--------------------------------------------------------------------------------------------|------|----------|------|------|-------|
| Reset Output SB                                | 0410 to MCU                                                                                | l.   | l .      |      | 1    | - U:  |
| t <sub>RSTB_REC</sub>                          | Reset Recovery Time                                                                        | -20% | 45       | 20%  | ms   |       |
| Reset Input MCU                                | to SB0410                                                                                  | I.   | l        | I.   | l    | ·     |
| t <sub>RSTB_EXT</sub>                          | External Reset Detection Filter time - Filter on falling of RSTB pin. Mask shorter glitch. | _    | 2.0      | _    | μS   |       |
| t <sub>RST_MIN</sub>                           | Minimum External Reset Time (only for application)                                         | _    | 10       | _    | ms   |       |
| DOSV Undervolta                                | nge                                                                                        | •    | •        | •    |      | II.   |
| DOSV <sub>UV_3P3</sub>                         | Undervoltage Reset Threshold at Shutdown (falling edge of DOSV)                            | _    | 2.9      | _    | V    |       |
| t <sub>DVUV</sub>                              | Undervoltage Reset Filter Time                                                             | _    | T1       | _    | μS   |       |
| VCC5 Undervolta                                | ge                                                                                         | L    | <u> </u> | L    | I.   | I     |
| VCC5_UV                                        | Undervoltage Threshold                                                                     | _    | 4.5      | _    | V    |       |
| t <sub>VCUV</sub>                              | Undervoltage Filter Time                                                                   | _    | T1       | _    | μS   |       |
| VCC5 Supply                                    |                                                                                            |      |          |      | I    | I     |
| I_VCC5<br>I_DOSV                               | Consumption Current  • VCC5 = 5.0 V; HD,PD = on; RSTB = high  • During SPI communication   |      | 20<br>10 | _    | mA   |       |
| Internal Logic Su                              | pply                                                                                       | •    | •        | •    |      | II.   |
| Vint_A                                         | Internal Analog Voltage - I <sub>LOAD</sub> = -10 mA                                       | 2.30 | 2.5      | 2.8  | V    |       |
| Vint_D                                         | Internal Digital Voltage - I <sub>LOAD</sub> = -10 mA                                      | 2.30 | 2.5      | 2.8  | V    |       |
| C_Vint                                         | Stabilization Capacitor at V_INT - Low-voltage capacitor (<4.0 V)                          | _    | 220      | _    | nF   |       |
| nternal Logic Su                               | pply Undervoltage                                                                          |      |          |      |      |       |
| Vint_A_ <sub>UV</sub><br>Vint_D <sub>_UV</sub> | Undervoltage Reset threshold                                                               | _    | 2.1      | _    | V    |       |
| t <sub>VINT</sub>                              | Undervoltage Reset Filter time                                                             | _    | 1.0      | _    | ms   |       |
| VPWR Supply                                    | •                                                                                          | I.   |          | I.   | 1    | 1     |
| I_VPWR                                         | Consumption current - VPWR = 36 V, HD, PD = on, RSTB = high                                | _    | 5.0      | _    | mA   |       |
| I_STBY_VPWR                                    | Consumption current at sleep mode - VCC5 = DOSV = 0 V,<br>HD_D = PD_D = VPWR = 36 V        | _    | 2.0      | 20   | μА   |       |
|                                                | J                                                                                          | i.   |          |      |      |       |

#### Table 19. Electrical Characteristics (continued)

VPWR = 6.0 V to 36 V, VCC5 = 4.75 V to 5.25 V, DOSV = 3.13 V to 5.25 V,  $T_J$  = -40 °C to +125 °C, unless otherwise specified.

| Symbol               | Parameter                                                                                                          | Min.  | Тур. | Max. | Unit | Notes |
|----------------------|--------------------------------------------------------------------------------------------------------------------|-------|------|------|------|-------|
| VPWR & HD Ove        | rvoltage                                                                                                           | - 11  | l    |      |      |       |
| VPWR_OV              | VPWR Overvoltage Threshold (rising edge)                                                                           | _     | 38   | _    | V    | T     |
| VPWR_OV_             | Overvoltage Detection Hysteresis - VPWR_OV(ON) = VPWR_OV(SHUTDOWN) -VPWR_OV_HYS                                    | _     | 0.6  | 1.0  | V    |       |
| t <sub>VPWR_OV</sub> | Overvoltage Detection Filter Time - Both directions                                                                | _     | T2   | _    | μS   |       |
| VPWR Undervol        | tage                                                                                                               |       |      |      |      |       |
| VPWR_UV              | Undervoltage Shutdown Threshold (falling edge)                                                                     | _     | 5.1  | _    | V    | T     |
| VPWR_UV_             | Undervoltage Detection Hysteresis - VPWR_OV(ON) = VPWR_OV(SHUTDOWN) -VPWR_OV_HYS                                   | 30    | 100  | 200  | mV   |       |
| t <sub>VPUV</sub>    | Undervoltage Detection Filter Time                                                                                 | _     | T2   | _    | μS   |       |
| Ground-loss Det      | ection                                                                                                             |       |      |      |      |       |
| V_GL                 | GND_d-loss detection threshold - Reference GND_Px                                                                  | _     | 0.5  | _    | V    |       |
| t <sub>GL</sub>      | GND_d-loss detection filter time - Reference GND_Px                                                                | _     | T2   | _    | μS   |       |
| Oscillator           |                                                                                                                    |       |      |      |      |       |
| f_osc                | Main Oscillator Frequency                                                                                          | -7.0% | 14   | 7.0% | MHz  | T     |
| e <sub>CLK</sub>     | Mismatch MAIN-AUX OSC CLK - enable V <sub>INT_X</sub> is normal voltage digital comparison between the two clocks. | -35   | ±25  | 35   | %    |       |
| t <sub>CLK</sub>     | Mismatch OSC Filter Time                                                                                           | T1    | T2   | 2*T2 | μS   | (18)  |
|                      | Frequency Modulation Band 1 - FM_amp = 0                                                                           | -30%  | 350  | 30%  | kHz  | 1     |
|                      | Frequency Modulation Band 2 - FM_amp = 1                                                                           | -30%  | 700  | 30%  | kHz  |       |
|                      | Frequency Modulation Speed                                                                                         | -30%  | 110  | 30%  | kHz  |       |
| Overtemperature      | e/Temperature Warning                                                                                              |       |      |      |      |       |
| T <sub>W</sub>       | Temperature Warning Detection Threshold                                                                            | 150   | 165  | 180  | °C   |       |
| t <sub>TW</sub>      | Temperature Warning Detection Filter Time                                                                          | _     | T2   | _    | μS   |       |
| Timing               |                                                                                                                    | 1     | 1    | 1    | 1    |       |
| T1                   | Logic time base T1                                                                                                 | 14.4  | 18.2 | 22   | μS   | 1     |
| T2                   | Logic time base T2                                                                                                 | 232   | 293  | 360  | μS   | 1     |

### Notes

Write 1 to any xxx\_clr\_flt register will create a reset of the fault flag during 1 clock period after the SPI message. xxx\_clr\_flt automatically goes to "0" after 1 clock from fault flag reset.

<sup>18.</sup> The t<sub>CLK</sub> parameter is decided by a frequency checker and comparing two clocks. If either main clock or AUX clock frequency disappears longer than T1, the SB0410 goes to reset by the clock frequency checker and the CLK\_RST flag will be detected. Meanwhile, comparing the main clock and AUX clock is done during T2 and the SB0410 is possible to go to reset every T2. Because measurement and reset activation are asynchronous, t<sub>CLK</sub> can reach 2\*T2 in the worst case by comparing two clocks.



Figure 12. Timing Diagram of xxx\_clr\_flt

## 6.7 SPI and Data Register

## 6.7.1 Function Description

The SPI serial interface has the following features:

- · Full duplex, four-wire synchronous communication
- · Slave mode operation only
- · Fixed SCLK polarity and phase requirements
- Fixed 16-bit command word
- · SCLK operation up to 10.0 MHz

The Serial Peripheral Interface (SPI) is used to transmit and receive data synchronously with the MCU. Communication occurs over a full-duplex, four-wire SPI bus. The SB0410 device operates only as a slave device to the master, and requires four external pins; SI, SO, SCLK, and CSB. All words are 16 bits long and MSB is sent first.

The SPI simultaneously turns on the serial output SO and returns the MISO return bits. When receiving, valid data is latched on the rising edge of each SCLK pulse. The serial output data is available on the rising edge of SCLK, and transitions on the falling edge of SCLK. The number of clock cycles occurring on the pin SCLK while the CSB pin is asserted low must be 16. If the number of clock pulses is not 16 or a parity fault, the SPI MOSI data is ignored. The SB0410 takes even parity. On next data read SO message, "Fmsg" bit sets to 1, and other data bits sets to 0. The parity bit sets to 1. On the first SPI communication after reset, the read SO message sets to 10101010101010.

The fault registers are double buffered. The first buffer layer latches a fault at the time the fault is detected. This inner layer buffer clears when the fault condition is no longer present and the fault bit communicates to the MCU by a MISO response. The second layer buffer latches the output of the inner layer buffer whenever the CSB pin transitions from low to high. The output of the second layer buffer is transferred to the shift register after the corresponding MOSI command is received from the MCU.



Figure 13. SPI Timing Diagram

### **Table 20. SPI Timing Electrical Characteristics**

VPWR = 6.0 V to 36 V, VCC5 = 4.75 V to 5.25 V, DOSV = 3.13 V to 5.25 V,  $T_J$  = -40 °C to 125 °C, unless otherwise specified.

| Symbol                  | Characteristic                                                                    | Min. | Тур.                | Max. | Unit | Notes |
|-------------------------|-----------------------------------------------------------------------------------|------|---------------------|------|------|-------|
| SPI Interface Timi      | ing <sup>(19)</sup>                                                               |      |                     |      |      |       |
| f <sub>SPI</sub>        | Recommended Frequency of SPI Operation - t <sub>SPI</sub> = 1/f <sub>SPI</sub>    | _    | _                   | 10   | MHz  |       |
| t <sub>LEAD</sub>       | Falling Edge of CSB to the Rising Edge of SCLK (required setup time)              | 30   | t <sub>SPI</sub> /2 | 50   | ns   |       |
| t <sub>LAG</sub>        | Falling Edge of SCLK to the Rising Edge of CSB (required setup time)              | 30   | t <sub>SPI</sub> /2 | 50   | ns   |       |
| t <sub>XFER_DELAY</sub> | No Data Time Between SPI Commands                                                 | 300  | _                   | _    | ns   |       |
| t <sub>WH</sub>         | High Time of SCLK                                                                 | 45   | t <sub>SPI</sub> /2 | _    | ns   |       |
| t <sub>WL</sub>         | Low Time of SCLK                                                                  | 45   | t <sub>SPI</sub> /2 | _    | ns   |       |
| t <sub>SU1</sub>        | SI to Rising Edge of SCLK (required setup time)                                   | 15   | _                   | _    | ns   |       |
| t <sub>SO(EN)</sub>     | Time from Falling Edge of CSB to SO Low-impedance                                 | _    | _                   | 30   | ns   |       |
| t <sub>SO(DIS)</sub>    | Time from Rising Edge of CSB to SO High-impedance                                 | _    | _                   | 30   | ns   |       |
| t <sub>VALID</sub>      | Time from Falling Edge of SCLK to SO Data_valid - 0.2xDOSV ≤ 0.8xDOSV, CL = 50 pF | 0.0  | _                   | 30   | ns   |       |

#### Notes

19. The inputs of the SPI module (SCLK, CSB, SI) are driven between 0 V and DOSV voltage.

## 6.7.2 SPI Message Structure

Table 21. SPI Message Structure

| addr # |       |   |      |            |         | ıW         | ite        |                  |                      |                |                 | Read                                                                                                   |               |                   |                  |              |            |             |              |             |               |         |          |      |   |
|--------|-------|---|------|------------|---------|------------|------------|------------------|----------------------|----------------|-----------------|--------------------------------------------------------------------------------------------------------|---------------|-------------------|------------------|--------------|------------|-------------|--------------|-------------|---------------|---------|----------|------|---|
| DEC    | BIN   | 9 | 8    | 7          | 6       | 5          | 4          | 3                | 2                    | 1              | 0               | 13                                                                                                     | 12            | 11                | 10               | 9            | 8          | 7           | 6            | 5           | 4             | 3       | 2        | 1    | 0 |
| 0      | 00000 | 0 | 0    | 0          | 0       | 0          | 0          | 0                | OCM<br>_pd           | 0              | 0               |                                                                                                        | Ver           | sion              | l.               | dosv<br>_uv  | Vcc_<br>uv | Vint_<br>uv | RST_<br>cl k | RST<br>_ext | Х             | х       | х        | х    | х |
| 1      | 00001 |   | P ch | narac      | ı       |            | charac     | C                | Isd_s<br>in<br>k_dis | 1              | 0               | Manufacturing data P charac I charac Isd_s in k_dis                                                    |               |                   |                  | х            | х          |             |              |             |               |         |          |      |   |
| 2      | 00010 |   |      |            |         |            |            |                  | I                    |                |                 | I                                                                                                      | Rese          | erved             |                  |              |            |             |              |             |               |         | I        | I    | 4 |
| 3      | 00011 | 0 | 0    | 0          | 0       | FM_<br>amp | FM_<br>EN  | Stop<br>CL<br>K2 | 0                    | 0              | 0               | SB0410_CLK_CNT<7:0>                                                                                    |               |                   |                  | OTW          | PD_<br>ot  |             |              |             |               |         |          |      |   |
| 4      | 00100 | 0 | 0    | Iclam<br>p | didt    | FDC<br>L   | LLC<br><1> | LLC<br><0>       | CR_<br>fb            | CR_d<br>is12   | CR_<br>dis34    | PD_o                                                                                                   | CR_f          | CR_d<br>is <br>12 | CR_d<br>is<br>34 | VINT_A<9:0>  |            |             |              |             |               |         |          |      |   |
| 5      | 00101 | 0 | 0    | 0          | 0       | 0          | 0          | 0                | 0                    | LD2_<br>on     | LD_o            | lsd1_<br>cr er                                                                                         | lsd2_<br>crer | lsd3_<br>crer     | lsd4_<br>crer    |              |            |             |              |             |               |         |          |      |   |
| 6      | 00110 | 0 | 0    | 0          | 0       | 0          | 0          | LD2_<br>clr_flt  | LD_c<br>I r_flt      | PD_c<br>lr_flt | LSD_<br>clr_flt | ld_oc                                                                                                  | ld_op         | ld_ot             | vds_l<br>d       | vpre10<9:0>  |            |             |              |             |               |         |          |      |   |
| 7      | 00111 | 0 | 0    | 0          | 0       | 0          | 0          | 0                | 0                    | 0              | 0               | ld2_o<br>c                                                                                             | ld2_o<br>p    | ld2_o<br>t        | vds_l<br>d2      |              |            |             |              | vpre12      | ?<9:0>        |         |          |      |   |
| 8      | 01000 | 0 | 0    | 0          | 0       | 0          | 0          | 0                | 0                    | 0              | 0               | Х                                                                                                      | Х             | Х                 | Х                |              |            |             |              | Vgs_po      | <b>K</b> 9:0> |         |          |      |   |
| 9      | 01001 | 0 | 0    | 0          | 0       | LF.        | PWM_       | _14              | 0                    | 0              | 0               | Х                                                                                                      | Х             | Х                 | Х                |              |            |             |              | TEMP        | <9:0>         |         |          |      |   |
| 10     | 01010 |   | LSI  | O1 duty    | cycle ( | 8-bit) o   | r currer   | nt set po        | oint (10             | )-bit)         |                 | Isd1<br>_oc                                                                                            | lsd1_<br>op   | lsd1_<br>ot       | vds_L<br>SD1     |              | LS         | SD1 du      | ty cycle     | e (8bit)    | or cur        | ent rea | nd (10 l | oit) |   |
| 11     | 01011 |   | LSI  | D2 duty    | cycle ( | 8-bit) o   | r currer   | nt set po        | oint (10             | )-bit)         |                 | lsd2_<br>oc                                                                                            | lsd2_<br>op   | lsd2_<br>ot       | vds_L<br>SD2     |              | LS         | SD2 du      | ty cycle     | e (8bit)    | or cur        | ent rea | nd (10 l | oit) |   |
| 12     | 01100 |   | LSI  | 03 duty    | cycle ( | 8-bit) o   | r currer   | nt set po        | oint (10             | )-bit)         |                 | lsd3_<br>oc                                                                                            | lsd3_<br>op   | lsd3_<br>ot       | vds_L<br>SD3     |              | LS         | SD3 du      | ty cycle     | e (8bit)    | or cur        | ent rea | nd (10 l | oit) |   |
| 13     | 01101 |   | LSI  | 04 duty    | cycle ( | 8-bit) o   | r currer   | nt set po        | oint (10             | )-bit)         |                 | Isd4_ oc     Isd4_ op     Isd4_ ot     vds_L SD4       LSD4 duty cycle (8bit) or current read (10 bit) |               |                   |                  |              |            |             |              |             |               |         |          |      |   |
| 14     | 01110 | 0 | 0    | 0          | 0       | 0          | 0          | 0                | 0                    | 0              | 0               | Х                                                                                                      | Х             | Х                 | Х                | AD_RST1<9:0> |            |             |              |             |               |         |          |      |   |
| 15     | 01111 | 0 | 0    | 0          | 0       | 0          | 0          | 0                | 0                    | 0              | 0               | Х                                                                                                      | Х             | Х                 | X AD_RST2<9:0>   |              |            |             |              |             |               |         |          |      |   |
| 16     | 10000 | 0 | 0    | 0          | 0       | 0          | 0          | 0                | 0                    | 0              | 0               | X X X X AD_RST3<9:0>                                                                                   |               |                   |                  |              |            |             |              |             |               |         |          |      |   |

MSB(B15) of both write and read messages is parity bit, whereas only B14 of read message is Fmsg, which show previous write message fault. The 'X' bit is used for tests manufacturing.

## 6.7.3 SPI Message Description

## 6.7.3.1 Message #0

### Table 22. Write message

| B15 | B14    | B13 | B12 | B11 | B10 | B09 | B08 | B07 | B06 | B05 | B04 | В03   | B02 | B01 | B00 |
|-----|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------|-----|-----|-----|
| Р   | MSG_ID |     |     |     | 0   | 0   | 0   | 0   | 0   | 0   | 0   | OCM_p | 0   | 0   |     |

| Field  | Bits   | Description                                            |
|--------|--------|--------------------------------------------------------|
| Р      | 15     | Parity bit                                             |
| MSG_ID | 14: 10 | Message Identifier: 00000                              |
| OCM_pd | 02     | Over current Masking time of Pump pre-driver selection |

### Table 23. Read message

| B15 | B14  | B13 | B12  | B11   | B10 | B09         | B08    | B07     | B06         | B05         | B04 | B03 | B02 | B01 | B00 |
|-----|------|-----|------|-------|-----|-------------|--------|---------|-------------|-------------|-----|-----|-----|-----|-----|
| Р   | Fmsg |     | Vers | ion # |     | dosv_u<br>v | Vcc_uv | Vint_uv | RST_cl<br>k | RST_<br>ext | Х   | Х   | Х   | X   | Х   |

| Field     | Bits   |             | Description                                                        |
|-----------|--------|-------------|--------------------------------------------------------------------|
| Р         | 15     | Parity bit  |                                                                    |
| Fmsg      | 14     | Bit = 0     | Previous transfer was valid                                        |
| Tillisg   | 14     | Bit = 1     | Parity bit is not correct. Error detected during previous transfer |
| Version # | 13: 10 | Version num | ber is xxxx pass                                                   |
| dosv uv   | 09     | Bit = 0     | DOSV continues normal voltage                                      |
| uosv_uv   | 03     | Bit = 1     | DOSV was less than DOSV undervoltage threshold longer than tDVUV   |
| Vcc5 uv   | 08     | Bit = 0     | VCC5 continues normal voltage                                      |
| V 000 UV  | 06     | Bit = 1     | VCC5 was less than VCC5_uv longer tVCUV                            |
| Vint uv   | 07     | Bit = 0     | Vint_D and Vint_A continues normal voltage                         |
| VIIICUV   | 07     | Bit = 1     | Vint_D or Vint_A voltage was low                                   |
| RST clk   | 06     | Bit = 0     | SB0410 internal clock is okay                                      |
| TKO 1_OIK |        | Bit = 1     | SB0410 internal clock fault was detected.                          |
| RST_ext   | 05     | Bit = 0     | Normal                                                             |
| NO1_ext   | 05     | Bit = 1     | Reset from external (RSTB pin)                                     |

## 6.7.3.2 Message #1

## Table 24. Write message

| B15 | B14 | B13    | B12 | B11 | B10 | B09 | B08  | B07  | B06 | B05 | B04      | B03 | B02              | B01 | В00 |
|-----|-----|--------|-----|-----|-----|-----|------|------|-----|-----|----------|-----|------------------|-----|-----|
| Р   |     | MSG_ID |     |     |     |     | P ch | arac |     |     | I charac |     | lsd_sink<br>_dis | 1   | Х   |

| Field         | Bits   |             | Description                                                   |  |  |  |  |  |  |  |
|---------------|--------|-------------|---------------------------------------------------------------|--|--|--|--|--|--|--|
| Р             | 15     | Parity bit  |                                                               |  |  |  |  |  |  |  |
| MSG_ID        | 14: 10 | Message Ide | entifier: 00001                                               |  |  |  |  |  |  |  |
|               |        | BIT         | P character                                                   |  |  |  |  |  |  |  |
|               |        | 0111        | Factor of P-characteristic = 1.2188                           |  |  |  |  |  |  |  |
|               |        | 0110        | Factor of P-characteristic = 1.1875                           |  |  |  |  |  |  |  |
|               |        | 0101        | Factor of P-characteristic = 1.1562                           |  |  |  |  |  |  |  |
|               |        | 0100        | Factor of P-characteristic = 1.125                            |  |  |  |  |  |  |  |
|               |        | 0011        | Factor of P-characteristic = 1.0938                           |  |  |  |  |  |  |  |
|               |        | 0010        | Factor of P-characteristic = 1.0625                           |  |  |  |  |  |  |  |
|               |        | 0001        | Factor of P-characteristic = 1.0312                           |  |  |  |  |  |  |  |
| P charac      | 09: 06 | 1000        | Factor of P-characteristic = 1                                |  |  |  |  |  |  |  |
|               |        | 0000        | Factor of P-characteristic = 1                                |  |  |  |  |  |  |  |
|               |        | 1001        | Factor of P-characteristic = 0.9688                           |  |  |  |  |  |  |  |
|               |        | 1010        | Factor of P-characteristic = 0.9375                           |  |  |  |  |  |  |  |
|               |        | 1011        | Factor of P-characteristic = 0.9062                           |  |  |  |  |  |  |  |
|               |        | 1100        | Factor of P-characteristic = 0.875                            |  |  |  |  |  |  |  |
|               |        | 1101        | Factor of P-characteristic = 0.8438                           |  |  |  |  |  |  |  |
|               |        | 1110        | Factor of P-characteristic = 0.8125                           |  |  |  |  |  |  |  |
|               |        | 1111        | Factor of P-characteristic = 0.7812                           |  |  |  |  |  |  |  |
|               |        | 001         | Factor of I-characteristic = 0.25                             |  |  |  |  |  |  |  |
|               |        | 010         | Factor of I-characteristic = 0.1875                           |  |  |  |  |  |  |  |
|               |        | 011         | Factor of I-characteristic = 0.1562                           |  |  |  |  |  |  |  |
| l charac      | 05: 03 | 100         | Factor of I-characteristic = 0.3125 (Imax)                    |  |  |  |  |  |  |  |
| i ciiaiac     | 03.03  | 000         | Factor of I-characteristic = 0.125 (default)                  |  |  |  |  |  |  |  |
|               |        | 101         | Factor of I-characteristic = 0.0938                           |  |  |  |  |  |  |  |
|               |        | 110         | Factor of I-characteristic = 0.0625                           |  |  |  |  |  |  |  |
|               |        | 111         | Factor of I-characteristic = 0.0312                           |  |  |  |  |  |  |  |
| lsd_sink_dis  | 02     | Bit = 0     | LSD sink current for open detection is enabled (default mode) |  |  |  |  |  |  |  |
| isu_silik_uis | 02     | Bit = 1     | LSD sink current for open detection is disabled               |  |  |  |  |  |  |  |

### Table 25. Read message

| B15 | B14  | B13                | B12 | B11 | B10 | B09      | B08 | B07 | B06 | B05      | B04 | B03 | B02              | B01 | B00 |
|-----|------|--------------------|-----|-----|-----|----------|-----|-----|-----|----------|-----|-----|------------------|-----|-----|
| Р   | Fmsg | Manufacturing data |     |     |     | P charac |     |     |     | I charac |     |     | lsd_sink<br>_dis | Х   | Х   |

| Field              | Bits   |                                                    | Description                                                         |  |  |  |  |  |  |
|--------------------|--------|----------------------------------------------------|---------------------------------------------------------------------|--|--|--|--|--|--|
| Р                  | 15     | Parity bit                                         | Parity bit                                                          |  |  |  |  |  |  |
|                    |        | Bit = 0                                            | Previous transfer was valid.                                        |  |  |  |  |  |  |
| Fmsg               | 14     | Bit = 1                                            | Parity bit is not correct. Error detected during previous transfer. |  |  |  |  |  |  |
| Manufacturing data | 13: 10 | Could be used for traceability (same as version #) |                                                                     |  |  |  |  |  |  |
| P charac           | 09: 06 | Feedback of P charac                               |                                                                     |  |  |  |  |  |  |
| I charac           | 05: 03 | Feedback of I charac                               |                                                                     |  |  |  |  |  |  |
| lsd_sink_dis       | 02     | Feedback of lsd_sink_dis                           |                                                                     |  |  |  |  |  |  |

## 6.7.3.3 Message #2

Reserved

## 6.7.3.4 Message #3

### Table 26. Write message

| B | 15 | B14 | B13 | B12    | B11 | B10 | B09 | B08 | B07 | B06 | B05        | B04   | B03              | B02 | B01 | B00 |
|---|----|-----|-----|--------|-----|-----|-----|-----|-----|-----|------------|-------|------------------|-----|-----|-----|
| F | Þ  |     |     | MSG_ID |     |     | 0   | 0   | 0   | 0   | FM_am<br>p | FM_EN | Stop<br>CLK<br>2 | 0   | 0   | 0   |

| Field    | Bits  | Description |                                                                                         |  |  |  |  |  |  |  |
|----------|-------|-------------|-----------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Р        | 15    | Parity bit  | Parity bit                                                                              |  |  |  |  |  |  |  |
| MSG_ID   | 14:10 | Message Id  | Message Identifier: 00011                                                               |  |  |  |  |  |  |  |
| FM_amp   | 05    | Bit = 0     | Frequency modulation band 1                                                             |  |  |  |  |  |  |  |
| i w_amp  | 03    | Bit = 1     | Frequency modulation band 2                                                             |  |  |  |  |  |  |  |
|          |       | Bit = 0     | Frequency of Main/Aux oscillator clocks is fixed                                        |  |  |  |  |  |  |  |
| FM_EN    | 04    | Bit = 1     | Frequency of Main/Aux oscillator clocks is modulated by the frequency defined by FM_amp |  |  |  |  |  |  |  |
| StopCLK2 | 03    | Bit = 0     | SB0410 internal clock monitoring function is enabled                                    |  |  |  |  |  |  |  |
| StopOLNZ | 03    | Bit = 1     | SB0410 internal clock monitoring function is disabled                                   |  |  |  |  |  |  |  |

### Table 27. Read message

| B15 | B14  | B13 | B12                 | B11 | B10 | B09 | B08 | B07 | B06 | B05     | B04 | B03     | B02  | B01 | В00   |
|-----|------|-----|---------------------|-----|-----|-----|-----|-----|-----|---------|-----|---------|------|-----|-------|
| Р   | Fmsg |     | SB0410_CLK_CNT<7:0> |     |     |     |     |     |     | Vpwr ov | Х   | Vpwr uv | FGND | OTW | PD_ot |

| Field               | Bits   |               | Description                                                         |
|---------------------|--------|---------------|---------------------------------------------------------------------|
| Р                   | 15     | Parity bit    |                                                                     |
| Fmsg                | 14     | Bit = 0       | Parity bit is correct. Previous transfer was valid.                 |
| 1 11159             | 13g 14 |               | Parity bit is not correct. Error detected during previous transfer. |
| SB0410_CLK_CNT<7:0> | 13: 06 | Monitoring re | esult from SB0410 internal clock(?)                                 |
| Vpwr_ov             | 05     | Bit = 0       | Normal                                                              |
| νρwι_ον             | 03     | Bit = 1       | VPWR overvoltage                                                    |
| Vpwr uv             | 03     | Bit = 0       | Normal                                                              |
| vpwi_uv             | 03     | Bit = 1       | VPWR undervoltage                                                   |
| FGND                | 02     | Bit = 0       | Normal                                                              |
| FGND                | 02     | Bit = 1       | GND _D loss detection                                               |
| OTW                 | 01     | Bit = 0       | Normal                                                              |
| OTW                 | U I    | Bit = 1       | Overtemperature warning                                             |
| PD. et              | 00     | Bit = 0       | Normal                                                              |
| PD_ot               | 00     | Bit = 1       | Overtemperature warning on the motor pump pre-driver                |

### 6.7.3.5 Message #4

### Table 28. Write message

| B15 | B14 | B13 | B12    | B11 | B10 | B09 | B08 | B07    | B06  | B05  | B04        | B03        | B02   | B01          | B00          |
|-----|-----|-----|--------|-----|-----|-----|-----|--------|------|------|------------|------------|-------|--------------|--------------|
| Р   |     |     | MSG_ID |     |     | 0   | 0   | Iclamp | didt | FDCL | LLC<br><1> | LLC<br><0> | CR_fb | CR_dis<br>12 | CR_dis<br>34 |

| Field  | Bits   | Description                                                                                                                                                                                          |
|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Р      | 15     | Parity bit                                                                                                                                                                                           |
| MSG_ID | 14: 10 | Message Identifier: 00100                                                                                                                                                                            |
| Iclamp | 07     | Bit = 0<br>Integrator limit is 0x03FF                                                                                                                                                                |
| Юатр   | U1     | Bit = 1<br>Integrator limit is 0x07FF                                                                                                                                                                |
| didt   | 06     | Bit = 0 Rise / Fall time of LSD is long (tr/tf_CR1)                                                                                                                                                  |
| didt   | 00     | Bit = 1 Rise / Fall time of LSD is short (tr/tf_CR2)                                                                                                                                                 |
|        |        | Bit = 0 The first duty cycle is controlled by current                                                                                                                                                |
| FDCL   | 05     | Bit = 1 First duty cycle from off state to a target value is limited to a fixed duty cycle. (Fixed value is the duty cycle which a target current is transformed in duty cycle, lowest value is 10%) |

|           |             | Bit = 00     | Minimum duty cycle (DC) is 10%<br>The measurement is done at Ton/2                                                                  |                                                                                                                            |  |  |
|-----------|-------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|
|           |             | Bit = 01     | Minimum duty cycle (DC) is 3.12%<br>For DC > 10%, the measurement is<br>For 3.12% < DC < 10%, the measur<br>between Ton/2 and 3.12% | done at Ton/2. rement is done at the maximum value                                                                         |  |  |
| LLC       | LLC 04:03   | Bit = 10     | and the measurement is done at the 3.12% For 1.56% < DC < 3.12%, 3.12% of                                                           | done at Ton/2.  n current approach up to 3.12% of DC e maximum value between Ton/2 and                                     |  |  |
|           |             | Bit = 11     | and the measurement is done at the and 3.12%                                                                                        | done at Ton/2.  n current approach up to 3.12% of DC maximum value between Ton/2 of DC ent forces 3.12% and skipping every |  |  |
| OD #      | 00          | Bit = 0      | LSDx Feedback = SPI written value                                                                                                   |                                                                                                                            |  |  |
| CR_fb     | 02          | Bit = 1      | LSDx Feedback = output                                                                                                              |                                                                                                                            |  |  |
|           |             |              | CR_fb = 0                                                                                                                           | CR_fb = 1                                                                                                                  |  |  |
| CR_dis12  | R dis12 01  |              | LSD1,2 Current regulation                                                                                                           | LSD1,2 Current regulation                                                                                                  |  |  |
| 01\_0312  |             | CR_dis12 = 1 | LSD1,2 PWM                                                                                                                          | LSD1,2 PWM                                                                                                                 |  |  |
| CR dis34  | 00          | CR_dis34 = 0 | LSD3,4 Current regulation                                                                                                           | LSD3,4 Current regulation                                                                                                  |  |  |
| O1\_ui30+ | CR_dis34 00 |              | LSD3,4 PWM LSD3,4 PWM                                                                                                               |                                                                                                                            |  |  |

### Table 29. Read message

| B15 | B14  | B13   | B12   | B11          | B10          | B09 | B08 | B07 | B06 | B05   | B04    | B03 | B02 | B01 | B00 |
|-----|------|-------|-------|--------------|--------------|-----|-----|-----|-----|-------|--------|-----|-----|-----|-----|
| Р   | Fmsg | PD_oc | CR_fb | CR_dis<br>12 | CR_dis<br>34 |     |     |     |     | VINT_ | A<9:0> |     |     |     |     |

| Field       | Bits  |              | Description                                                         |  |  |  |  |
|-------------|-------|--------------|---------------------------------------------------------------------|--|--|--|--|
| Р           | 15    | Parity bit   |                                                                     |  |  |  |  |
| Fmsg        | 14    | Bit = 0      | Parity bit is correct. Previous transfer was valid.                 |  |  |  |  |
| i ilisg     | 14    | Bit = 1      | Parity bit is not correct. Error detected during previous transfer. |  |  |  |  |
| DD oo       | 13    | Bit = 0      | Normal                                                              |  |  |  |  |
| PD_oc       | 13    | Bit = 1      | Over current detected on the motor pump pre-driver                  |  |  |  |  |
| CR_fb       | 12    | Feedback of  | CR_fb                                                               |  |  |  |  |
| CR_dis12    | 11    | Feedback of  | CR_dis12                                                            |  |  |  |  |
| CR_dis34    | 10    | Feedback of  | Feedback of CR_dis34                                                |  |  |  |  |
| VINT_A<9:0> | 09:00 | 10-bit ADC o | 10-bit ADC of Analog internal supply                                |  |  |  |  |

### 6.7.3.6 Message #5

### Table 30. Write message

| B15 | B14 | B13    | B12 | B11 | B10 | B09 | B08 | B07 | B06 | B05 | B04 | B03 | B02 | B01    | В00   |
|-----|-----|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------|-------|
| Р   |     | MSG_ID |     |     |     | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | LD2_on | LD_on |

| Field   | Bits      |                | Description               |  |  |  |  |  |
|---------|-----------|----------------|---------------------------|--|--|--|--|--|
| Р       | 15        | Parity bit     | Parity bit                |  |  |  |  |  |
| MSG_ID  | 14: 10    | Message Identi | Message Identifier: 00101 |  |  |  |  |  |
| LD2_on  | 01        | Bits = 0       | Low-side is off           |  |  |  |  |  |
| LD2_011 | 01        | Bits = 1       | Low-side turn on          |  |  |  |  |  |
| LD_on   | 00        | Bits = 0       | Low-side is off           |  |  |  |  |  |
| EB_011  | EB_011 00 |                | Low-side turn on          |  |  |  |  |  |

### Table 31. Read message

| B15 | B14  | B13           | B12           | B11           | B10           | B09 | B08 | B07 | B06 | B05    | B04    | В03 | B02 | B01 | B00 |
|-----|------|---------------|---------------|---------------|---------------|-----|-----|-----|-----|--------|--------|-----|-----|-----|-----|
| Р   | Fmsg | lsd1_<br>crer | lsd2_<br>crer | lsd3_<br>crer | lsd4_<br>crer |     |     |     |     | VINT_I | D<9:0> |     |     |     |     |

| Field       | Bits  |                            | Description                                                         |  |  |  |
|-------------|-------|----------------------------|---------------------------------------------------------------------|--|--|--|
| Р           | 15    | Parity bit                 |                                                                     |  |  |  |
| Fmsg        | 14    | Bit = 0                    | Parity bit is correct. Previous transfer was valid.                 |  |  |  |
| Tillsg      | 14    | Bit = 1                    | Parity bit is not correct. Error detected during previous transfer. |  |  |  |
| lad1 erer   | 13    | Bit = 0                    | Normal                                                              |  |  |  |
| lsd1_crer   | 13    | Bit = 1                    | Current regulation error detection of LSD1                          |  |  |  |
| lsd2_crer   | 12    | Bit = 0                    | Normal                                                              |  |  |  |
| ISUZ_CIEI   | 12    | Bit = 1                    | Current regulation error detection of LSD2                          |  |  |  |
| lsd3_crer   | 11    | Bit = 0                    | Normal                                                              |  |  |  |
| ISU3_CIEI   | 11    | Bit = 1                    | Current regulation error detection of LSD3                          |  |  |  |
| lsd4_crer   | 10    | Bit = 0                    | Normal                                                              |  |  |  |
| 1504_0161   | 10    | Bit = 1                    | Current regulation error detection of LSD4                          |  |  |  |
| VINT_D<9:0> | 09:00 | 10-bit ADC internal supply |                                                                     |  |  |  |

# 6.7.3.7 Message #6

### Table 32. Write message

| B15 | B14 | B13    | B12 | B11 | B10 | B09 | B08 | B07 | B06 | B05 | B04 | B03            | B02            | B01             | B00 |
|-----|-----|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|----------------|----------------|-----------------|-----|
| Р   |     | MSG_ID |     |     | 0   | 0   | 0   | 0   | 0   | 0   | 0   | LD_<br>clr_flt | PD_<br>clr_flt | LSD_<br>clr_flt |     |

| Field               | Bits           |                   | Description                                          |
|---------------------|----------------|-------------------|------------------------------------------------------|
| Р                   | 15             | Parity bit        |                                                      |
| MSG_ID              | 14: 10         | Message Identifie | r: 00110                                             |
| LD2_clr_flt         | 03             | Bit = 0           | LD_oc and LD_ot are conserved (default mode)         |
| LDZ_CII_III         | 03             | Bit = 1           | Clear LD_oc and LD_ot                                |
| LD clr flt          | 02             | Bit = 0           | LD_oc and LD_ot are conserved (default mode)         |
| LD_CII_III          | 02             | Bit = 1           | Clear LD_oc and LD_ot                                |
| PD clr flt          | 01             | Bit = 0           | PD_oc is conserved (default mode)                    |
| 1 <u>D_</u> GII_III | 01             | Bit = 1           | Clear PD_oc                                          |
| LSD clr flt         | 00             | Bit = 0           | All LSDx_oc and LSDx_ot are conserved (default mode) |
| LOD_cli_lit         | ESD_CII_III 00 |                   | Clear All LSDx_oc and LSDx_ot                        |

### Table 33. Read message

| B15 | B14  | B13   | B12   | B11   | B10    | B09 | B08 | B07 | В06 | B05    | B04    | B03 | B02 | B01 | B00 |
|-----|------|-------|-------|-------|--------|-----|-----|-----|-----|--------|--------|-----|-----|-----|-----|
| Р   | Fmsg | ld_oc | ld_op | ld_ot | vds_ld |     |     |     |     | vpre10 | )<9:0> |     |     |     |     |

| Field       | Bits  |              | Description                                                         |
|-------------|-------|--------------|---------------------------------------------------------------------|
| Р           | 15    | Parity bit   |                                                                     |
| Fmsg        | 14    | Bit = 0      | Parity bit is correct. Previous transfer was valid.                 |
| Tillsg      | 14    | Bit = 1      | Parity bit is not correct. Error detected during previous transfer. |
| ld_oc       | 13    | Bit = 0      | Normal                                                              |
| Id_00       | 13    | Bit = 1      | Overcurrent shut down of low-side                                   |
| ld_op       | 12    | Bit = 0      | Normal                                                              |
| іа_ор       | 12    | Bit = 1      | Open load detection of low-side                                     |
| ld_ot       | 11    | Bit = 0      | Normal                                                              |
| 14_01       |       | Bit = 1      | Overtemperature shut down of low-side                               |
| vds_ld      | 10    | Bit = 0      | Normal                                                              |
| vu5_lu      | 10    | Bit = 1      | Vds detection of low-side (information only)                        |
| vpre10<9:0> | 09:00 | 10-bit ADC o | f vpre10                                                            |

### 6.7.3.8 Message #7

### Table 34. Write message

| B15 | B14    | B13 | B12 | B11 | B10 | B09 | B08 | B07 | B06 | B05 | B04 | B03 | B02 | B01 | B00 |
|-----|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Р   | MSG_ID |     |     |     | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |     |

| Field  | Bits   | Description               |
|--------|--------|---------------------------|
| Р      | 15     | Parity bit                |
| MSG_ID | 14: 10 | Message Identifier: 00111 |

### Table 35. Read message

| B15 | B14  | B13    | B12    | B11    | B10     | B09 | B08 | B07 | B06 | B05    | B04    | B03 | B02 | B01 | B00 |
|-----|------|--------|--------|--------|---------|-----|-----|-----|-----|--------|--------|-----|-----|-----|-----|
| Р   | Fmsg | ld2_oc | ld2_op | ld2_ot | vds_ld2 |     |     |     |     | vpre12 | 2<9:0> |     |     |     |     |

| Field       | Bits  |              | Description                                                         |
|-------------|-------|--------------|---------------------------------------------------------------------|
| Р           | 15    | Parity bit   |                                                                     |
| Fmsg        | 14    | Bit = 0      | Parity bit is correct. Previous transfer was valid.                 |
| i ilisg     | 14    | Bit = 1      | Parity bit is not correct. Error detected during previous transfer. |
| ld2_oc      | 13    | Bit = 0      | Normal                                                              |
| 102_00      | 13    | Bit = 1      | Overcurrent shut down of low-side                                   |
| ld2_op      | 12    | Bit = 0      | Normal                                                              |
| Ια2_ορ      | 12    | Bit = 1      | Open load detection of low-side                                     |
| ld2_ot      | 11    | Bit = 0      | Normal                                                              |
| 102_01      | ''    | Bit = 1      | Overtemperature shut down of low-side                               |
| vds_ld      | 10    | Bit = 0      | Normal                                                              |
| Vu5_lu      | 10    | Bit = 1      | Vds detection of low-side (information only)                        |
| vpre12<9:0> | 09:00 | 10-bit ADC c | f vpre12                                                            |

# 6.7.3.9 Message #8

### Table 36. Write message

| B15 | B14    | B13 | B12 | B11 | B10 | B09 | B08 | B07 | B06 | B05 | B04 | B03 | B02 | B01 | B00 |
|-----|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Р   | MSG_ID |     |     |     | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |     |

| Field  | Bits   | Description               |
|--------|--------|---------------------------|
| Р      | 15     | Parity bit                |
| MSG_ID | 14: 10 | Message Identifier: 01000 |

### Table 37. Read message

| B15 | B14  | B13 | B12 | B11 | B10 | B09 | B08 | B07 | B06 | B05   | B04    | B03 | B02 | B01 | B00 |
|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-------|--------|-----|-----|-----|-----|
| Р   | Fmsg | X   | X   | X   | X   |     |     |     |     | vgs_p | d<9:0> |     |     |     |     |

| Field       | Bits  |                      | Description                                                         |  |  |  |
|-------------|-------|----------------------|---------------------------------------------------------------------|--|--|--|
| Р           | 15    | Parity bit           |                                                                     |  |  |  |
| Fmsg        | 14    | Bit = 0              | Parity bit is correct. Previous transfer was valid.                 |  |  |  |
| Tilling     | 14    | Bit = 1              | Parity bit is not correct. Error detected during previous transfer. |  |  |  |
| vgs_pd<9:0> | 09:00 | 10-bit ADC of vgs_pd |                                                                     |  |  |  |

### 6.7.3.10 Message #9

### Table 38. Write message

| B15 | B14    | B13 | B12 | B11 | B10 | B09 | B08 | B07 | B06 | B05    | B04 | B03 | B02 | B01 | В00 |
|-----|--------|-----|-----|-----|-----|-----|-----|-----|-----|--------|-----|-----|-----|-----|-----|
| Р   | MSG_ID |     |     |     | 0   | 0   | 0   | 0   | LI  | F_PWM_ | 14  | 0   | 0   | 0   |     |

| Field     | Bits   |              | Description                               |
|-----------|--------|--------------|-------------------------------------------|
| Р         | 15     | Parity bit   |                                           |
| MSG_ID    | 14: 10 | Message Iden | tifier: 01001                             |
|           |        | Bit = 000    | Output PWM frequency of LSD(1~4)= 3.9 kHz |
|           |        | Bit = 001    | Output PWM frequency of LSD(1~4)= 4.5 kHz |
|           |        | Bit = 010    | Output PWM frequency of LSD(1~4)= 5.0 kHz |
| LE DWM 14 | 05:03  | Bit = 011    | Output PWM frequency of LSD(1~4)= 4.2 kHz |
| LF_PWM_14 | 05.03  | Bit = 100    | Output PWM frequency of LSD(1~4)= 3.6 kHz |
|           |        | Bit = 101    | Output PWM frequency of LSD(1~4)= 3.4 kHz |
|           |        | Bit = 110    | Output PWM frequency of LSD(1~4)= 3.2 kHz |
|           |        | Bit = 111    | Output PWM frequency of LSD(1~4)= 3.0 kHz |

### Table 39. Read message

| B15 | B14  | B13 | B12 | B11 | B10 | B09 | B08 | B07 | B06 | B05  | B04  | В03 | B02 | B01 | B00 |
|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|------|------|-----|-----|-----|-----|
| Р   | Fmsg | Х   | х   | Х   | X   |     |     |     |     | TEMP | 9:0> |     |     |     |     |

| Field     | Bits  |              | Description                                                         |
|-----------|-------|--------------|---------------------------------------------------------------------|
| Р         | 15    | Parity bit   |                                                                     |
| Fmsq      | 14    | Bit = 0      | Parity bit is correct. Previous transfer was valid.                 |
| i mag     | 17    | Bit = 1      | Parity bit is not correct. Error detected during previous transfer. |
| TEMP<9:0> | 09:00 | 10-bit ADC o | f average die temperature                                           |

# 6.7.3.11 Message #10

### Table 40. Write message

| B15 | B14 | B13 | B12  | B11 | B10 | B09 | B08 | B07  | B06        | B05         | B04         | В03         | B02     | B01 | B00 |
|-----|-----|-----|------|-----|-----|-----|-----|------|------------|-------------|-------------|-------------|---------|-----|-----|
| Р   |     | MSC | G_ID |     |     |     |     | LSD1 | duty cycle | e (8-bit) o | r current s | set point ( | 10-bit) |     |     |

| Field                      | Bits   |                       | Description                                                                                       |                                                                                         |
|----------------------------|--------|-----------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| Р                          | 15     | Parity bit            |                                                                                                   |                                                                                         |
| MSG_ID                     | 14: 10 | Message Identifier: 0 | 1010                                                                                              |                                                                                         |
|                            |        |                       | CR_fb=0                                                                                           | CR_fb=1                                                                                 |
| LSD1 duty cycle (8-bit) or | 09:00  | CR_dis12= 0           | LSD1, 2 current regulation<br>Write current target<br>(10 bits, 0 to 2.25 A)                      | LSD1,2 current regulation<br>Write current target<br>(10 bits, 0 to 2.25 A)             |
| current set point(10-bit)  |        | CR_dis12= 1           | USD1, 2 PWM<br>Write programmed duty cycle<br>(8 bits at 0%, 100% and 10% to 90%)<br>USD1[1:0]=XX | USD1,2 PWM Write programmed duty cycle (8 bits at 0%, 100% and 10% to 90%) LSD1[1:0]=XX |

### Table 41. Read message

| B15 | B14  | B13      | B12     | B11     | B10          | B09 | B08 | B07 | B06       | B05         | B04       | В03         | B02    | B01 | B00 |
|-----|------|----------|---------|---------|--------------|-----|-----|-----|-----------|-------------|-----------|-------------|--------|-----|-----|
| Р   | Fmsg | lsd1_ oc | lsd1_op | lsd1_ot | vds_<br>LSD1 |     |     | LSD | 1 duty cy | cle (8-bit) | or curren | nt read (10 | )-bit) |     |     |

| Field                      | Bits  |             | Description                                                                                                         |                                                                                                         |
|----------------------------|-------|-------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| Р                          | 15    | Parity bit  |                                                                                                                     |                                                                                                         |
| Emog                       | 14    | Bit = 0     | Parity bit is correct. Previous transfer wa                                                                         | s valid.                                                                                                |
| Fmsg                       | 14    | Bit = 1     | Parity bit is not correct. Error detected de                                                                        | uring previous transfer.                                                                                |
| lad1 oo                    | 13    | Bit = 0     | Normal                                                                                                              |                                                                                                         |
| lsd1_ oc                   | 13    | Bit = 1     | Overcurrent shutdown of LSD1                                                                                        |                                                                                                         |
| lad1 an                    | 12    | Bit = 0     | Normal                                                                                                              |                                                                                                         |
| lsd1_op                    | 12    | Bit = 1     | Open Load detection of LSD1                                                                                         |                                                                                                         |
| lad1 at                    | 11    | Bit = 0     | Normal                                                                                                              |                                                                                                         |
| lsd1_ot                    | ''    | Bit = 1     | Overtemperature shutdown of LSD1                                                                                    |                                                                                                         |
| vds LSD1                   | 10    | Bit = 0     | Normal                                                                                                              |                                                                                                         |
| Vus_L3D1                   | 10    | Bit = 1     | V <sub>DS</sub> detection of LSD1 (information only                                                                 | )                                                                                                       |
|                            |       |             | CR_fb=0                                                                                                             | CR_fb=1                                                                                                 |
| LSD1 duty cycle (8-bit) or | 09:00 | CR_dis12= 0 | LSD1,2 current regulation<br>Read current target<br>(to check SPI write)<br>(10 bits, 0 to 2.25 A)                  | LSD1,2 current regulation<br>Output duty cycle value for gate driver<br>(8 bits, for the range to 100%) |
| current read (10-bit)      |       | CR_dis12= 1 | LSD1,2 PWM Read programmed PWM duty cycle (to check SPI write) (8 bits at 0%, 100% and 10% to 90%) LSD(1~2)[1:0]=00 | LSD1,2 PWM Read hardware ADC current value (10 bits for the range to 4.5A)                              |

# 6.7.3.12 Message #11

### Table 42. Write message

| B15 | B14 | B13 | B12    | B11 | B10 | B09 | B08 | B07  | B06       | B05         | B04       | B03         | B02     | B01 | B00 |
|-----|-----|-----|--------|-----|-----|-----|-----|------|-----------|-------------|-----------|-------------|---------|-----|-----|
| Р   |     |     | MSG_ID |     |     |     |     | LSD2 | duty cycl | e (8bit) or | current s | et point (1 | IO-bit) |     |     |

| Field                      | Bits   |                       | Description                                                                                      |                                                                                         |
|----------------------------|--------|-----------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| Р                          | 15     | Parity bit            |                                                                                                  |                                                                                         |
| MSG_ID                     | 14: 10 | Message Identifier: 0 | 1011                                                                                             |                                                                                         |
|                            |        |                       | CR_fb=0                                                                                          | CR_fb=1                                                                                 |
| LSD2 duty cycle (8-bit) or | 09:00  | CR_dis12= 0           | LSD1,2 current regulation<br>Write current target<br>(10 bits, 0 to 2.25 A)                      | LSD1,2 current regulation<br>Write current target<br>(10 bits, 0 to 2.25 A)             |
| current set point(10-bit)  |        | CR_dis12= 1           | LSD1,2 PWM<br>Write programmed duty cycle<br>(8 bits at 0%, 100% and 10% to 90%)<br>LSD2[1:0]=XX | LSD1,2 PWM Write programmed duty cycle (8 bits at 0%, 100% and 10% to 90%) LSD2[1:0]=XX |

### Table 43. Read message

| B15 | B14  | B13      | B12     | B11     | B10          | B09 | B08 | B07 | B06       | B05         | B04       | B03        | B02   | B01 | B00 |
|-----|------|----------|---------|---------|--------------|-----|-----|-----|-----------|-------------|-----------|------------|-------|-----|-----|
| Р   | Fmsg | lsd2_ oc | lsd2_op | lsd2_ot | vds_LS<br>D2 |     |     | LSD | 2 duty cy | cle (8-bit) | or curren | t read (10 | -bit) |     |     |

| Field                      | Bits  |             | Description                                                                                                         |                                                                                                   |
|----------------------------|-------|-------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| Р                          | 15    | Parity bit  |                                                                                                                     |                                                                                                   |
| Fmsg                       | 14    | Bit = 0     | Parity bit is correct. Previous transfer was                                                                        | valid.                                                                                            |
| Tillsy                     | 14    | Bit = 1     | Parity bit is not correct. Error detected du                                                                        | ring previous transfer.                                                                           |
| lsd2_ oc                   | 13    | Bit = 0     | Normal                                                                                                              |                                                                                                   |
| 1802_00                    | 13    | Bit = 1     | Overcurrent shutdown of LSD2                                                                                        |                                                                                                   |
| lsd2_op                    | 12    | Bit = 0     | Normal                                                                                                              |                                                                                                   |
| 19α2_ορ                    | 12    | Bit = 1     | OpenLoad detection of LSD2                                                                                          |                                                                                                   |
| lsd2_ot                    | 11    | Bit = 0     | Normal                                                                                                              |                                                                                                   |
| 1802_01                    | 11    | Bit = 1     | Overtemperature shutdown of LSD2                                                                                    |                                                                                                   |
| vds LSD2                   | 10    | Bit = 0     | Normal                                                                                                              |                                                                                                   |
| VGS_L3D2                   | 10    | Bit = 1     | V <sub>DS</sub> detection of LSD2 (information only)                                                                |                                                                                                   |
|                            |       |             | CR_fb = 0                                                                                                           | CR_fb=1                                                                                           |
| LSD2 duty cycle (8-bit) or | 09:00 | CR_dis12= 0 | LSD1,2 current regulation<br>Read current target<br>(to check SPI write)<br>(10 bits, 0 to 2.25 A)                  | LSD1,2 current regulation Output duty cycle value for gate driver (8 bits, for the range to 100%) |
| current read (10-bit)      |       | CR_dis12= 1 | LSD1,2 PWM Read programmed PWM duty cycle (to check SPI write) (8 bits at 0%, 100% and 10% to 90%) LSD(1~2)[1:0]=00 | LSD1,2 PWM Read hardware ADC current value (10 bits for the range to 4.5 A)                       |

# 6.7.3.13 Message #12

### Table 44. Write message

| B15 | B14 | B13 | B12    | B11 | B10 | B09 | B08 | B07  | B06        | B05         | B04         | B03         | B02     | B01 | B00 |
|-----|-----|-----|--------|-----|-----|-----|-----|------|------------|-------------|-------------|-------------|---------|-----|-----|
| Р   |     |     | MSG_ID |     |     |     |     | LSD3 | duty cycle | e (8-bit) o | r current s | set point ( | 10-bit) |     |     |

| Field                      | Bits   |                       | Descripti                                                                               | on                                                                                      |  |  |  |  |  |
|----------------------------|--------|-----------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|--|--|--|--|
| Р                          | 15     | Parity bit            |                                                                                         |                                                                                         |  |  |  |  |  |
| MSG_ID                     | 14: 10 | Message Identifier: 0 | lessage Identifier: 01100                                                               |                                                                                         |  |  |  |  |  |
|                            |        |                       | CR_fb=0                                                                                 | CR_fb=1                                                                                 |  |  |  |  |  |
| LSD3 duty cycle (8-bit) or | 00.00  | CR_dis34= 0           | LSD3,4 current regulation<br>Write current target<br>(10 bits, 0 to 2.25 A)             | LSD3,4 current regulation<br>Write current target<br>(10 bits, 0 to 2.25 A)             |  |  |  |  |  |
| current set point(10-bit)  |        |                       | LSD3,4 PWM Write programmed duty cycle (8 bits at 0%, 100% and 10% to 90%) LSD3[1:0]=XX | LSD3,4 PWM Write programmed duty cycle (8 bits at 0%, 100% and 10% to 90%) LSD3[1:0]=XX |  |  |  |  |  |

### Table 45. Read message

| B15 | B14  | B13     | B12         | B11     | B10          | B09 | B08 | B07 | B06       | B05         | B04       | B03        | B02   | B01 | B00 |
|-----|------|---------|-------------|---------|--------------|-----|-----|-----|-----------|-------------|-----------|------------|-------|-----|-----|
| Р   | Fmsg | lsd3_oc | lsd3_<br>op | lsd3_ot | vds_<br>LSD3 |     |     | LSD | 3 duty cy | cle (8-bit) | or curren | t read (10 | -bit) |     |     |

### 6.7.3.14 Message #13

### Table 46. Write message

| B15 | B14    | B13 | B12 | B11 | B10 | B09 | B08 | B07  | В06        | B05         | B04       | B03         | B02     | B01 | B00 |
|-----|--------|-----|-----|-----|-----|-----|-----|------|------------|-------------|-----------|-------------|---------|-----|-----|
| Р   | MSG_ID |     |     |     |     |     |     | LSD4 | duty cycle | e (8-bit) o | current s | set point ( | 10-bit) |     |     |

| Field                      | Bits   |                 | Description                                                                             | on                                                                                  |
|----------------------------|--------|-----------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| Р                          | 15     | Parity bit      |                                                                                         |                                                                                     |
| MSG_ID                     | 14: 10 | Message Identif | er: 01101                                                                               |                                                                                     |
|                            |        |                 | CR_fb=0                                                                                 | CR_fb=1                                                                             |
| LSD4 duty cycle (8-bit) or | 09:00  | CR_dis34= 0     | LSD3, 4 current regulation<br>Write current target<br>(10 bits for the range to 2.25 A) | LSD3, 4 current regulation Write current target (10 bits for the range to 2.25 A)   |
| current set point (10-bit) |        | CR_dis34= 1     | LSD3,4 PWM Write programmed duty cycle (8 bits for the range to 100%) LSD4[1:0]=XX      | LSD3, 4 PWM Write programmed duty cycle (8 bits for the range to 100%) LSD4[1:0]=XX |

### Read message

| B15 | B14  | B13     | B12     | B11     | B10          | B09 | B08 | B07 | B06        | B05         | B04       | B03        | B02   | B01 | B00 |
|-----|------|---------|---------|---------|--------------|-----|-----|-----|------------|-------------|-----------|------------|-------|-----|-----|
| Р   | Fmsg | lsd4_oc | lsd4_op | lsd4_ot | vds_LS<br>D4 |     |     | LSE | 04 duty cy | cle (8-bit) | or curren | t read (10 | -bit) |     |     |

| Field                      | Bits  |             | Description                                                                                                         |                                                                                                   |
|----------------------------|-------|-------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| Р                          | 15    | Parity bit  |                                                                                                                     |                                                                                                   |
| Гтоп                       | 14    | Bit = 0     | Parity bit is correct. Previous transfer was                                                                        | valid.                                                                                            |
| Fmsg                       | 14    | Bit = 1     | Parity bit is not correct. Error detected dur                                                                       | ring previous transfer.                                                                           |
| lad4 aa                    | 13    | Bit = 0     | Normal                                                                                                              |                                                                                                   |
| lsd4_ oc                   | 13    | Bit = 1     | Overcurrent shutdown of LSD4                                                                                        |                                                                                                   |
| ladd an                    | 40    | Bit = 0     | Normal                                                                                                              |                                                                                                   |
| lsd4_op                    | 12    | Bit = 1     | OpenLoad detection of LSD4                                                                                          |                                                                                                   |
| 1-14 -4                    | 44    | Bit = 0     | Normal                                                                                                              |                                                                                                   |
| lsd4_ot                    | 11    | Bit = 1     | Overtemperature shutdown of LSD4                                                                                    |                                                                                                   |
| uda LCD4                   | 40    | Bit = 0     | Normal                                                                                                              |                                                                                                   |
| vds_LSD4                   | 10    | Bit = 1     | V <sub>DS</sub> detection of LSD4 (information only)                                                                |                                                                                                   |
|                            |       |             | CR_fb=0                                                                                                             | CR_fb=1                                                                                           |
| LSD4 duty cycle (8-bit) or | 09:00 | CR_dis34= 0 | LSD3,4 current regulation Read current target (to check SPI write) (10 bits, 0 to 2.25 A)                           | LSD3,4 current regulation Output duty cycle value for gate driver (8 bits, for the range to 100%) |
| current read (10-bit)      |       | CR_dis34= 1 | LSD3,4 PWM Read programmed PWM duty cycle (to check SPI write) (8 bits at 0%, 100% and 10% to 90%) LSD(3~4)[1:0]=00 | LSD3,4 PWM<br>Read hardware ADC current value<br>(10 bits for the range to 4.5 A)                 |

# 6.7.3.15 Message #14

### Table 47. Write message

| B15 | B14    | B13 | B12 | B11 | B10 | B09 | B08 | B07 | B06 | B05 | B04 | B03 | B02 | B01 | В00 |
|-----|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Р   | MSG_ID |     |     |     | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |     |

| Field  | Bits   | Description               |
|--------|--------|---------------------------|
| Р      | 15     | Parity bit                |
| MSG_ID | 14: 10 | Message Identifier: 01110 |

### Read message

| B15 | B14  | B13 | B12 | B11 | B10 | В09 | B08 | B07 | В06 | B05   | B04     | B03 | B02 | B01 | B00 |
|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-------|---------|-----|-----|-----|-----|
| Р   | Fmsg | х   | х   | х   | х   |     |     |     |     | AD_RS | T1<9:0> |     |     |     |     |

| Field        | Bits  |                        | Description                                                         |
|--------------|-------|------------------------|---------------------------------------------------------------------|
| Р            | 15    | Parity bit             |                                                                     |
| Fmsg         | 14    | Bit = 0                | Parity bit is correct. Previous transfer was valid.                 |
| Tilling      | 14    | Bit = 1                | Parity bit is not correct. Error detected during previous transfer. |
| AD_RST1<9:0> | 09:00 | 10-bit ADC of<br>ADIN1 | AD_RST1<9:0>                                                        |

# 6.7.3.16 Message #15

### Table 48. Write message

| B15 | B14    | B13 | B12 | B11 | B10 | B09 | B08 | B07 | B06 | B05 | B04 | B03 | B02 | B01 | B00 |
|-----|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Р   | MSG_ID |     |     |     | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |     |

| Field  | Bits   | Description               |
|--------|--------|---------------------------|
| Р      | 15     | Parity bit                |
| MSG_ID | 14: 10 | Message Identifier: 01111 |

### Read message

| B15 | B14  | B13 | B12 | B11 | B10 | B09 | B08 | B07 | B06 | B05   | B04     | В03 | B02 | B01 | B00 |
|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-------|---------|-----|-----|-----|-----|
| Р   | Fmsg | x   | x   | x   | x   |     |     |     |     | AD_RS | T2<9:0> |     |     |     |     |

| Field        | Bits  | Description            |                                                                     |  |  |  |  |
|--------------|-------|------------------------|---------------------------------------------------------------------|--|--|--|--|
| Р            | 15    | Parity bit             |                                                                     |  |  |  |  |
| Fmsg         | 14    | Bit = 0                | Parity bit is correct. Previous transfer was valid.                 |  |  |  |  |
| Tilling      | 14    | Bit = 1                | Parity bit is not correct. Error detected during previous transfer. |  |  |  |  |
| AD_RST2<9:0> | 09:00 | 10-bit ADC of<br>ADIN2 | AD_RST2<9:0>                                                        |  |  |  |  |

### 6.7.3.17 Message #16

### Table 49. Write message

| B15 | B14    | B13 | B12 | B11 | B10 | B09 | B08 | B07 | B06 | B05 | B04 | B03 | B02 | B01 | B00 |
|-----|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Р   | MSG_ID |     |     | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |     |     |

| Field  | Bits   | Description               |
|--------|--------|---------------------------|
| Р      | 15     | Parity bit                |
| MSG_ID | 14: 10 | Message Identifier: 10000 |

### Read message

| B15 | B14  | B13 | B12 | B11 | B10 | B09          | B08 | B07 | B06 | B05 | B04 | B03 | B02 | B01 | B00 |
|-----|------|-----|-----|-----|-----|--------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Р   | Fmsg | х   | х   | х   | х   | AD_RST3<9:0> |     |     |     |     |     |     |     |     |     |

| Field        | Bits  | Description            |                                                                     |  |  |  |  |  |
|--------------|-------|------------------------|---------------------------------------------------------------------|--|--|--|--|--|
| Р            | 15    | Parity bit             |                                                                     |  |  |  |  |  |
| Fmsg         | 14    | Bit = 0                | Parity bit is correct. Previous transfer was valid.                 |  |  |  |  |  |
| Tilling      | 14    | Bit = 1                | Parity bit is not correct. Error detected during previous transfer. |  |  |  |  |  |
| AD_RST3<9:0> | 09:00 | 10-bit ADC of<br>ADIN3 | AD_RST3<9:0>                                                        |  |  |  |  |  |

# 7 Typical Applications

### 7.1 Application Diagrams

This section presents a typical Industrial applications schematic using SB0410, as shown in Figure 14.



Figure 14. Industrial Valves and Pump Control Unit Simplified Diagram

# 8 Packaging

# 8.1 Package Mechanical Dimensions

Package dimensions are provided in package drawings. To find the most current package outline drawing, go to <a href="https://www.freescale.com">www.freescale.com</a> and perform a keyword search for the drawing's document number.

| Package                                                                        | Suffix | Package Outline Drawing Number |
|--------------------------------------------------------------------------------|--------|--------------------------------|
| 7 x 7, 48-Pin LQFP Exposed Pad, with 0.5 mm pitch, and a 4.5 x 4.5 exposed pad | AE     | 98ASA00173D                    |



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE    | PRINT VERSION NO | OT TO SCALE |
|---------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:                                                  |           | DOCUMENT NO  | : 98ASA00173D    | REV: A      |
| 48 LEAD LQFP, 7X7X1.                                    | ,         | CASE NUMBER  | 2: 2003–02       | 30 JUN 2011 |
| 0.5 PITCH, 4.5X4.5 EXPC                                 | JSED PAD  | STANDARD: JE | DEC MS-026 BBC   |             |



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE    | PRINT VERSION NO | OT TO SCALE |
|------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:                                               |           | DOCUMENT NO  | : 98ASA00173D    | REV: A      |
| 48 LEAD LQFP, 7X7X1.                                 | ,         | CASE NUMBER  | 2: 2003–02       | 30 JUN 2011 |
| 0.5 PITCH, 4.5X4.5 EXPO                              | SED PAD   | STANDARD: JE | DEC MS-026 BBC   |             |

#### NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H.
- 4. DIMENSION TO BE DETERMINED AT SEATING PLANE C.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE UPPER LIMIT BY MORE THAN 0.08MM AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07MM.
- THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25MM PER SIDE. THIS DIMENSION IS MAXIMUM PLASTIC BODY SIZE DIMENSION INCLUDING MOLD MISMATCH.
- A EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- AND 0.25MM FROM THE LEAD TIP.
- A HATCHED AREA TO BE KEEP OUT ZONE FOR PCB ROUTING.

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE    | PRINT VERSION NO | OT TO SCALE |
|------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:                                               |           | DOCUMENT NO  | ): 98ASA00173D   | REV: A      |
| 48 LEAD LQFP, 7X7X1.                                 | ,         | CASE NUMBER  | R: 2003–02       | 30 JUN 2011 |
| 0.5 PITCH, 4.5X4.5 EXPC                              | JSED PAD  | STANDARD: JE | EDEC MS-026 BBC  |             |

# 9 Revision History

| Revision                | Date                                                                                       | Description of Changes                                                                            |  |
|-------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--|
| 1.0                     | 11/2014                                                                                    | Initial release                                                                                   |  |
| 2.0                     | 4/2015                                                                                     | Changed document status to Advance Information.     Changed MC to PC in Orderable Part Variations |  |
| 5/2015 • Updated docume |                                                                                            | Updated document title                                                                            |  |
| 3.0                     | 5/2015 • Updated <u>Table 21</u> , <u>Table 30</u> , <u>Table 32</u> , and <u>Table 33</u> |                                                                                                   |  |





How to Reach Us:

Home Page:

freescale.com
Web Support:

freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, and the SafeAssure logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. SMARTMOS is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2015 Freescale Semiconductor, Inc.

Document Number: MC34SB0410

Rev. 3.0 5/2015

