

# **TS4984**

# 2 x 1W Stereo audio power amplifier with active low standby mode

- **Operating from V<sub>CC</sub>=2.2V to 5.5V**
- **1W output power per channel @ V<sub>CC</sub>=5V, THD+N=1%, RL=8**Ω
- **10nA** standby current
- **62dB PSRR @ 217Hz with grounded inputs**
- **High SNR: 100dB(A) typ.**
- **Near-zero pop & click**
- **Available in QFN16 4x4 mm, 0.5mm pitch, leadfree package**

#### **Description**

The TS4984 has been designed for top of the class stereo audio applications. Thanks to its compact and power dissipation efficient QFN package, it suits various applications.

With a BTL configuration, this Audio Power Amplifier is capable of delivering 1W per channel of continuous RMS output power into an 8Ω load @ 5V.

An externally controlled standby mode control reduces the supply current to less than 10nA per channel. The device also features an internal thermal shutdown protection.

The gain of each channel can be configured by external gain setting resistors.

#### **Applications**

- Cellular mobile phones
- Notebook computers & PDAs

#### **Order Codes**

## **Pin Connections (top view)**



- LCD monitors & TVs
- Portable audio devices



57

# **1 Typical Application**

Figure 1 shows a schematic view of a typical audio amplification application using the TS4984. [Table](#page-1-0) 1 describes the components used in this typical application.

**Figure 1: Typical application schematic**



# <span id="page-1-0"></span>**Table 1: External component descriptions**



## **2 Absolute maximum ratings and operating conditions**

#### **Table 2: Key parameters and their absolute maximum ratings**



1) All voltages values are measured with respect to the ground pin

2) The magnitude of input signal must never exceed  $V_{CC}$  + 0.3V / GND - 0.3V

3) The voltage value is measured with respect from pin to supply

#### **Table 3: Operating conditions**



1) When mounted on a 4-layer PCB with via

2) When mounted on a 2 layer PCB

**Ayy** 

*ST* 

# **3 Electrical characteristics**





1) Standby mode is activated when Vstdby is tied to Gnd.

2) All PSRR data limits are guaranteed by production sampling tests<br>Dynamic measurements - 20\*log(rms(Vout)/rms(Vripple)). Vripple is the sinusoidal signal superimposed upon Vcc.

## Table 5: Electrical characteristics for V<sub>CC</sub> = +3.3V, GND = 0V, T<sub>amb</sub> = 25°C (unless otherwise **specified)**



1) Standby mode is activated when Vstdby is tied to Gnd

57

2) All PSRR data limits are guaranteed by production sampling tests Dynamic measurements - 20\*log(rms(Vout)/rms(Vripple)). Vripple is the sinusoidal signal superimposed upon Vcc.



## Table 6: Electrical characteristics for V<sub>CC</sub> = +2.6V, GND = 0V, T<sub>amb</sub> = 25°C (unless otherwise **specified)**

1) Standby mode is activated when Vstdby is tied to Gnd

2) All PSRR data limits are guaranteed by production sampling tests Dynamic measurements - 20\*log(rms(Vout)/rms(Vripple)). Vripple is the sinusoidal signal superimposed upon Vcc.



**Figure 3: Open loop frequency response** 



**Figure 4: Open loop frequency response** 



**Figure 5: Open loop frequency response** 



**Figure 6: Open loop frequency response** 



**Figure 7: Open loop frequency response** 



**Figure 8: Power supply rejection ratio (PSRR) vs. frequency** 



**Figure 9: Power supply rejection ratio (PSRR) vs. frequency** 



**Figure 10: Power supply rejection ratio (PSRR) vs. frequency** 



**Figure 11: Power supply rejection ratio (PSRR) vs. frequency** 











47

## **Figure 14: Power supply rejection ratio (PSRR) vs. DC output voltage**











57

## **Figure 17: Power supply rejection ratio (PSRR) vs. DC output voltage**



## **Figure 18: Power supply rejection ratio (PSRR) vs. DC output voltage**







## **Figure 20: Power supply rejection ratio (PSRR) vs. DC output voltage**



**Figure 21: Power supply rejection ratio (PSRR) vs. DC output voltage**



**Figure 22: Power supply rejection ratio (PSRR) vs. DC output voltage**



**Figure 23: Power supply rejection ratio (PSRR) at f=217Hz vs. bypass capacitor**



## **Figure 24: Output power vs. power supply voltage**



#### **Figure 25: Output power vs. power supply voltage**



**A71** 

#### **Figure 26: Output power vs. power supply voltage**







**Figure 28: Output power vs. load resistor**



477

## **Figure 29: Output power vs. load resistor**



**Figure 30: Output power vs. load resistor**







#### **Figure 32: Power dissipation vs. output power**



**Figure 33: Power dissipation vs. output power**







## **Figure 35: Clipping voltage vs. power supply voltage and load resistor**



## **Figure 36: Current consumption vs. power supply voltage**



**Figure 37: Current consumption vs. standby voltage at Vcc=5V** 



**Ayy** 



**Figure 39: Current consumption vs. standby voltage at Vcc=2.6V** 



**Figure 40: Current consumption vs. standby voltage at Vcc=2.2V** 



**AV** 

**Figure 41: THD+N vs. output power**



**Figure 42: THD+N vs. output power**



**Figure 43: THD+N vs. output power**



**Figure 44: THD+N vs. output power**



**Figure 45: THD+N vs. output power**



**Figure 46: THD+N vs. output power**



## **Figure 47: THD+N vs. output power**



**Figure 48: THD+N vs. output power**



**Figure 49: THD+N vs. output power**



**Ayy** 

#### **Figure 50: THD+N vs. frequency**



**Figure 51: THD+N vs. frequency**



**Figure 52: THD+N vs. frequency**

477



**Figure 53: SIgnal to noise ratio vs. power supply with unweighted filter (20Hz to 20kHz)**



**Figure 54: SIgnal to noise ratio vs. pwr supply with unweighted filter (20Hz to 20kHz)**



**Figure 55: SIgnal to noise ratio vs. power supply with A weighted filter** 



## **Figure 56: SIgnal to noise ratio vs. power supply with A weighted filter**



**Figure 57: Crosstalk vs. frequency**







# **Figure 59: Crosstalk vs. frequency**



**Figure 60: Crosstalk vs. frequency**



**Figure 61: Output noise voltage, device ON**



**Ayy** 

勾

#### **Figure 62: Output noise voltage, device in standby**



#### **Figure 63: Power derating curves**



## **4 Application Information**

The TS4984 integrates two monolithic power amplifiers with a BTL (Bridge Tied Load) output type (explained in more detail in [Section](#page-17-1)  $4.1$ ). For this discussion, only the left-channel amplifier will be referred to.

Referring to the schematic in *[Figure](#page-17-0) 64*, we assign the following variables and values:

<span id="page-17-2"></span> $V_{in} = IN-L$  $V_{out1}$  = VO-L,  $V_{out2}$  = VO+R  $R_{in}$  = Rin-L,  $R_{feed}$  = Rfeed-L  $C_{feed} = Cfeed - L$ 

#### <span id="page-17-0"></span>**Figure 64: Typical application schematic - left channel**



#### <span id="page-17-1"></span>**4.1 BTL configuration principle**

BTL (Bridge Tied Load) means that each end of the load is connected to two single-ended output amplifiers. Thus, we have:

Single-ended output  $1 = V_{out1} = V_{out}$  (V), Single-ended output 2 =  $V_{out2}$  = - $V_{out}$  (V),  $V_{out1}$  -  $V_{out2}$  = 2 $V_{out}$  (V)

The output power is:

$$
P_{out} = \frac{(2V_{outRMS})^2}{R_L}
$$

For the same power supply voltage, the output power in a BTL configuration is four times higher than the output power in a single-ended configuration.



#### **4.2 Gain in typical application schematic**

The typical application schematic ([Figure](#page-17-0) 64) is shown on [page](#page-17-2) 18.

In the flat region (no  $C_{in}$  effect), the output voltage of the first stage is:

$$
V_{out1} = (-V_{in}) \frac{R_{feed}}{R_{in}} \qquad (V)
$$

For the second stage:  $V_{out2} = -V_{out1}$  (V)

The differential output voltage is:

$$
V_{out2} - V_{out1} = 2V_{in} \frac{R_{feed}}{R_{in}} \quad (V)
$$

The differential gain, referred to as  $G_{\rm\scriptscriptstyle V}$ for greater convenience, is:

$$
G_V = \frac{V_{out2} - V_{out1}}{V_{in}} = 2 \frac{R_{feed}}{R_{in}}
$$

 $V_{out2}$  is in phase with  $V_{in}$  and  $V_{out1}$  is phased 180° with  $V_{in}$ . This means that the positive terminal of the loudspeaker should be connected to  $V_{out2}$  and the negative to  $V_{out1}$ .

#### **4.3 Low and high frequency response**

47/

In the low frequency region,  $C_{in}$  starts to have an effect.  $C_{in}$  forms with  $R_{in}$  a high-pass filter with a -3dB cut-off frequency:

$$
F_{CL} = \frac{1}{2\pi R_{in} C_{in}} \quad (\text{Hz})
$$

In the high frequency region, you can limit the bandwidth by adding a capacitor ( $C_{feed}$ ) in parallel with  $R_{\mathit{feed}}$  It forms a low-pass filter with a -3dB cut-off frequency.  $F_{CH}$  is in Hz.

$$
F_{CH} = \frac{1}{2\pi R_{feed} C_{feed}}
$$
 (Hz)

The following graph (*[Figure](#page-19-0) 65*) shows an example of  $C_{\text{in}}$  and  $C_{\text{feed}}$  influence.

## <span id="page-19-0"></span>**Figure 65: Frequency response gain versus Cin & Cfeed**



## **4.4 Power dissipation and efficiency**

Hypotheses:

- $\bullet~$  Voltage and current in the load are sinusoidal (V<sub>out</sub> and I<sub>out</sub>).
- $\bullet~$  Supply voltage is a pure DC source (V $_{\rm cc}$ ).

Regarding the load we have:

$$
V_{out} = V_{PEAK} \sin \omega t \quad (V)
$$

and

$$
I_{out} = \frac{V_{out}}{R_L}
$$
 (A)

and

$$
P_{out} = \frac{V_{PEAK}^2}{2R_L}
$$
 (W)

Therefore, the average current delivered by the supply voltage is:

$$
I_{CC_{AVG}} = 2 \frac{V_{PEAK}}{\pi R_L}
$$
 (A)

The power delivered by the supply voltage is:

$$
P_{\text{supply}} = V_{CC} \cdot I_{CC_{AVG}} \qquad (W)
$$





Then, the **power dissipated by each amplifier** is:

$$
P_{diss} = P_{supply} - P_{out} \t (W)
$$

$$
P_{diss} = \frac{2\sqrt{2}V_{CC}}{\pi\sqrt{P_L}} \cdot \sqrt{P_{out}} - P_{out} \t (W)
$$

and the maximum value is obtained when:

$$
\frac{\partial P_{diss}}{\partial P_{out}} = 0
$$

and its value is:

$$
P_{dissmax} = \frac{2V_{cc}^2}{\pi^2 R_L}
$$
 (W)

Note: This maximum value is only depending on power supply voltage and load values. The **efficiency**, η, is the ratio between the output power and the power supply:

$$
\eta = \frac{P_{out}}{P_{supply}} = \frac{\pi V_{PEAK}}{4V_{CC}}
$$

The maximum theoretical value is reached when  $V_{PEAK} = V_{CC}$ , so that:

$$
\frac{\pi}{4}=78.5\%
$$

The TS4984 has two independent power amplifiers, and each amplifier produces heat due to its power dissipation. Therefore, the maximum die temperature is the sum of the each amplifier's maximum power dissipation. It is calculated as follows:

 $P_{\text{diss } L}$  = Power dissipation due to the left channel power amplifier.

 $P_{diss R}$  = Power dissipation due to the right channel power amplifier.

Total 
$$
P_{diss} = P_{diss\ L} + P_{diss\ R}
$$
 (W)

In most cases,  $P_{\textit{diss L}} = P_{\textit{diss R}}$ , giving:

$$
Total\ P_{diss} = 2P_{dissL} \qquad (W)
$$

or, stated differently:

Total 
$$
P_{diss} = \frac{4\sqrt{2}V_{CC}}{\pi\sqrt{P_L}} \sqrt{P_{out}} - 2P_{out}
$$
 (W)

#### **4.5 Decoupling the circuit**

Two capacitors are needed to correctly bypass the TS4984. A power supply bypass capacitor  $C_S$  and a bias voltage bypass capacitor  $C_B$ .

**CS** has particular influence on the THD+N in the high frequency region (above 7 kHz) and an indirect influence on power supply disturbances. With a value for  $C_S$  of 1  $\mu$ F, you can expect similar THD+N performances to those shown in the datasheet. For example:

- $\bullet~$  In the high frequency region, if  $C_{S}$  is lower than 1 µF, it increases THD+N and disturbances on the power supply rail are less filtered.
- On the other hand, if  $C_S$  is higher than 1 µF, those disturbances on the power supply rail are more filtered.

**Cb** has an influence on THD+N at lower frequencies, but its function is critical to the final result of PSRR (with input grounded and in the lower frequency region), in the following manner:

- $\bullet$  If C<sub>b</sub> is lower than 1µF, THD+N increases at lower frequencies and PSRR worsens.
- $\bullet$  If C<sub>b</sub> is higher than 1µF, the benefit on THD+N at lower frequencies is small, but the benefit to PSRR is substantial.

Note that  $C_{in}$  has a non-negligible effect on PSRR at lower frequencies. The lower the value of  $C_{in}$ , the higher the PSRR.

#### **4.6 Wake-up time, T<sub>WU</sub>**

When the standby is released to put the device ON, the bypass capacitor  $C_b$  will not be charged immediately. As  $C_b$  is directly linked to the bias of the amplifier, the bias will not work properly until the  $C_b$ voltage is correct. The time to reach this voltage is called wake-up time or  $T_{WU}$  and specified in electrical characteristics table with  $C_b = 1 \mu F$ .

If  $C_b$  has a value other than 1 µF, please refer to the graph in *[Figure](#page-21-0) 66* to establish the wake-up time value.

Due to process tolerances, the maximum value of wake-up time could be establish by the graph in [Figure](#page-21-1) 67.



<span id="page-21-0"></span>**Figure 66: Typical wake-up time vs. C<sup>b</sup> Figure 67: Maximum wake-up time vs. C<sup>b</sup>**

<span id="page-21-1"></span>

**477** 

Note:  $\;$  Bypass capacitor  $C_b$  as also a tolerance of typically +/-20%. To calculate the wake-up time with this tolerance, refer to the previous graph (considering for example for  $C_b = 1$  µF in the range of 0.8  $\mu$ F  $\leq$  1  $\mu$ F $\leq$  1.2  $\mu$ F).

#### **4.7 Shutdown time**

When the standby command is set, the time required to put the two output stages in high impedance and the internal circuitry in shutdown mode is a few microseconds.

Note: In shutdown mode, Bypass pin and Vin- pin are short-circuited to ground by internal switches. This allows for the quick discharge of the  $C_b$  and  $C_{in}$  capacitors.

#### **4.8 Pop performance**

Pop performance is intimately linked with the size of the input capacitor  $C_{in}$  and the bias voltage bypass capacitor  $C_b$ .

The size of  $C_{in}$  is dependent on the lower cut-off frequency and PSRR values requested. The size of  $C_{b}$ is dependent on THD+N and PSRR values requested at lower frequencies.

Moreover,  $C_b$  determines the speed with which the amplifier turns ON. In order to reach near zero pop and click, the equivalent input constant time is:

$$
t_{in} = (Bin + 2 k\Omega) \times C_{in} (s)
$$
 with  $R_{in} \ge 5 k\Omega$ 

must not reach the  $\tau_{\text{in}}$  maximum value as indicated in the graph below in [Figure](#page-22-0) 68.

<span id="page-22-0"></span>**Figure 68:** τ**in max. versus bypass capacitor**



By following previous rules, the TS4984 can reach near zero pop and click even with high gains such as 20 dB.

#### **Example calculation**

47/

With  $R_{in}$  = 22 kΩ and a 20 Hz, -3 db low cut-off frequency,  $C_{in}$  = 361 nF. So,  $C_{in}$  = 390 nF with standard value which gives a lower cut-off frequency equal to 18.5 Hz. In this case,  $(R_{in} + 2 kΩ) \times C_{in} = 9.36$  ms. When referring to the previous graph, if  $C_b = 1$  µF and Vcc = 5 V, we read 20 ms max. This value is twice as high as our current value, thus we can state that pop and click will be reduced to its lowest value. Minimizing both  $C_{in}$  and the gain benefits both the pop phenomena, and the cost and size of the application.

**S77** 

## **4.9 Application example: Differential-input BTL power stereo amplifier**

The schematic in [Figure](#page-23-0) 69 shows how to design the TS4984 to work in differential-input mode. For this discussion, only the left-channel amplifier will be referred to.

Let:

$$
R_{1R} = R_{2L} = R_1, R_{2R} = R_{2L} = R_2
$$
  

$$
C_{inR} = C_{inL} = C_{in}
$$

The gain of the amplifier is:

$$
Gvdif = 2 \times \frac{R2}{R1}
$$

In order to reach the optimal performance of the differential function,  $R_1$  and  $R_2$  should be matched at 1% maximum.

#### <span id="page-23-0"></span>**Figure 69: Differential input amplifier configuration**



The value of the input capacitor  $C_{IN}$  can be calculated with the following formula, using the -3dB lower frequency required (where  $F_{L}$  is the lower frequency required):

$$
C_{IN} \approx \frac{1}{2 \pi R_1 F_L} (F)
$$

Note: This formula is true only if:

$$
F_{CB} = \frac{1}{2 \pi (R_1 + R_2) C_B} (Hz)
$$
  
is 5 times lower than  $F_L$ .

The following bill of materials is provided as an example of a differential amplifier with a gain of 2 and a -3 dB lower cut-off frequency of about 80 Hz.



#### **Table 7: Example of a bill of material**



## **4.10 Demoboard**

A demoboard for the TS4984 is available.

For more information about this demoboard, please refer to **Application Note AN2049**, which can be found on **www.st.com.** 

[Figure](#page-26-2) 70 shows the schematic of the demoboard. Figure 71, Figure 72 and Figure 73 show the component locations, top layer and bottom layer respectively.

<span id="page-25-0"></span>**Figure 70: Demoboard schematic**



<span id="page-26-0"></span>Figure 71: Components location Figure 72: Top layer



<span id="page-26-1"></span>



<span id="page-26-2"></span>**Figure 73: Bottom layer**

勾



# **5 Package Mechanical Data**

## **5.1 Dimensions of QFN16 package**





## **5.2 Footprint recommended data**





57

## **6 Revision History**



Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

> The ST logo is a registered trademark of STMicroelectronics All other names are the property of their respective owners

> > © 2004 STMicroelectronics - All rights reserved 2005

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

**www.st.com**

