



# 32K x 16 Static RAM

### Features

- High speed
  - t<sub>AA</sub> = 12, 15 ns
- CMOS for optimum speed/power
- Low active power
- 825 mW (max.)
- Low CMOS standby power (L version only) — 2.75 mW (max.)
- Automatic power-down when deselected
- · Independent control of upper and lower bits
- Available in 44-pin TSOP II and 400-mil SOJ

# **Functional Description**

The CY7C1020BN is a high-performance CMOS static RAM organized as 32,768 words by 16 bits. This device has an automatic power-down feature that significantly reduces power consumption when deselected.

<u>Writing</u> to the device is <u>accomplished</u> by taking Chip Enable  $(\overline{CE})$  and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O<sub>1</sub> through I/O<sub>8</sub>), is written into the location specified <u>on the</u> address pins (A<sub>0</sub> through A<sub>15</sub>). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>9</sub> through I/O<sub>16</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>15</sub>).

Reading from the device is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on  $I/O_1$  to  $I/O_8$ . If Byte High Enable (BHE) is LOW, then data from memory will appear on  $I/O_9$  to  $I/O_{16}$ . See the truth table at the back of this data sheet for a complete description of read and write modes.

The input/output pins (I/O<sub>1</sub> through I/O<sub>16</sub>) are placed in <u>a</u> high-impedance state when the device is de<u>selected (CE</u> HIGH), the outputs are disabled (OE HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation (CE LOW, and WE LOW).

The CY7C1020BN is available in standard 44-pin TSOP Type II and 400-mil-wide SOJ packages.



**Cypress Semiconductor Corporation** Document #: 001-06443 Rev. \*\* 198 Champion Court

San Jose, CA 95134-1709
408-943-2600
Revised February 1, 2006



### **Selection Guide**

|                                   |   | 7C1020BN-12 | 7C1020BN-15 |
|-----------------------------------|---|-------------|-------------|
| Maximum Access Time (ns)          |   | 12          | 15          |
| Maximum Operating Current (mA)    |   | 140         | 130         |
| Maximum CMOS Standby Current (mA) |   | 3           | 3           |
|                                   | L | 0.5         | 0.5         |

### **Maximum Ratings**

| Current into Outputs (LOW)                                 | 20 mA   |
|------------------------------------------------------------|---------|
| Static Discharge Voltage<br>(per MIL-STD-883, Method 3015) | >2001V  |
| Latch-Up Current                                           | >200 mA |

**Operating Range** 

| Range      | Ambient<br>Temperature <sup>[2]</sup> | v <sub>cc</sub> |
|------------|---------------------------------------|-----------------|
| Commercial | 0×C to +70×C                          | 5V ± 10%        |
| Industrial | –40×C to +85×C                        | 5V ± 10%        |

# Electrical Characteristics Over the Operating Range

|                  |                                               | Test                                                                                                                                             |                                                | 7C102 | 0BN-12 | 7C1020BN-15 |      |    |
|------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------|--------|-------------|------|----|
| Parameter        | Description                                   | Conditions                                                                                                                                       | Min.                                           | Max.  | Min.   | Max.        | Unit |    |
| V <sub>OH</sub>  | Output HIGH Voltage                           | V <sub>CC</sub> = Min., I <sub>OH</sub> = -4.0 mA                                                                                                |                                                | 2.4   |        | 2.4         |      | V  |
| V <sub>OL</sub>  | Output LOW Voltage                            | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0 mA                                                                                                 |                                                |       | 0.4    |             | 0.4  | V  |
| V <sub>IH</sub>  | Input HIGH Voltage                            |                                                                                                                                                  |                                                | 2.2   | 6.0    | 2.2         | 6.0  | V  |
| VIL              | Input LOW Voltage <sup>[1]</sup>              |                                                                                                                                                  |                                                | -0.5  | 0.8    | -0.5        | 0.8  | V  |
| I <sub>IX</sub>  | Input Load Current                            | $GND \le V_I \le V_{CC}$                                                                                                                         | $GND \le V_I \le V_{CC}$                       |       |        | -1          | +1   | μA |
| I <sub>OZ</sub>  | Output Leakage Current                        | $GND \leq V_{I} \leq V_{CC}$ , Output Disabled                                                                                                   |                                                | -1    | +1     | -1          | +1   | μA |
| I <sub>OS</sub>  | Output Short Circuit Current <sup>[3]</sup>   | V <sub>CC</sub> = Max., V <sub>OUT</sub> = GND                                                                                                   | V <sub>CC</sub> = Max., V <sub>OUT</sub> = GND |       |        |             | -300 | mA |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating Supply Current      | $V_{CC} = Max., I_{OUT} = 0 \text{ mA}, f = f_{MAX} = 1$                                                                                         | I/t <sub>RC</sub>                              |       | 140    |             | 130  | mA |
| I <sub>SB1</sub> | Automatic CE Power-Down<br>Current—TTL Inputs | $\begin{array}{l} \text{Max. } V_{CC}, \overline{CE} \geq V_{IH} \\ V_{IN} \geq V_{IH} \text{ or } V_{IN} \leq V_{IL},  f = f_{MAX} \end{array}$ |                                                |       | 20     |             | 20   | mA |
| I <sub>SB2</sub> | Automatic CE Power-Down                       | Max. $V_{CC}$ , $\overline{CE} \ge V_{CC} - 0.3V$ ,                                                                                              |                                                |       | 3      |             | 3    | mA |
|                  | Current—CMOS Inputs                           | $V_{IN} \ge V_{CC} - 0.3V$ , or $V_{IN} \le 0.3V$ , f = 0                                                                                        | L                                              |       | 0.5    |             | 0.5  | mA |

# Capacitance<sup>[4]</sup>

| Parameter        | Description        | Test Conditions                                            | Max. | Unit |
|------------------|--------------------|------------------------------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$<br>$V_{CC} = 5.0V$ | 8    | pF   |
| C <sub>OUT</sub> | Output Capacitance |                                                            | 8    | pF   |

Notes:

1.  $V_{IL}$  (min.) = -2.0V for pulse durations of less than 20 ns. 2.  $T_A$  is the case temperature. 3. Not more than one output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds. 4. Tested initially and after any design or process changes that may affect these parameters.



### **AC Test Loads and Waveforms**



### Switching Characteristics<sup>[5]</sup> Over the Operating Range

|                            |                                     | 7C102 | 0BN-12 | 7C102 |      |      |
|----------------------------|-------------------------------------|-------|--------|-------|------|------|
| Parameter                  | Description                         | Min.  | Max.   | Min.  | Max. | Unit |
| Read Cycle                 |                                     |       |        | •     | •    |      |
| t <sub>RC</sub>            | Read Cycle Time                     | 12    |        | 15    |      | ns   |
| t <sub>AA</sub>            | Address to Data Valid               |       | 12     |       | 15   | ns   |
| t <sub>OHA</sub>           | Data Hold from Address Change       | 3     |        | 3     |      | ns   |
| t <sub>ACE</sub>           | CE LOW to Data Valid                |       | 12     |       | 15   | ns   |
| t <sub>DOE</sub>           | OE LOW to Data Valid                |       | 6      |       | 7    | ns   |
| t <sub>LZOE</sub>          | OE LOW to Low Z <sup>[6]</sup>      | 0     |        | 0     |      | ns   |
| t <sub>HZOE</sub>          | OE HIGH to High Z <sup>[6, 7]</sup> |       | 6      |       | 7    | ns   |
| t <sub>LZCE</sub>          | CE LOW to Low Z <sup>[6]</sup>      | 3     |        | 3     |      | ns   |
| t <sub>HZCE</sub>          | CE HIGH to High Z <sup>[6, 7]</sup> |       | 6      |       | 7    | ns   |
| t <sub>PU</sub>            | CE LOW to Power-Up                  | 0     |        | 0     |      | ns   |
| t <sub>PD</sub>            | CE HIGH to Power-Down               | 12    |        |       | 15   | ns   |
| t <sub>DBE</sub>           | Byte Enable to Data Valid           |       | 6      |       | 7    | ns   |
| t <sub>LZBE</sub>          | Byte Enable to Low Z                | 0     |        | 0     |      | ns   |
| t <sub>HZBE</sub>          | Byte Disable to High Z              |       | 6      |       | 7    | ns   |
| Write Cycle <sup>[8]</sup> |                                     |       |        | •     | •    |      |
| t <sub>WC</sub>            | Write Cycle Time                    | 12    |        | 15    |      | ns   |
| t <sub>SCE</sub>           | CE LOW to Write End                 | 9     |        | 10    |      | ns   |
| t <sub>AW</sub>            | Address Set-Up to Write End         | 8     |        | 10    |      | ns   |
| t <sub>HA</sub>            | Address Hold from Write End         | 0     |        | 0     |      | ns   |
| t <sub>SA</sub>            | Address Set-Up to Write Start       | 0     |        | 0     |      | ns   |
| t <sub>PWE</sub>           | WE Pulse Width                      | 8     |        | 10    |      | ns   |
| t <sub>SD</sub>            | Data Set-Up to Write End            | 6 8   |        |       | ns   |      |
| t <sub>HD</sub>            | Data Hold from Write End            | 0 0   |        |       | ns   |      |
| t <sub>LZWE</sub>          | WE HIGH to Low Z <sup>[6]</sup>     | 3     |        | 3     |      | ns   |
| t <sub>HZWE</sub>          | WE LOW to High Z <sup>[6, 7]</sup>  |       | 6      |       | 7    | ns   |
| t <sub>BW</sub>            | Byte Enable to End of Write         | 8     |        | 9     |      | ns   |

Notes:

Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified  $I_{0L}/I_{0H}$  and 30-pF load capacitance. At any given temperature and voltage condition,  $t_{HZCE}$  is less than  $t_{LZCE}$ ,  $t_{HZOE}$  is less than  $t_{LZOE}$ , and  $t_{HZWE}$  for any given device.  $t_{HZOE}$ ,  $t_{HZEE}$ ,  $t_{HZCE}$ , and  $t_{HZWE}$  are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage. 5.

6. 7.

The internal write time of the memory is defined by the overlap of CE LOW, WE LOW and BHE / BLE LOW. CE, WE and BHE / BLE must be LOW to initiate a write, and the transition of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write. 8.



# Switching Waveforms

# Read Cycle No. 1<sup>[9, 10]</sup>



# Read Cycle No. 2 (OE Controlled)<sup>[10, 11]</sup>



#### Notes:

9. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}$ ,  $\overline{BHE}$  and/or  $\overline{BHE} = V_{IL}$ . 10. WE is HIGH for read cycle. 11. Address valid prior to or coincident with  $\overline{CE}$  transition LOW.



# Switching Waveforms (continued)

# Write Cycle No. 1 (CE Controlled)<sup>[12, 13]</sup>



# Write Cycle No. 2 (BLE or BHE Controlled)





# Switching Waveforms (continued)

# Write Cycle No. 3 (WE Controlled, OE LOW)



# **Truth Table**

| CE | OE | WE | BLE | BHE | I/O <sub>1</sub> –I/O <sub>8</sub> | I/O <sub>9</sub> –I/O <sub>16</sub> | Mode                       | Power                      |
|----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------|
| Н  | Х  | Х  | Х   | Х   | High Z                             | High Z                              | Power-Down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | L   | L   | Data Out                           | Data Out                            | Read – All bits            | Active (I <sub>CC</sub> )  |
|    |    |    | L   | Н   | Data Out                           | High Z                              | Read – Lower bits only     | Active (I <sub>CC</sub> )  |
|    |    |    | Н   | L   | High Z                             | Data Out                            | Read – Upper bits only     | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | L   | L   | Data In                            | Data In                             | Write – All bits           | Active (I <sub>CC</sub> )  |
|    |    |    | L   | Н   | Data In                            | High Z                              | Write – Lower bits only    | Active (I <sub>CC</sub> )  |
|    |    |    | Н   | L   | High Z                             | Data In                             | Write – Upper bits only    | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Х   | Х   | High Z                             | High Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |
| L  | Х  | Х  | Н   | Н   | High Z                             | High Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

# **Ordering Information**

| Speed<br>(ns) | Ordering Code    | Package<br>Diagram | Package Type                           | Operating<br>Range |
|---------------|------------------|--------------------|----------------------------------------|--------------------|
| 12            | CY7C1020BN-12VC  | 51-85082           | 44-Lead (400-Mil) Molded SOJ           | Commercial         |
|               | CY7C1020BN-12VXC | 51-85082           | 44-Lead (400-Mil) Molded SOJ (Pb-free) | Commercial         |
|               | CY7C1020BN-12ZC  | 51-85087           | 44-pin TSOP Type II                    | Commercial         |
|               | CY7C1020BN-12ZXC | 51-85087           | 44-pin TSOP Type II (Pb-free)          | Commercial         |
| 15            | CY7C1020BN-15ZC  | 51-85087           | 44-pin TSOP Type II                    | Commercial         |
|               | CY7C1020BN-15ZXC | 51-85087           | 44-pin TSOP Type II (Pb-free)          | Commercial         |

Please contact local sales representative regarding availability of these parts.



### Package Diagrams



All product and company names mentioned in this document may be the trademarks of their respective holders.

#### Document #: 001-06443 Rev. \*\*

© Cypress Semiconductor Corporation, 2006. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.



# **Document History Page**

| Document Title: CY7C1020BN 32K x 16 Static RAM<br>Document #: 001-06443 |         |               |                    |                       |  |
|-------------------------------------------------------------------------|---------|---------------|--------------------|-----------------------|--|
| REV.                                                                    | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change |  |
| **                                                                      | 426812  | See ECN       | NXR                | New Data Sheet        |  |