

# TL7702B, TL7733B, and TL7705B Supply-Voltage Supervisors

#### 1 Features

- Power-On Reset Generator
- Automatic Reset Generation After Voltage Drop
- RESET Output Defined From V<sub>CC</sub> ≥ 1 V
- Precision Voltage Sensor
- Temperature-Compensated Voltage Reference
- True and Complement Reset Outputs
- **Externally Adjustable Pulse Duration**

#### 2 Applications

- Wireless communication systems
- Factory automation
- **Building automation**
- Servers
- Notebooks and Desktop computers
- STB and DVR

## 3 Description

The TL7702B, TL7705B, and TL7733B are integratedcircuit supply-voltage supervisors designed for use as controllers microcomputer reset microprocessor systems. The supply-voltage supervisor monitors the supply for undervoltage conditions at the SENSE input. When an undervoltage condition occurs during normal operation, outputs RESET and RESET go active.

The TL7702BC, TL7705BC, and TL7733BC are characterized for operation from 0°C to 70°C. The TL7702BI, TL7705BI, and TL7733BI characterized for operation from -40°C to 85°C. The TL7705BQ is characterized for operation from -40°C to 125°C.

#### Device Information (1)

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| TL77xxBD    | SOIC (8) | 4.90 mm × 3.91 mm |
| TL77xxBP    | PDIP (8) | 9.81 mm × 6.35 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



Copyright © 2016, Texas Instruments Incorporated

**Functional Block Diagram** 



## **Table of Contents**

| 1 Features                                                                                | 1      | 8.2 Functional Block Diagram                      | 10      |
|-------------------------------------------------------------------------------------------|--------|---------------------------------------------------|---------|
| 2 Applications                                                                            |        | 8.3 Feature Description                           |         |
| 3 Description                                                                             |        | 8.4 Device Functional Modes                       |         |
| 4 Revision History                                                                        |        | 9 Application and Implementation                  |         |
| 5 Pin Configuration and Functions                                                         |        | 9.1 Application Information                       |         |
| Pin Functions                                                                             |        | 9.2 Typical Application                           |         |
| 6 Specifications                                                                          |        | 10 Power Supply Recommendations                   | 14      |
| 6.1 Absolute Maximum Ratings                                                              |        | 11 Layout                                         |         |
| 6.2 ESD Ratings                                                                           |        | 11.1 Layout Guidelines                            |         |
| 6.3 Recommended Operating Conditions                                                      | 4      | 11.2 Layout Example                               |         |
| 6.4 Thermal Information                                                                   |        | 12 Device and Documentation Support               |         |
| 6.5 Electrical Characteristics: TL77xxBC, TL77xxBI,                                       |        | 12.1 Related Links                                |         |
| and TL7705BQ                                                                              | 6      | 12.2 Receiving Notification of Documentation Upda | ates 16 |
| 6.6 Switching Characteristics: TL77xxBC, TL77xxBI,                                        |        | 12.3 Support Resources                            |         |
| and TL7705BQ                                                                              | 6      | 12.4 Trademarks                                   | 16      |
| 6.7 Timing Diagrams                                                                       | 7      | 12.5 Electrostatic Discharge Caution              | 16      |
| 6.8 Typical Characteristics                                                               | 8      | 12.6 Glossary                                     |         |
| 7 Parameter Measurement Information                                                       |        | 13 Mechanical, Packaging, and Orderable           |         |
| 8 Detailed Description                                                                    | 10     | Information                                       | 16      |
| 8.1 Overview                                                                              | 10     |                                                   |         |
| 4 Revision History<br>Changes from Revision N (September 2016) to I                       | Revis  | sion O (December 2020)                            | Page    |
| <ul> <li>Updated the numbering format for tables, figure</li> </ul>                       | s, an  | d cross-references throughout the document        | 1       |
| <ul> <li>Corrected the RESIN pin description</li> </ul>                                   |        |                                                   | 3       |
| <ul> <li>Corrected the I<sub>CC</sub> parameter units from μA to m<sub>e</sub></li> </ul> | A in E | Electrical Characteristics Table                  | 6       |
| Changes from Revision M (May 2003) to Revision                                            | on N   | (September 2016)                                  | Page    |
| Added ESD Ratings table, Feature Description s                                            |        |                                                   |         |
| Implementation section, Power Supply Recomm                                               |        |                                                   |         |
| •                                                                                         |        | ckaging, and Orderable Information section        | 1       |
| • •                                                                                       |        |                                                   |         |
| <ul> <li>Deleted Ordering Information table; see POA at</li> </ul>                        | the e  | end of the data sheet                             | 1       |



# **5 Pin Configuration and Functions**



Figure 5-1. D or P Package 8-Pin SOIC or PDIP Top View

#### **Pin Functions**

| PI    | PIN |     | DESCRIPTION                                                                                                                                                                                               |
|-------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO. | I/O | DESCRIPTION                                                                                                                                                                                               |
| СТ    | 3   | 0   | Timing capacitor input. The timing capacitor determines the time delay that the reset outputs remain active after the voltage at the SENSE input exceeds the positive-going threshold value.              |
| GND   | 4   | _   | Ground                                                                                                                                                                                                    |
| REF   | 1   | 0   | Reference voltage. See Section 6.5 for reference voltage output and specification.                                                                                                                        |
| RESET | 6   | 0   | Active high reset. See Figure 6-1 for RESET function and timing.                                                                                                                                          |
| RESET | 5   | 0   | Active low reset. See Figure 6-1 for RESET function and timing.                                                                                                                                           |
| RESIN | 2   | I   | Reset input. When the Reset Input is low, the RESET output goes high and the RESET goes low. When the Reset Input is high, the RESET and RESET outputs are allowed to trigger based on the SENSE voltage. |
| SENSE | 7   | I   | Sense input. Voltage input to be supervised. See Figure 6-1 for SENSE function and timing.                                                                                                                |
| VCC   | 8   | _   | Supply voltage. See Section 6.3 for recommended voltage input range.                                                                                                                                      |



#### **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                                                   |                                                                             |     | MIN  | MAX | UNIT |
|---------------------------------------------------|-----------------------------------------------------------------------------|-----|------|-----|------|
| Supply voltage <sup>(2)</sup> , V <sub>CC</sub>   | w-level output current, I <sub>OL</sub> (RESET)  RESIN  SENSE  RESIN  SENSE |     |      |     |      |
| Input voltage, V <sub>I</sub>                     | RES                                                                         |     | -0.3 | 20  | V    |
|                                                   | SEN                                                                         | E   | -0.3 | 20  | v    |
| High-level output current, I <sub>OH</sub> (RESET | _)                                                                          |     |      | -30 | mA   |
| Low-level output current, I <sub>OL</sub> ( RESET | <u> </u>                                                                    |     |      | 30  | mA   |
| Operating virtual junction temperature            |                                                                             | 150 | °C   |     |      |
| Storage temperature, T <sub>stg</sub>             |                                                                             |     | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                   |                         |                                                                                | VALUE | UNIT |
|-------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                   |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | 2000  | V    |
| V <sub>(ESE</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | 1000  | , v  |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                 |                                               |          | MIN | MAX | UNIT |
|-----------------|-----------------------------------------------|----------|-----|-----|------|
| V <sub>CC</sub> | Supply voltage                                |          | 3.6 | 18  | V    |
| V <sub>IH</sub> | High-level input voltage                      | RESIN    | 2   | 18  | V    |
| V <sub>IL</sub> | Low-level input voltage                       | RESIN    | 0   | 0.8 | V    |
| VI              | Input voltage                                 | SENSE    | 0   | 18  | V    |
| I <sub>OH</sub> | High-level output current                     | RESET    |     | -20 | mA   |
| I <sub>OL</sub> | Low-level output current                      | RESET    |     | 20  | mA   |
|                 |                                               | TL77xxBC | 0   | 70  |      |
| T <sub>A</sub>  | T <sub>A</sub> Operating free-air temperature | TL77xxBI | -40 | 85  | °C   |
|                 |                                               | TL7705BQ | -40 | 125 |      |

<sup>(2)</sup> All voltage values are with respect to the network ground terminal.



#### **6.4 Thermal Information**

|                       |                                              | TL77xxB  |          |      |  |  |
|-----------------------|----------------------------------------------|----------|----------|------|--|--|
|                       | THERMAL METRIC <sup>(1)</sup> (2)            | D (SOIC) | P (PDIP) | UNIT |  |  |
|                       |                                              | 8 PINS   | 8 PINS   |      |  |  |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 109.2    | 51.4     | °C/W |  |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 56       | 40.6     | °C/W |  |  |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 49.9     | 28.6     | °C/W |  |  |
| ΨЈТ                   | Junction-to-top characterization parameter   | 11.4     | 17.7     | °C/W |  |  |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 49.4     | 28.5     | °C/W |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> Maximum power dissipation is a function of  $T_{J(max)}$ ,  $R_{\theta JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_{J(max)} - T_A) / R_{\theta JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.



## 6.5 Electrical Characteristics: TL77xxBC, TL77xxBI, and TL7705BQ

over operating free-air temperature range (unless otherwise noted)(1)

|                  | PARAMETE                                                    | R                                      | TEST CONDITIONS                                                    | MIN                   | TYP  | MAX   | UNIT |  |
|------------------|-------------------------------------------------------------|----------------------------------------|--------------------------------------------------------------------|-----------------------|------|-------|------|--|
| V <sub>OH</sub>  | High-level output volta                                     | ge, RESET                              | I <sub>OH</sub> = -16 mA                                           | V <sub>CC</sub> – 1.5 |      |       | V    |  |
| V <sub>OL</sub>  | Low-level output voltage                                    | ge, RESET                              | I <sub>OL</sub> = 16 mA                                            |                       |      | 0.4   | V    |  |
| $V_{REF}$        | Reference voltage, RE                                       | F                                      | I <sub>ref</sub> = -500 μA, T <sub>A</sub> = 25°C                  | 2.48                  | 2.53 | 2.58  | V    |  |
|                  |                                                             | TL7702B                                |                                                                    | 2.505                 | 2.53 | 2.555 |      |  |
|                  | TL7705B                                                     | T <sub>A</sub> = 25°C                  | 4.5                                                                | 4.55                  | 4.6  |       |      |  |
| .,               | Negative-going input V <sub>IT</sub> threshold voltage at   | TL7733B                                |                                                                    | 3.03                  | 3.08 | 3.13  | \/   |  |
| $V_{IT-}$        | SENSE input                                                 | TL7702B                                |                                                                    | 2.48                  | 2.53 | 2.58  | V    |  |
|                  | ·                                                           | TL7705B                                | T <sub>A</sub> = full range <sup>(2)</sup>                         | 4.45                  | 4.55 | 4.65  |      |  |
|                  |                                                             | TL7733B                                |                                                                    | 3                     | 3.08 | 3.16  |      |  |
|                  |                                                             | TL7702B                                |                                                                    |                       | 10   |       |      |  |
| V <sub>HYS</sub> | Hysteresis, SENSE<br>(V <sub>IT+</sub> – V <sub>IT-</sub> ) | TL7705B                                | V <sub>CC</sub> = 3.6 V to 18 V, T <sub>A</sub> = 25°C             |                       | 30   |       | mV   |  |
|                  | (*11+ *11-/                                                 | TL7733B                                |                                                                    |                       | 10   |       |      |  |
| V <sub>RES</sub> | Power-up reset voltage                                      | e <sup>(3)</sup>                       | I <sub>OL</sub> at RESET = 2 mA, T <sub>A</sub> = 25°C             |                       |      | 1     | V    |  |
|                  | land a company                                              | RESIN                                  | V <sub>I</sub> = 0.4 V to V <sub>CC</sub>                          |                       |      | -10   |      |  |
| I <sub>I</sub>   | Input current                                               | SENSE, TL7702B                         | V <sub>I</sub> = V <sub>REF</sub> to 18 V                          | -0.1                  |      | -2    | μA   |  |
| I <sub>OH</sub>  | High-level output curre                                     | ent, RESET                             | V <sub>O</sub> = 18 V, see Figure 7-1                              |                       |      | 50    | μA   |  |
| I <sub>OL</sub>  | Low-level output curre                                      | nt, RESET                              | V <sub>O</sub> = 0 V, see Figure 7-1                               |                       |      | -50   | μA   |  |
|                  | Cumply augrent                                              | V <sub>SENSE</sub> = 15 V, RESIN ≥ 2 V |                                                                    |                       | 1.8  | 3     | m Λ  |  |
| I <sub>CC</sub>  | Supply current                                              |                                        | V <sub>CC</sub> = 18 V, T <sub>A</sub> = full range <sup>(2)</sup> |                       | 3.5  | mA    |      |  |

- (1) All electrical characteristics are measured with 0.1-µF capacitors connected at REF, CT, and VCC to GND.
- (2) Full range is  $0^{\circ}$ C to  $70^{\circ}$ C for the C-suffix devices,  $-40^{\circ}$ C to  $85^{\circ}$ C for the I-suffix devices, and  $-40^{\circ}$ C to  $125^{\circ}$ C for the Q-suffix device.
- (3) This is the lowest voltage at which  $\overline{\text{RESET}}$  becomes active.

#### 6.6 Switching Characteristics: TL77xxBC, TL77xxBI, and TL7705BQ

 $V_{CC}$  = 5 V,  $C_T$  open,  $T_A$  = 25°C, over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                                      | FROM (INPUT) | TO (OUTPUT)           | TEST CONDITIONS                            | MIN | TYP | MAX | UNIT |
|------------------|----------------------------------------------------------------|--------------|-----------------------|--------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> | Propagation delay time from low-<br>level to high-level output | RESIN        | RESET                 | See , Figure 6-1<br>Figure 6-2, Figure 7-1 |     | 270 | 500 | ns   |
| t <sub>PHL</sub> | Propagation delay time from high-<br>level to low-level output | RESIN        | RESET                 | See Figure 6-1,<br>Figure 6-2, Figure 7-2  |     | 270 | 500 | ns   |
|                  | Effective pulse duration                                       | RESIN        | See Figure 7-3,Figure |                                            |     | 150 |     | ns   |
| I <sub>W</sub>   | Effective pulse duration                                       | SENSE        |                       | 7-4                                        |     | 100 |     | 115  |
|                  | Rise time                                                      |              | RESET                 | See Figure 6-1,                            |     |     | 75  | ne   |
| ۲r               | Nise time                                                      |              | RESET                 | Figure 7-1, Figure 7-2                     |     | 75  | 150 | ns   |
|                  | Fall time                                                      |              | RESET                 | See Figure 6-1,                            |     | 150 | 200 | no   |
| t <sub>f</sub>   | rali uille                                                     |              | RESET                 | Figure 7-1, Figure 7-2                     |     |     | 50  | ns   |



## **6.7 Timing Diagrams**



Figure 6-1. TL7702B, TL7705B, and TL7733B Timing Diagram



Figure 6-2.  $\mathbf{V}_{\text{IT}}$  and  $\mathbf{V}_{\text{RES}}$  Timing Diagram



## **6.8 Typical Characteristics**





#### 7 Parameter Measurement Information



RESET OUTPUT CONFIGURATION

Copyright © 2016, Texas Instruments Incorporated

- A. For  $I_{OL}$  and  $I_{OH},$   $R_L$  = 10 k $\Omega.$  For all switching characteristics,  $R_L$  = 511  $\Omega.$
- B. This figure includes jig and probe capacitance.

Figure 7-1. RESET Output Configuration



RESET OUTPUT CONFIGURATION

Copyright © 2016, Texas Instruments Incorporated

- A. For  $I_{OL}$  and  $I_{OH},\,R_L$  = 10 k $\Omega.$  For all switching characteristics,  $R_L$  = 511  $\Omega.$
- B. This figure includes jig and probe capacitance.

Figure 7-2. RESET Output Configuration



Figure 7-3. Input Pulse Definition RESIN



Figure 7-4. Input Pulse Definition SENSE



#### **8 Detailed Description**

#### 8.1 Overview

The TL7702B, TL7705B, and TL7733B are integrated-circuit supply-voltage supervisors designed for use as reset controllers in microcomputer and microprocessor systems. The supply-voltage supervisor monitors the supply for undervoltage conditions at the SENSE input. During power up, the  $\overline{RESET}$  output becomes active (low) when  $V_{CC}$  attains a value approaching 1 V. As  $V_{CC}$  approaches 3 V (assuming that SENSE is above  $V_{T+}$ ), the delay-timer function activates a time delay, after which outputs  $\overline{RESET}$  and RESET go inactive (high and low, respectively). When an undervoltage condition occurs during normal operation, outputs  $\overline{RESET}$  and RESET go active. To ensure that a complete reset occurs, the reset outputs remain active for a time delay after the voltage at the SENSE input exceeds the positive-going threshold value. The time delay is determined by the value of the external capacitor  $C_T$ :  $t_d \approx 2.6 \times 10^4 \times C_T$ , where  $C_T$  is in farads (F) and  $t_d$  is in seconds (s).

An external capacitor (typically 0.1  $\mu$ F) must be connected to REF to reduce the influence of fast transients in the supply voltage.

#### 8.2 Functional Block Diagram

The functional block diagram is shown for illustrative purposes only; the actual circuit includes a trimming network to adjust the reference voltage and sense-comparator trip point.



Copyright © 2016, Texas Instruments Incorporated



#### 8.3 Feature Description

#### 8.3.1 Wide Supply-Voltage Range

The TL77xxB family operates using a wide supply voltage from 3.6 V to 18 V.

#### 8.3.2 Adjustable Pulse Duration

The CT pin enables the ability to set a user-defined time delay in order to ensure that the fault condition is recognized. The external capacitor charges based on an internal current source until the voltage at the CT pin exceeds that of the internal reference voltage.

The time delay is determined by the value of the external capacitor  $C_T$ :  $t_d \approx 2.6 \times 10^4 \times C_T$ , where  $C_T$  is in farads (F) and  $t_d$  is in seconds (s).

The current source to charge the timing capacitor varies ±15%. Reference Voltage 2 is approximately 1.8 V and varies approximately ±5%. Once the timing capacitor charges, it discharges to about 0.6 V, not completely to 0 V.

#### 8.4 Device Functional Modes

Figure 8-1 displays how the RESET and  $\overline{RESET}$  output pins respond to the change in the the SENSE and  $\overline{RESIN}$  input pins. When the  $\overline{RESIN}$  pin is high, the RESET outputs are able to respond to a drop in the supply voltage at the SENSE pin. When the RESIN pin is low, the RESET and  $\overline{RESET}$  pins are set HIGH and LOW respectively.



Figure 8-1. TL77xxB RESET and RESET Response and Timing

#### 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

Figure 9-1 shows an application where the TL7705B device is being used to sense the voltage supply for a microcontroller that is supplied with 5 V. If the voltage supply drops below the threshold voltage, the RESET pin is pulled LOW, signaling the microcontroller to reset.

#### 9.2 Typical Application



Figure 9-1. Reset Controller Schematic for a Microprocessor

#### 9.2.1 Design Requirements

The external components required include the decoupling capacitor for the REF pin and the timing capacitor for the CT pin. Additionally, because the RESET output is open collector, a pullup resistor is required to ensure the correct HIGH level for the microcontroller RESET pin.

#### 9.2.2 Detailed Design Procedure

TI recommends pullup and pulldown resistors of 10 k $\Omega$ .

To achieve a 2.6 ms time delay, use  $C_T = 0.1 \mu F$ .

Both outputs of the TL770xB must be terminated with similar value resistors, even when only one is being used. This prevents unwanted plateauing in either output waveform during switching, which may be interpreted as an undefined state or delay system reset

12



## 9.2.3 Application Curve



Figure 9-2. TL7705B Threshold Voltage vs Temperature



#### 10 Power Supply Recommendations



Figure 10-1. System Reset Controller With Undervoltage Sensing

When the TL770xB SENSE terminal is used to monitor  $V_{CC}$ , TI recommends a current-limiting resistor in series with  $C_T$ . During normal operation, the timing capacitor is charged by the onboard current source to approximately  $V_{CC}$  or an internal voltage clamp ( $\approx$ 7.1-V Zener), whichever is less. When the circuit then is subjected to an undervoltage condition during which  $V_{CC}$  is rapidly slewed down, the voltage on CT exceeds that on  $V_{CC}$ . This forward biases a secondary path internally, which falsely activates the outputs. A fault is indicated when  $V_{CC}$  drops below  $V_{(CT)}$ , not when  $V_{SENSE}$  falls below  $V_{T-}$ .

Adding the external resistor, R<sub>T</sub>, prevents false triggering. Its value is calculated as follows:

$$(V_{(CT)} - V_{T-}) / R_T$$
 (1)

where

- $V_{(CT)} = V_{CC}$  or 7.1 V, whichever is less
- $V_{T_{-}} = 4.55 \text{ V (nom)}$
- R<sub>T</sub> = value of series resistor required

For  $V_{CC} = 5 \text{ V}$ 

$$(5 - 4.55) / R_T < 1 \text{ mA}$$
 (2)

Therefore,

$$R_T > 450 \Omega$$
 (3)

Using a 20%-tolerance resistor,  $R_T$  should be greater than 560  $\Omega$ .

Adding this series resistor changes the duration of the reset pulse by no more than 10%.  $R_T$  extends the discharge of  $C_T$ , but also skews the  $V_{(CT)}$  threshold. These effects tend to cancel one another. The precise percentage change can be derived theoretically, but the equation is complicated by this interaction and is dependent upon the duration of the supply-voltage fault condition.

Both outputs of the TL770xB must be terminated with similar value resistors, even when only one is being used. This prevents unwanted plateauing in either output waveform during switching, which may be interpreted as an undefined state or delay system reset.

# 11 Layout

## 11.1 Layout Guidelines

Figure 11-1 shows an example layout for the TL7705B device. As the RESET and RESET pins are open collector outputs, place pullup and pulldown resistors on the RESET and RESET pins respectively. A capacitor must be placed on the REF pin to stabilize the reference. This can help to prevent false triggering if noise couples into the reference.

## 11.2 Layout Example



Figure 11-1. TL7705B Layout Example



# 12 Device and Documentation Support

#### 12.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 12-1. Related Links

| PARTS   | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS |            | SUPPORT & COMMUNITY |
|---------|----------------|--------------|---------------------|------------|---------------------|
| TL7702B | Click here     | Click here   | Click here          | Click here | Click here          |
| TL7705B | Click here     | Click here   | Click here          | Click here | Click here          |
| TL7733B | Click here     | Click here   | Click here          | Click here | Click here          |

## 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossarv

**TI Glossary** 

This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





www.ti.com

14-Oct-2022

## **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| TL7702BCD        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | 0 to 70      | 7702BC               | Samples |
| TL7702BCDR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | 0 to 70      | 7702BC               | Samples |
| TL7702BCDRE4     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | 0 to 70      | 7702BC               | Samples |
| TL7702BCDRG4     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | 0 to 70      | 7702BC               | Samples |
| TL7702BCP        | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | 0 to 70      | TL7702BCP            | Samples |
| TL7702BID        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | 7702BI               | Samples |
| TL7702BIDR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | 7702BI               | Samples |
| TL7702BIP        | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | -40 to 85    | TL7702BIP            | Samples |
| TL7705BCD        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | 7705BC               | Samples |
| TL7705BCDR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | 7705BC               | Samples |
| TL7705BCDRE4     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | 7705BC               | Samples |
| TL7705BCDRG4     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | 7705BC               | Samples |
| TL7705BCP        | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | 0 to 70      | TL7705BCP            | Samples |
| TL7705BID        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 7705BI               | Samples |
| TL7705BIDE4      | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 7705BI               | Samples |
| TL7705BIDR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 7705BI               | Samples |
| TL7705BIP        | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | -40 to 85    | TL7705BIP            | Samples |
| TL7705BQD        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | 7705BQ               | Samples |
| TL7705BQDG4      | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | 7705BQ               | Samples |
| TL7705BQDR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | 7705BQ               | Samples |





www.ti.com 14-Oct-2022

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TL7705BQDRG4     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 7705BQ                  | Samples |
| TL7733BCD        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 7733BC                  | Samples |
| TL7733BCDE4      | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 7733BC                  | Samples |
| TL7733BCDG4      | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 7733BC                  | Samples |
| TL7733BCDR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 7733BC                  | Samples |
| TL7733BCDRE4     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 7733BC                  | Samples |
| TL7733BCP        | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL7733BCP               | Samples |
| TL7733BID        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 7733BI                  | Samples |
| TL7733BIDG4      | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 7733BI                  | Samples |
| TL7733BIDR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 7733BI                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 14-Oct-2022

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 9-Aug-2022

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TL7702BCDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL7702BIDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL7705BCDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL7705BIDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL7705BQDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL7705BQDRG4 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL7733BCDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL7733BIDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com 9-Aug-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TL7702BCDR   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TL7702BIDR   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TL7705BCDR   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TL7705BIDR   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TL7705BQDR   | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| TL7705BQDRG4 | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| TL7733BCDR   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TL7733BIDR   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |



www.ti.com 9-Aug-2022

#### **TUBE**



\*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TL7702BCD   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL7702BCP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL7702BID   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL7702BIP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL7705BCD   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL7705BCP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL7705BID   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL7705BIDE4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL7705BIP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL7705BQD   | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TL7705BQDG4 | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TL7733BCD   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL7733BCDE4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL7733BCDG4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL7733BCP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL7733BID   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL7733BIDG4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |

# **PACKAGE OUTLINE**

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated