SGDS022A - FEBRUARY 2002 - REVISED APRIL 2008

- Qualified for Automotive Applications
- EPIC<sup>™</sup> (Enhanced-Performance Implanted CMOS) Process
- Inputs Are TTL-Voltage Compatible
- Designed Specifically for High-Speed Memory Decoders and Data-Transmission Systems
- Incorporates Three Enable Inputs to Simplify Cascading and/or Data Reception
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds 2000 V Per MIL-STD-833, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)

| D OR PW PACKAGE<br>(TOP VIEW)                                |                                      |   |                                             |                                                     |  |  |  |  |  |  |
|--------------------------------------------------------------|--------------------------------------|---|---------------------------------------------|-----------------------------------------------------|--|--|--|--|--|--|
| A [<br>B [<br>C [<br>G2A [<br>G2B [<br>G1 [<br>Y7 [<br>GND ] | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | υ | 16<br>15<br>14<br>13<br>12<br>11<br>10<br>9 | Vcc<br>Y0<br>Y1<br>Y2<br>Y3<br>Y3<br>Y4<br>Y5<br>Y6 |  |  |  |  |  |  |
|                                                              |                                      |   |                                             |                                                     |  |  |  |  |  |  |

#### description

The SN74AHCT138Q 3-line to 8-line decoder/demultiplexer is designed to be used in high-performance memory-decoding and data-routing applications that require very short propagation-delay times. In high-performance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.

The conditions at the binary-select inputs and the three enable inputs select one of eight output lines. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.

| TA             | PACKA                    | AGE‡          | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |  |  |
|----------------|--------------------------|---------------|--------------------------|---------------------|--|--|
| -40°C to 125°C | SOIC – D                 | Tape and reel | SN74AHCT138QDRQ1         | AHCT138Q            |  |  |
| -40°C 10 125°C | TSSOP – PW Tape and reel |               | SN74AHCT138QPWRQ1        | HB138Q              |  |  |

#### **ORDERING INFORMATION<sup>†</sup>**

<sup>+</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at http://www.ti.com.

<sup>‡</sup> Package drawings, thermal data, and symbolization are available at http://www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2008, Texas Instruments Incorporated

SGDS022A - FEBRUARY 2002 - REVISED APRIL 2008

| _   |          |      | _   |         | F   | UNCTIO  | N TABL | E  |    |    |    |    |    |
|-----|----------|------|-----|---------|-----|---------|--------|----|----|----|----|----|----|
| ENA | ABLE INF | PUTS | SEL | ECT INP | UTS | OUTPUTS |        |    |    |    |    |    |    |
| G1  | G2A      | G2B  | С   | В       | Α   | Y0      | Y1     | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 |
| Х   | Н        | Х    | Х   | Х       | Х   | Н       | Н      | Н  | Н  | Н  | Н  | Н  | Н  |
| Х   | Х        | Н    | Х   | Х       | Х   | Н       | Н      | Н  | Н  | Н  | Н  | Н  | Н  |
| L   | Х        | Х    | Х   | Х       | Х   | Н       | Н      | Н  | Н  | Н  | Н  | Н  | Н  |
| н   | L        | L    | L   | L       | L   | L       | Н      | Н  | Н  | Н  | Н  | Н  | Н  |
| н   | L        | L    | L   | L       | Н   | Н       | L      | Н  | Н  | Н  | Н  | Н  | Н  |
| н   | L        | L    | L   | Н       | L   | Н       | Н      | L  | Н  | Н  | Н  | Н  | Н  |
| н   | L        | L    | L   | Н       | Н   | н       | Н      | Н  | L  | Н  | Н  | Н  | н  |
| н   | L        | L    | н   | L       | L   | н       | Н      | Н  | Н  | L  | Н  | Н  | н  |
| н   | L        | L    | н   | L       | Н   | н       | Н      | Н  | Н  | Н  | L  | Н  | н  |
| н   | L        | L    | н   | Н       | L   | н       | Н      | Н  | Н  | Н  | Н  | L  | Н  |
| Н   | L        | L    | Н   | Н       | Н   | Н       | Н      | Н  | Н  | Н  | Н  | Н  | L  |

logic symbols (alternatives)<sup>†</sup>



<sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



SGDS022A - FEBRUARY 2002 - REVISED APRIL 2008

#### logic diagram (positive logic)



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                                           | –0.5 V to 7 V                      |
|-------------------------------------------------------------------------------------------------|------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                                |                                    |
| Output voltage range, VO (see Note 1)                                                           | -0.5  V to V <sub>CC</sub> + 0.5 V |
| Input clamp current, $I_{IK}$ (V <sub>I</sub> < 0)                                              |                                    |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±20 mA                             |
| Continuous output current, $I_O (V_O = 0 \text{ to } V_{CC})$                                   | ±25 mA                             |
| Continuous current through V <sub>CC</sub> or GND                                               | ±75 mA                             |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): D package                                |                                    |
| PW package .                                                                                    |                                    |
| Storage temperature range, T <sub>stg</sub>                                                     | –65°C to 150°C                     |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51-7.



SGDS022A - FEBRUARY 2002 - REVISED APRIL 2008

#### recommended operating conditions (see Note 3)

|                       |                                    | MIN | MAX | UNIT |
|-----------------------|------------------------------------|-----|-----|------|
| VCC                   | Supply voltage                     | 4.5 | 5.5 | V    |
| VIH                   | High-level input voltage           | 2   |     | V    |
| VIL                   | Low-level input voltage            |     | 0.8 | V    |
| VI                    | Input voltage                      | 0   | 5.5 | V    |
| VO                    | Output voltage                     | 0   | VCC | V    |
| ЮН                    | High-level output current          |     | -8  | mA   |
| IOL                   | Low-level output current           |     | 8   | mA   |
| $\Delta t / \Delta v$ | Input transition rise or fall rate |     | 20  | ns/V |
| Т <sub>А</sub>        | Operating free-air temperature     | -40 | 125 | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETER         | TEST CONDITIONS                                            | N            | T,   | <b>₄ = 25°C</b> | ;    |     |     |      |
|-------------------|------------------------------------------------------------|--------------|------|-----------------|------|-----|-----|------|
| PARAMETER         | TEST CONDITIONS                                            | VCC          | MIN  | TYP             | MAX  | MIN | MAX | UNIT |
|                   | I <sub>OH</sub> = -50 μA                                   | 45.1         | 4.4  | 4.5             |      | 4.4 |     |      |
| VOH               | $I_{OH} = -8 \text{ mA}$                                   | 4.5 V        | 3.94 |                 |      | 3.8 |     | V    |
|                   | I <sub>OL</sub> = 50 μA                                    | 4514         |      |                 | 0.1  |     | 0.1 | V    |
| V <sub>OL</sub>   | I <sub>OL</sub> = 8 mA                                     | 4.5 V        |      |                 | 0.36 |     | 0.5 | V    |
| lj                | $V_{I} = 5.5 V \text{ or GND}$                             | 0 V to 5.5 V |      |                 | ±0.1 |     | ±1  | μΑ   |
| ICC               | $V_{I} = V_{CC} \text{ or GND},$ $I_{O} = 0$               | 5.5 V        |      |                 | 4    |     | 40  | μΑ   |
| ∆ICC <sup>†</sup> | One input at 3.4 V, Other inputs at V <sub>CC</sub> or GND | 5.5 V        |      |                 | 1.35 |     | 1.5 | mA   |
| Ci                | $V_I = V_{CC}$ or GND                                      | 5 V          |      | 2               | 10   |     |     | pF   |

<sup>†</sup> This is the increase in supply current for each input at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

|                  | FROM     | то       | LOAD                   | Τį | ן = 25°C | ;    |     |      |      |
|------------------|----------|----------|------------------------|----|----------|------|-----|------|------|
| PARAMETER        | (INPUT)  | (OUTPUT) | IT) CAPACITANCE        |    | TYP      | MAX  | MIN | MAX  | UNIT |
| <sup>t</sup> PLH |          | A        | 0 45 -5                |    | 7.6      | 10.4 | 1   | 12   |      |
| <sup>t</sup> PHL | A, B, C  | Any Y    | C <sub>L</sub> = 15 pF |    | 7.6      | 10.4 | 1   | 12   | ns   |
| <sup>t</sup> PLH | 04       | A        | 0.45.45                |    | 6.6      | 9.1  | 1   | 10.5 |      |
| <sup>t</sup> PHL | G1       | Any Y    | C <sub>L</sub> = 15 pF |    | 6.6      | 9.1  | 1   | 10.5 | ns   |
| <sup>t</sup> PLH | <u> </u> | A        | 0. 45 - 5              |    | 7        | 9.6  | 1   | 11   |      |
| <sup>t</sup> PHL | GZA, GZB | Any Y    | C <sub>L</sub> = 15 pF |    | 7        | 9.6  | 1   | 11   | ns   |
| <sup>t</sup> PLH |          | A.m      |                        |    | 8.1      | 11.4 | 1   | 13   |      |
| <sup>t</sup> PHL | A, B, C  | Any Y    | C <sub>L</sub> = 50 pF |    | 8.1      | 11.4 | 1   | 13   | ns   |
| <sup>t</sup> PLH | G1       | Any V    | C. 50 pF               |    | 7.1      | 10.1 | 1   | 11.5 |      |
| <sup>t</sup> PHL | GI       | Any Y    | C <sub>L</sub> = 50 pF |    | 7.1      | 10.1 | 1   | 11.5 | ns   |
| <sup>t</sup> PLH | G2A, G2B | Any Y    | C <sub>I</sub> = 50 pF |    | 7.5      | 10.6 | 1   | 12   | ns   |
| <sup>t</sup> PHL | GZA, GZD |          | CL = 50 pF             |    | 7.5      | 10.6 | 1   | 12   | 115  |



SGDS022A - FEBRUARY 2002 - REVISED APRIL 2008



PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>Q</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  3 ns, t<sub>f</sub>  $\leq$  3 ns.

D. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



SGDS022A - FEBRUARY 2002 - REVISED APRIL 2008





Figure 2. 24-Bit Decoding Scheme



SGDS022A - FEBRUARY 2002 - REVISED APRIL 2008



Figure 3. 32-Bit Decoding Scheme





10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| CAHCT138QPWRG4Q1 | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HB138Q                  | Samples |
| SN74AHCT138QDRQ1 | ACTIVE        | SOIC         | D                  | 16   | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | AHCT138Q                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020



Texas

STRUMENTS

www.ti.com

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| CAHCT138QPWRG4Q1            | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CAHCT138QPWRG4Q1 | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

# D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **PW0016A**



# **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated