

## **FEATURES**

| •   | Controlled Baseline                                                                                                      | D                                            | GG PAC   | KACE                 |
|-----|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------|----------------------|
|     | <ul> <li>One Assembly Site</li> </ul>                                                                                    |                                              | TOP VI   |                      |
|     | - One Test Site                                                                                                          | I                                            | <u> </u> |                      |
|     | <ul> <li>One Fabrication Site</li> </ul>                                                                                 | GND [                                        | •        | 56 CDE2              |
| •   | Extended Temperature Performance of –55°C                                                                                | BSR [                                        |          | 55 CDE1              |
|     | to 125°C                                                                                                                 |                                              |          | 54 CDE0              |
| •   | Enhanced Diminishing Manufacturing Sources                                                                               |                                              |          | 53 9B+               |
|     | (DMS) Support                                                                                                            | 1DE/RE [<br>2A [                             | 5        | 52 9B-<br>51 8B+     |
| •   | Enhanced Product-Change Notification                                                                                     | 9                                            | 6<br>7   | 50 8B-               |
| •   | Qualification Pedigree (1)                                                                                               | 3A [                                         |          | 49 7B+               |
| •   | Designed to Operate at up to 20 Million Data                                                                             |                                              | 9        | 48 7B-               |
|     | Transfers per Second (Fast-20 SCSI)                                                                                      | 4A 🛛                                         | 10       | 47 🛛 6B+             |
| •   | Nine Differential Channels for the Data and                                                                              | 4DE/RE                                       | 11       | 46 🛛 6B –            |
|     | Control Paths of the Small Computer Systems                                                                              | V <sub>CC</sub> [                            |          | 45 V <sub>CC</sub>   |
|     | Interface (SCSI) and Intelligent Peripheral                                                                              | GND                                          |          | 44 🛛 GND             |
|     | Interface (IPI)                                                                                                          | GND [                                        |          | 43 GND               |
| ٠   | SN75976A Packaged in Thin Shrink                                                                                         |                                              |          | 42 GND               |
|     | Small-Outline Package with 20-Mil Terminal                                                                               | GND<br>GND                                   |          | 41 GND<br>40 GND     |
|     | Pitch (DGG)                                                                                                              |                                              |          | 39 V <sub>CC</sub>   |
| ٠   | Two Skew Limits Available                                                                                                | νος μ<br>5Α Γ                                | 19       | 38 5B+               |
| ٠   | ESD Protection on Bus Terminals Exceeds                                                                                  | 5DE/RE                                       |          | 37 5B-               |
|     | 12 kV                                                                                                                    | 6A [                                         | 21       | 36 4B+               |
| ٠   | Low Disabled Supply Current 8 mA Typical                                                                                 | 6DE/RE                                       | 22       | 35 🛛 4B –            |
| ٠   | Thermal Shutdown Protection                                                                                              | 7A [                                         | 23       | 34 3B+               |
| ٠   | Positive and Negative Current Limiting                                                                                   | 7DE/RE                                       | 24       | 33 3B-               |
| ٠   | Power-Up/Down Glitch Protection                                                                                          | 8A                                           | 25       | 32 2B+               |
| (1) |                                                                                                                          | 8DE/RE                                       | 26       | 31 2B-               |
|     | industry standards to ensure reliable operation over an<br>extended temperature range. This includes, but is not limited | 9A [<br>9DE/RE [                             | 27<br>28 | 30 ] 1B+<br>29 ] 1B- |
|     | to, Highly Accelerated Stress Test (HAST) or biased 85/85,                                                               |                                              | 20       |                      |
|     | temperature cycle, autoclave or unbiased HAST,<br>electromigration, bond intermetallic life, and mold compound           | Terminale 12 through a                       | 17 and 4 | Othrough 11          |
|     | life. Such qualification testing should not be viewed as                                                                 | Terminals 13 through '<br>nected together to |          |                      |

Terminals 13 through 17 and 40 through 44 are connected together to the package lead frame and signal ground.

# **DESCRIPTION/ORDERING INFORMATION**

justifying use of this component beyond specified

performance and environmental limits.

The SN75976A is an improved replacement for the industry's first 9-channel 485 transceiver – the SN75LBC976. The A version offers improved switching performance, a smaller package, and higher ESD protection. The SN75976A is offered in two versions. The '976A2 skew limits of 4 ns for the differential drivers and 5 ns for the differential receivers complies with the recommended skew budget of the Fast-20 SCSI standard for data transfer rates up to 20 million transfers per second. The '976A1 supports the Fast SCSI skew budget for 10 million transfers per second. The skew limit ensures that the propagation delay times, not only from channel-to-channel but from device-to-device, are closely matched for the tight skew budgets associated with high-speed parallel data buses.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



**DESCRIPTION/ORDERING INFORMATION (CONTINUED)** 

The patented thermal enhancements made to the 56-pin shrink small-outline package (SSOP) of the SN75976 have been applied to the new, thin shrink, small-outline package (TSSOP). The TSSOP package offers even less board area requirements than the SSOP while reducing the package height to 1 mm. This provides more board area and allows component mounting to both sides of the printed circuit boards for low-profile, space-restricted applications such as small form-factor hard disk drives.

In addition to speed improvements, the '976A can withstand electrostatic discharges exceeding 12 kV using the human-body model, and 600 V using the machine model of MIL-PRF-38535, Method 3015.7 on the RS-485 I/O terminals. This is six times the industry standard and provides protection from the noise that can be coupled into external cables. The other terminals of the device can withstand discharges exceeding 4 kV and 400 V respectively.

Each of the nine channels of the '976A typically meet or exceed the requirements of 485 (1983) and ISO 8482-1987/ TIA TR30.2 referenced by American National Standard of Information (ANSI) Systems, X3.131-1994 (SCSI-2) standard, X2.277-1996 (Fast-20 Parallel Interface), and the Intelligent Peripheral Interface Physical Layer-ANSI X3.129-1986 standard.

The SN75976A is characterized for operation over an ambient air temperature range of -55°C to 125°C.

| <b>.</b>       | SKEW<br>(ns                  |          | PACKAGE <sup>(2)(3)</sup> |  |  |
|----------------|------------------------------|----------|---------------------------|--|--|
| ι <sub>Α</sub> | T <sub>A</sub> DRIVER RECEIV | RECEIVER | TSSOP<br>(DGG)            |  |  |
| –55°C to 125°C | 55°C to 125°C 8 9            |          | SN75976A1MDGGREP          |  |  |

## **AVAILABLE OPTIONS**<sup>(1)</sup>

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

(3) The R suffix indicates taped and reeled packages.

2

SLLS878A-JANUARY 2008-REVISED FEBRUARY 2008

### **TERMINAL FUNCTIONS**

| TER                 | MINAL                                              | LOGIC  | I/O   | TERMINATION | DESCRIPTION                                                                                                                                                                                                     |
|---------------------|----------------------------------------------------|--------|-------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                | NO.                                                | LEVEL  | 1/0   | TERMINATION | DESCRIPTION                                                                                                                                                                                                     |
| 1A to 9A            | 4, 6, 8, 10,<br>19, 21, 23,<br>25, 27              | TTL    | I/O   | Pullup      | 1A to 9A carry data to and from the communication controller.                                                                                                                                                   |
| 1B– to<br>9B–       | 29, 31, 33,<br>35, 37, 46,<br>48, 50, 52           | RS-485 | I/O   | Pulldown    | 1B- to 9B- are the inverted data signals of the balanced pair to/from the bus.                                                                                                                                  |
| 1B+ to<br>9B+       | 30, 32, 34,<br>36, 38, 47,<br>49, 51, 53           | RS-485 | I/O   | Pullup      | 1B+ to 9B+ are the noninverted data signals of the balanced pair to/from the bus.                                                                                                                               |
| BSR                 | 2                                                  | TTL    | Input | Pullup      | BSR is the bit significant response. BSR disables receivers 1 through 8 and enables wired-OR drivers when BSR and DE/RE and CDE1 or CDE2 are high. Channel 9 is placed in a high-impedance state with BSR high. |
| CDE0                | 54                                                 | TTL    | Input | Pulldown    | CDE0 is the common driver enable 0. Its input signal enables all drivers when CDE0 and 1DE/RE – 9DE/RE are high.                                                                                                |
| CDE1                | 55                                                 | TTL    | Input | Pulldown    | CDE1 is the common driver enable 1. Its input signal enables drivers1 to 4 when CDE1 is high and BSR is low.                                                                                                    |
| CDE2                | 56                                                 | TTL    | Input | Pulldown    | CDE2 is the common driver enable 2. When CDE2 is high and BSR is low, drivers 5 to 8 are enabled.                                                                                                               |
| CRE                 | 3                                                  | TTL    | Input | Pullup      | CRE is the common receiver enable. When high, CRE disables receiver channels 5 to 9.                                                                                                                            |
| 1DE/RE to<br>9DE/RE | 5, 7, 9, 11,<br>20, 22, 24,<br>26, 28              | TTL    | Input | Pullup      | 1DE/RE–9DE/RE are direction controls that transmit data to the bus<br>when it and CDE0 are high. Data is received from the bus when<br>1DE/RE–9DE/RE and CRE and BSR are low and CDE1 and CDE2 are<br>low.      |
| GND                 | 1, 13, 14,<br>15, 16, 17,<br>40, 41, 42,<br>43, 44 | NA     | Power | NA          | GND is the circuit ground. All GND terminals except terminal 1 are physically tied to the die pad for improved thermal conductivity. <sup>(1)</sup>                                                             |
| V <sub>CC</sub>     | 12, 18, 39,<br>45                                  | NA     | Power | NA          | Supply voltage                                                                                                                                                                                                  |

(1) Terminal 1 must be connected to signal ground for proper operation.

SLLS878A-JANUARY 2008-REVISED FEBRUARY 2008



LOGIC DIAGRAM (POSITIVE LOGIC)



4

SLLS878A-JANUARY 2008-REVISED FEBRUARY 2008



## SCHEMATICS OF INPUTS AND OUTPUTS

SLLS878A-JANUARY 2008-REVISED FEBRUARY 2008

## Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                   |                                            | MIN  | MAX            | UNIT    |
|------------------|---------------------------------------------------|--------------------------------------------|------|----------------|---------|
| $V_{CC}$         | Supply voltage range <sup>(2)</sup>               |                                            | -0.3 | 6              | V       |
|                  | Bus voltage range                                 |                                            | -10  | 15             | V       |
|                  | Data I/O and control (A side) voltage range       |                                            | -0.3 | $V_{CC} + 0.5$ | V       |
| I <sub>O</sub>   | Receiver output current                           |                                            |      | ±40            | mA      |
|                  | Electrostatic discharge                           | B side and GND, Class 3, A: <sup>(3)</sup> |      | 12             | kV      |
|                  |                                                   | B side and GND, Class 3, $B^{(3)}$         |      | 400            | V       |
|                  |                                                   | All terminals, Class 3, A:                 |      | 4              | kV      |
|                  |                                                   | All terminals, Class 3, B:                 |      | 400            | V       |
| T <sub>stg</sub> | Storage temperature                               |                                            | -65  | 150            | °C      |
|                  | Continuous total power dissipation <sup>(4)</sup> |                                            |      | Internally     | Limited |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to the GND terminals.

(3) This absolute maximum rating is tested in accordance with MIL-STD-883, Method 3015.7.

(4) The maximum operating junction temperature is internally limited. Use the Dissipation Rating Table to operate below this temperature.

## **Dissipation Ratings**

| PACKAGE | T <sub>A</sub> ≤ 25°C | OPERATING FACTOR <sup>(1)</sup><br>ABOVE $T_A = 25^{\circ}C$ | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|---------|-----------------------|--------------------------------------------------------------|---------------------------------------|----------------------------------------|
| DGG     | 2500 mW               | 20 mW/°C                                                     | 1600 mW                               | _                                      |

(1) This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

## **Package Thermal Characteristics**

|                  | PARAMETER                              | TEST CONDITIONS                 | MIN | ΤΥΡ | MAX | UNIT |
|------------------|----------------------------------------|---------------------------------|-----|-----|-----|------|
| $R_{q\theta JA}$ | Junction-to-ambient thermal resistance | DGG, board-mounted, no air flow |     | 50  |     | °C/W |
| $R_{\thetaJC}$   | Junction-to-case thermal resistance    | DGG                             |     | 27  |     | °C/W |
| $T_{JS}$         | Thermal-shutdown junction temperature  |                                 |     | 165 |     | °C   |

6

IEXAS

SLLS878A-JANUARY 2008-REVISED FEBRUARY 2008



- A. See Datasheet for Absolute Maximum and Minimum Recommended Operating Conditions.
- B. Silicon Operating ife Design Goal is 10 years @105°C Junction Temperature (does not include package interconnect life).
- C. Enhanced Plastic Product Disclaimer Applies.
- D. Long-term high-temperature storage and/or extended use at maximum recommended operating conditions may result in a reduction of overall device life. See Chart for additional information on thermal derating. Electromigration failure mode applies to powered part, Kirkendall voiding failure mode is a function of temperature only.

#### Figure 1. SN75976A-EP Operating Life Derating Chart

### **Recommended Operating Conditions**

|                                                         |                                                         |                    | MIN  | NOM | MAX  | UNIT |  |
|---------------------------------------------------------|---------------------------------------------------------|--------------------|------|-----|------|------|--|
| V <sub>CC</sub>                                         | Supply voltage                                          |                    | 4.75 | 5   | 5.25 | V    |  |
| V <sub>IH</sub>                                         | High-level input voltage                                | Except nB+, nB-(1) | 2    |     |      | V    |  |
| V <sub>IL</sub>                                         | Low-level input voltage                                 | Except nB+, nB-(1) |      |     | 0.8  | V    |  |
| V <sub>O</sub> , V <sub>I</sub> ,<br>or V <sub>IC</sub> | Voltage at any bus terminal (separately or common-mode) | nB+ or nB–         |      |     | 12   | V    |  |
| or V <sub>IC</sub>                                      | voltage at any bus terminal (separately of common-mode) |                    |      |     | -7   | v    |  |
|                                                         | Lich lough output ourrent                               | Driver             |      |     | -60  |      |  |
| IOH                                                     | High-level output current                               | Receiver           |      |     | -8   | mA   |  |
|                                                         | Low lovel entruit entruit                               | Driver             |      |     | 60   |      |  |
| I <sub>OL</sub>                                         | Low-level output current                                | Receiver           |      |     | 8    | mA   |  |
| T <sub>A</sub>                                          | Operating free-air temperature                          | SN75976A           | -55  |     | 125  | °C   |  |

(1) n = 1 - 9

7

SLLS878A-JANUARY 2008-REVISED FEBRUARY 2008

## **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                                    |                                                      | TEST CONDITIONS  |                                            | MIN      | <b>TYP</b> <sup>(1)</sup> | MAX  | UNIT |  |
|------------------|--------------------------------------------------------------|------------------------------------------------------|------------------|--------------------------------------------|----------|---------------------------|------|------|--|
|                  |                                                              | S1 to A,                                             | $V_{T} = 5 V,$   | See Figure 2                               | 0.7      |                           |      | -    |  |
| V <sub>ODH</sub> | Driver differential high-level output voltage                | S1 to B,<br>See Figure 1                             |                  | $V_T = 5 V$ ,                              | 0.7      |                           |      | V    |  |
|                  |                                                              | S1 to A,<br>T <sub>C</sub> ≥ 25°C                    |                  | V <sub>T</sub> = 5 V,<br>See Figure 2      | 0.7      | -1.4                      |      |      |  |
| V <sub>ODL</sub> | Driver differential low-level output voltage                 | S1 to B,                                             | $V_T = 5 V$ ,    | See Figure 2                               | 0.7      | -1.8                      |      | V    |  |
|                  |                                                              | S1 to A,<br>See Figure 1                             |                  | $V_T = 5 V$ ,                              | -0.8     | -1.4                      |      |      |  |
| V <sub>OH</sub>  | High-level output voltage                                    | A side,<br>I <sub>OH</sub> = –8 mA                   |                  | V <sub>ID</sub> = 200 mV,<br>See Figure 4  | 4        | 4.5                       |      | V    |  |
| 011              | 5 1 5                                                        | B side,                                              | $V_T = 5 V$ ,    | See Figure 2                               |          | 3                         |      |      |  |
| V <sub>OL</sub>  | Low-level output voltage                                     | A side,<br>I <sub>OH</sub> = 8 mA                    |                  | V <sub>ID</sub> = -200 mV,<br>See Figure 4 |          | 0.6                       | 0.8  | v    |  |
|                  |                                                              | A side,                                              | $V_T = 5 V$ ,    | See Figure 2                               |          | 1                         |      |      |  |
| V <sub>IT+</sub> | Receiver positive-going differential input threshold voltage | I <sub>OH</sub> = -8 mA,                             |                  | See Figure 4                               |          |                           | 0.2  | V    |  |
| V <sub>IT-</sub> | Receiver negative-going differential input threshold voltage | I <sub>OL</sub> = 8 mA,                              |                  | See Figure 4                               |          |                           | -0.2 | V    |  |
| V <sub>hys</sub> | Receiver input hysteresis $(V_{IT+} - V_{IT-})$              | V <sub>CC</sub> = 5 V,                               |                  | $T_A = 25^{\circ}C$                        | 24       | 45                        |      | mV   |  |
|                  | Bus input current                                            | V <sub>IH</sub> = 12 V,                              | $V_{CC} = 5 V,$  | Other input at 0 V                         |          | 0.4                       | 1    |      |  |
|                  |                                                              | V <sub>IH</sub> = 12 V,                              | $V_{CC} = 0,$    | Other input at 0 V                         |          | 0.5                       | 1    | mA   |  |
| l <sub>l</sub>   |                                                              | $V_{IH} = -7 V$ ,                                    | $V_{CC} = 5 V$ , | Other input at 0 V                         |          | -0.4                      | -0.8 | шл   |  |
|                  |                                                              | $V_{IH} = -7 V$ ,                                    | $V_{CC} = 0,$    | Other input at 0 V                         |          | -0.3                      | -0.8 | l    |  |
| 1                | Lligh lovel input ourrent                                    | A, BSR, DE/RE, and $\overline{CRE}$ , $V_{IH} = 2 V$ |                  |                                            |          | -100                      |      |      |  |
| IH               | High-level input current                                     | CDE0, CDE1, a                                        | and CDE2,        | $V_{IH} = 2V$                              |          |                           | 100  | μA   |  |
| 1                |                                                              | A, BSR, DE/RE                                        | , and CRE,       | $V_{IL} = 0.8 V$                           |          |                           | -100 |      |  |
| IL               | Low-level input current                                      | CDE1, CDE1, a                                        | and CDE2,        | $V_{IL} = 0.8 V$                           |          |                           | 100  | μA   |  |
| os               | Short circuit output current                                 | nB+ or nB–                                           |                  |                                            |          |                           | ±260 | mA   |  |
| I                | High impedance state output ourrent                          | А                                                    |                  |                                            | Se       | e I <sub>IH</sub> and I   | IL   |      |  |
| ΟZ               | High-impedance-state output current                          | nB+ or nB–                                           |                  |                                            |          | See I <sub>I</sub>        |      |      |  |
|                  |                                                              | Disabled                                             |                  |                                            |          |                           | 10   |      |  |
| lcc              | Supply current                                               | All drivers enabled, no load                         |                  |                                            | 60<br>45 |                           |      | mA   |  |
|                  |                                                              | All receivers enabled, no load                       |                  |                                            |          |                           |      |      |  |
| Co               | Output capacitance                                           | nB+ or nB- to                                        | GND              |                                            |          | 18                        |      | pF   |  |
| <u> </u>         | Power discipation canacitance <sup>(2)</sup>                 | Receiver                                             |                  |                                            |          | 40                        |      | pF   |  |
| C <sub>pd</sub>  | Power dissipation capacitance <sup>(2)</sup>                 | Driver                                               |                  |                                            | 100      |                           | рг   |      |  |

## **Driver Switching Characteristics**

over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                                                                             | TEST C | ONDITIONS        | MIN                 | TYP <sup>(1)</sup> | MAX | UNIT |    |
|----------------------|---------------------------------------------------------------------------------------|--------|------------------|---------------------|--------------------|-----|------|----|
| t <sub>pd</sub>      | Propagation delay time, t <sub>PHL</sub> or t <sub>PLH</sub><br>(see Figures 2 and 3) | '976A1 | $V_{CC} = 5 V$ , | $T_A = 25^{\circ}C$ |                    |     | 15   | ns |
| t <sub>sk(lim)</sub> | Skew limit, maximum $t_{pd}$ – minimum $t_{pd}$ <sup>(2)</sup>                        | '976A1 |                  |                     |                    |     | 8    | ns |
| t <sub>sk(p)</sub>   | Pulse skew,  t <sub>PHL</sub> – t <sub>PLH</sub>                                      |        |                  |                     |                    |     | 4    | ns |

(1)

All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C. This parameter is applicable at one  $V_{CC}$  and operating temperature within the recommended operating conditions and to any two (2)devices.



SLLS878A-JANUARY 2008-REVISED FEBRUARY 2008

## **Driver Switching Characteristics (continued)**

over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                                                   | TEST                  | CONDITIONS   | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|------------------|-------------------------------------------------------------|-----------------------|--------------|-----|--------------------|-----|------|
| t <sub>f</sub>   | Fall time                                                   | S1 to B,              | See Figure 3 |     | 4                  |     | ns   |
| t <sub>r</sub>   | Rise time                                                   | See Figure 3          |              |     | 8                  |     | ns   |
| t <sub>en</sub>  | Enable time, control inputs to active output                |                       |              |     |                    | 60  | ns   |
| t <sub>dis</sub> | Disable time, control inputs to high-impedance output       |                       |              |     |                    | 140 | ns   |
| t <sub>PHZ</sub> | Propagation delay time, high-level to high-impedance output |                       |              |     |                    | 120 | ns   |
| t <sub>PLZ</sub> | Propagation delay time, low-level to high-impedance output  |                       | C and Z      |     |                    | 120 | ns   |
| t <sub>PZH</sub> | Propagation delay time, high-impedance to high-level output | - See Figures 6 and 7 |              |     |                    | 60  | ns   |
| t <sub>PZL</sub> | Propagation delay time, high-impedance to low-level output  |                       |              |     |                    | 60  | ns   |

## **Receiver Switching Characteristics**

over recommended operating conditions (unless otherwise noted)

|                                                                              | PARAMETER                                                                             |                     | TEST C                 | ONDITIONS           | MIN TYP <sup>(1)</sup> | MAX | UNIT |
|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------|------------------------|---------------------|------------------------|-----|------|
| t <sub>pd</sub>                                                              | Propagation delay time, t <sub>PHL</sub> or t <sub>PLH</sub><br>(see Figures 4 and 5) | '976A1              | V <sub>CC</sub> = 5 V, | $T_A = 25^{\circ}C$ |                        | 19  | ns   |
| t <sub>sk(lim)</sub>                                                         | Skew limit, maximum $t_{pd}$ – minimum $t_{pd}$ <sup>(2)</sup>                        | '976A1              |                        |                     |                        | 9   | ns   |
| t <sub>sk(p)</sub>                                                           | Pulse skew,  t <sub>PHL</sub> – t <sub>PLH</sub>                                      |                     |                        |                     | 0.6                    | 4   | ns   |
| tt                                                                           | Transition time (t <sub>r</sub> or t <sub>f</sub> )                                   |                     | See Figure 5           |                     | 2                      |     | ns   |
| t <sub>en</sub>                                                              | Enable time, control inputs to active output                                          |                     |                        |                     |                        | 70  | ns   |
| t <sub>dis</sub>                                                             | Disable time, control inputs to high-impedar                                          | nce output          |                        |                     |                        | 80  | ns   |
| t <sub>PHZ</sub>                                                             | Propagation delay time, high-level to high-in output                                  | npedance            |                        |                     |                        | 80  | ns   |
| t <sub>PLZ</sub>                                                             | t <sub>PLZ</sub> Propagation delay time, low-level to high-impedance output           |                     |                        | and 0               |                        | 70  | ns   |
| t <sub>PZH</sub> Propagation delay time, high-impedance to high-level output |                                                                                       | See Figures 8 and 9 |                        | 70                  | ns                     |     |      |
| t <sub>PZL</sub>                                                             | Propagation delay time, high-impedance to output                                      | low-level           |                        |                     |                        | 70  | ns   |

(1) All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . (2) This parameter is applicable at one  $V_{CC}$  and operating temperature within the recommended operating conditions and to any two devices.

9



### PARAMETER MEASUREMENT INFORMATION



<sup>†</sup> CDE0 and DE/RE are at 2 V, BSR is at 0.8 V and, for the SN75976A only, all others are open. <sup>‡</sup> For the SN75976A only, all nine drivers are enabled, similarly loaded, and switching.

- A. All input pulses are supplied by a generator having the following characteristics:  $t_r \le 6$  ns,  $t_f \le 6$  ns, PRR  $\le 1$  MHz, duty cycle = 50%,  $Z_O = 50 \Omega$ .
- B. All resistances are in  $\Omega$  and ± 5%, unless otherwise indicated.
- C. All capacitances are in pF and  $\pm$  10%, unless otherwise indicated.
- D. All indicated voltages are  $\pm 10$  mV.

#### Figure 2. Driver Test Circuit, Currents, and Voltages



- A. All input pulses are supplied by a generator having the following characteristics:  $t_r \le 6$  ns,  $t_f \le 6$  ns, PRR  $\le 1$  MHz, duty cycle = 50%,  $Z_O = 50 \Omega$ .
- B. All resistances are in  $\Omega$  and ± 5%, unless otherwise indicated.
- C. All capacitances are in pF and  $\pm$  10%, unless otherwise indicated.
- D. All indicated voltages are  $\pm$  10 mV.

#### Figure 3. Driver Delay and Transition Time Test Waveforms



### PARAMETER MEASUREMENT INFORMATION (continued)



<sup>&</sup>lt;sup>†</sup> CDE0, CDE1, CDE2, BSR, CRE, and DE/RE at 0.8 V

- <sup>‡</sup> For the SN75976A only, all nine receivers are enabled and switching.
- A. All input pulses are supplied by a generator having the following characteristics:  $t_r \le 6$  ns,  $t_f \le 6$  ns, PRR  $\le 1$  MHz, duty cycle = 50%,  $Z_O = 50 \Omega$ .
- B. All resistances are in  $\Omega$  and ± 5%, unless otherwise indicated.
- C. All capacitances are in pF and  $\pm$  10%, unless otherwise indicated.
- D. All indicated voltages are ± 10 mV.

#### Figure 4. Receiver Propagation Delay and Transition Time Test Circuit



- A. All input pulses are supplied by a generator having the following characteristics:  $t_r \le 6$  ns,  $t_f \le 6$  ns, PRR  $\le 1$  MHz, duty cycle = 50%,  $Z_O = 50 \Omega$ .
- B. All resistances are in  $\Omega$  and ± 5%, unless otherwise indicated.
- C. All capacitances are in pF and  $\pm$  10%, unless otherwise indicated.
- D. All indicated voltages are ± 10 mV.

### Figure 5. Receiver Delay and Transition Time Waveforms



## PARAMETER MEASUREMENT INFORMATION (continued)



<sup>†</sup> Includes probe and jig capacitance in two places.

- A. All input pulses are supplied by a generator having the following characteristics:  $t_r \le 6$  ns,  $t_f \le 6$  ns, PRR  $\le 1$  MHz, duty cycle = 50%,  $Z_O = 50 \Omega$ .
- B. All resistances are in  $\Omega$  and  $\pm$  5%, unless otherwise indicated.
- C. All capacitances are in pF and  $\pm$  10%, unless otherwise indicated.
- D. All indicated voltages are ± 10 mV.

#### Figure 6. Driver Enable and Disable Time Test Circuit

|        |     | 5    |      |      |     |
|--------|-----|------|------|------|-----|
| DRIVER | BSR | CDE0 | CDE1 | CDE2 | CRE |
| 1 – 8  | Н   | Н    | L    | L    | Х   |
| 9      | L   | Н    | Н    | Н    | Н   |

Table 1. Enabling For Driver Enable and Disable Time



- A. All input pulses are supplied by a generator having the following characteristics:  $t_r \le 6$  ns,  $t_f \le 6$  ns, PRR  $\le 1$  MHz, duty cycle = 50%,  $Z_O = 50 \Omega$ .
- B. All resistances are in  $\Omega$  and ± 5%, unless otherwise indicated.
- C. All capacitances are in pF and  $\pm$  10%, unless otherwise indicated.
- D. All indicated voltages are  $\pm 10$  mV.

#### Figure 7. Driver Enable Time Waveforms



SLLS878A-JANUARY 2008-REVISED FEBRUARY 2008



- <sup>†</sup> CDE0 is high, CDE1, CDE2, BSR, and CRE are low and, for the SN75976A only, all others are open.
   <sup>‡</sup> Includes probe and jig capacitance.
- A. All input pulses are supplied by a generator having the following characteristics:  $t_r \le 6$  ns,  $t_f \le 6$  ns, PRR  $\le 1$  MHz, duty cycle = 50%,  $Z_O = 50 \Omega$ .
- B. All resistances are in  $\Omega$  and ± 5%, unless otherwise indicated.
- C. All capacitances are in pF and  $\pm$  10%, unless otherwise indicated.
- D. All indicated voltages are ± 10 mV.

### Figure 8. Receiver Enable and Disable Time Test Circuit



- A. All input pulses are supplied by a generator having the following characteristics:  $t_r \le 6$  ns,  $t_f \le 6$  ns, PRR  $\le 1$  MHz, duty cycle = 50%,  $Z_O = 50 \Omega$ .
- B. All resistances are in  $\Omega$  and ± 5%, unless otherwise indicated.
- C. All capacitances are in pF and  $\pm$  10%, unless otherwise indicated.
- D. All indicated voltages are ± 10 mV.

### Figure 9. Receiver Enable and Disable Time Waveforms

SLLS878A-JANUARY 2008-REVISED FEBRUARY 2008



EXAS

RUMENTS



SLLS878A-JANUARY 2008-REVISED FEBRUARY 2008







### **TYPICAL CHARACTERISTICS (continued)**



**APPLICATION INFORMATION** 

| Table 2. Typical Signal and Terminal Assignments <sup>(1)(2</sup> | Table 2 | ical Signal and Termi | inal Assignments <sup>(1)(2)</sup> |
|-------------------------------------------------------------------|---------|-----------------------|------------------------------------|
|-------------------------------------------------------------------|---------|-----------------------|------------------------------------|

| SIGNAL | TERMINAL | SCSI DATA    | SCSI CONTROL | IPI DATA        | IPI CONTROL     |
|--------|----------|--------------|--------------|-----------------|-----------------|
| CDE0   | 54       | DIFFSENSE    | DIFFSENSE    | V <sub>CC</sub> | V <sub>CC</sub> |
| CDE1   | 55       | GND          | GND          | XMTA, XMTB      | GND             |
| CDE2   | 56       | GND          | GND          | XMTA, XMTB      | SLAVE/MASTER    |
| BSR    | 2        | GND          | GND          | GND, BSR        | GND             |
| CRE    | 3        | GND          | GND          | GND             | V <sub>CC</sub> |
| 1A     | 4        | DB0, DB8     | ATN          | AD7, BD7        | NOT USED        |
| 1DE/RE | 5        | DBE0, DBE8   | INIT EN      | GND             | GND             |
| 2A     | 6        | DB1, DB9     | BSY          | AD6, BD6        | NOT USED        |
| 2DE/RE | 7        | DBE1, DBE9   | BSY EN       | GND             | GND             |
| 3A     | 8        | DB2, DB10    | ACK          | AD5, BD5        | SYNC IN         |
| 3DE/RE | 9        | DBE2, DBE10  | INIT EN      | GND             | GND             |
| 4A     | 10       | DB3, DB11    | RST          | AD4, BD4        | SLAVE IN        |
| 4DE/RE | 11       | DBE3, DBE11  | GND          | GND             | GND             |
| 5A     | 19       | DB4, DB12    | MSG          | AD3, BD3        | NOT USED        |
| 5DE/RE | 20       | DBE4, DBE12  | TARG EN      | GND             | GND             |
| 6A     | 21       | DB5, DB13    | SEL          | AD2, BD2        | SYNC OUT        |
| 6DE/RE | 22       | DBE5, DBE13  | SEL EN       | GND             | GND             |
| 7A     | 23       | DB6, DB14    | C/D          | AD1, BD1        | MASTER OUT      |
| 7DE/RE | 24       | DBE6, DBE14  | TARG EN      | GND             | GND             |
| 8A     | 25       | DB7, DB15    | REQ          | AD0, BD0        | SELECT OUT      |
| 8DE/RE | 26       | DBE7, DBE15  | TARG EN      | GND             | GND             |
| 9A     | 27       | DBP0, DBP1   | I/O          | AP, BP          | ATTENTION IN    |
| 9DE/RE | 28       | DBPE0, DBPE1 | TARG EN      | XMTA, XMTB      | V <sub>CC</sub> |

(1) ABBREVIATIONS:

DBn = data bit n, where n = (0, 1, ..., 15)

DBEn = data bit n enable, where n = (0, 1, ..., 15)

DBP0 = parity bit for data bits 0 through 7 or IPI bus A

DBPE0 = parity bit enable for P0

DBP1 = parity bit for data bits 8 through 15 or IPI bus B

DBPE1 = parity bit enable for P1

ADn or BDn = IPI Bus A – Bit n (ADn) or Bus B – Bit n (BDn), where n = (0, 1, ..., 7)

AP or BP = IPI parity bit for bus A or bus B XMTA or XMTB = transmit enable for IPI bus A or B

BSR = bit significant response

INIT EN = common enable for SCSI initiator mode

TARG EN = common enable for SCSI target mode

Signal inputs are shown as active high. When only active-low inputs are available, logic inversion is accomplished by reversing the B+ (2) and B- connector terminal assignments.

SLLS878A-JANUARY 2008-REVISED FEBRUARY 2008



### **Function Tables**





| INP               | INPUTS |   |  |  |  |  |
|-------------------|--------|---|--|--|--|--|
| B+ <sup>(B)</sup> | B_(B)  | A |  |  |  |  |
| L                 | Н      | L |  |  |  |  |
| н                 | L      | н |  |  |  |  |





|       | NPU | OUTPUTS           |        |   |    |    |
|-------|-----|-------------------|--------|---|----|----|
| DE/RE | Α   | B+ <sup>(B)</sup> | B _(B) | Α | B+ | В- |
| L     | _   | L                 | Н      | L | _  | -  |
| L     | _   | Н                 | L      | Н | _  | -  |
| н     | L   | _                 | -      | - | L  | Н  |
| Н     | Н   | -                 | -      | - | Н  | L  |

#### WIRED-OR DRIVER



DRIVER



| INPUT | OUTPUTS |    |  |  |  |
|-------|---------|----|--|--|--|
| Α     | B+      | В- |  |  |  |
| L     | L       | Н  |  |  |  |
| н     | н       | L  |  |  |  |

#### DRIVER WITH ENABLE



| S | OUTPUTS |                                                                                |  |  |  |
|---|---------|--------------------------------------------------------------------------------|--|--|--|
| Α | B+      | В-                                                                             |  |  |  |
| Г | Z       | Z                                                                              |  |  |  |
| Н | Z       | Z                                                                              |  |  |  |
| L | L       | Н                                                                              |  |  |  |
| Н | Н       | L                                                                              |  |  |  |
|   | A<br>L  | A         B+           L         Z           H         Z           L         L |  |  |  |

#### **TWO-ENABLE INPUT DRIVER**



| INPUT | ſS | OUTPUTS |    |  |  |
|-------|----|---------|----|--|--|
| DE/RE | Α  | B+      | В- |  |  |
| L     | L  | Z       | Z  |  |  |
| L     | Н  | н       | L  |  |  |
| Н     | L  | L       | н  |  |  |
| Н     | Н  | Н       | L  |  |  |

- A. H = high level, L = low level, X = irrelevant, Z = high impedance (off)
- An H in this column represents a voltage of 200 mV or higher than the other bus input. An L represents a voltage of В. 200 mV or lower than the other bus input. Any voltage less than 200 mV results in an indeterminate receiver output.

SLLS878A-JANUARY 2008-REVISED FEBRUARY 2008



c. The BSR, CRE, A, and DE/RE inputs have internal pullup resistors. CDEU, CDET, and CDE2 have internal pullow resistors.

#### Figure 19. Typical SCSI Transceiver Connections

SLLS878A-JANUARY 2008-REVISED FEBRUARY 2008



## **Channel Logic Configurations With Control Input Logic**

The following logic diagrams show the positive-logic representation for all combinations of control inputs. The control inputs are from MSB to LSB; the BSR, CDE0, CDE1, CDE2, and  $_{CRE}$  bit values are shown below the diagrams. Channel 1 is at the top of the logic diagrams; channel 9 is at the bottom of the logic diagrams.



Figure 20. 00000

Figure 21. 00001

Figure 22. 00010

Figure 23. 00011

Figure 24. 00100



SLLS878A-JANUARY 2008-REVISED FEBRUARY 2008





Copyright © 2008, Texas Instruments Incorporated





Figure 29. 01001

SLLS878A-JANUARY 2008-REVISED FEBRUARY 2008









Figure 30. 01010

Figure 32. 01100







Figure 34. 01110

Figure 33. 01101



SLLS878A-JANUARY 2008-REVISED FEBRUARY 2008



SLLS878A-JANUARY 2008-REVISED FEBRUARY 2008











Figure 40. 11000 and 11001

**Hi-Z** 

Figure 41. 11010 and 11011

Figure 42. 11100 and 11101

Figure 43. 11110 and 11111



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| SN75976A1MDGGREP | ACTIVE        | TSSOP        | DGG                | 56   | 2000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -55 to 125   | 2E976A1EP               | Samples |
| V62/08614-01XE   | ACTIVE        | TSSOP        | DGG                | 56   | 2000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -55 to 125   | 2E976A1EP               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF SN75976A-EP :

Catalog: SN75976A

Military: SN55976A

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# PACKAGE MATERIALS INFORMATION

www.ti.com

## TAPE AND REEL INFORMATION

### REEL DIMENSIONS

Texas Instruments





#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

\*All dimensions are nominal

TAPE AND REEL INFORMATION

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75976A1MDGGREP | TSSOP           | DGG                | 56 | 2000 | 330.0                    | 24.4                     | 8.6        | 15.6       | 1.8        | 12.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75976A1MDGGREP | TSSOP        | DGG             | 56   | 2000 | 367.0       | 367.0      | 45.0        |

# **PACKAGE OUTLINE**

# **DGG0056A**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.



# DGG0056A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGG0056A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated