<span id="page-0-0"></span>

# Quad, Parallel Input, Voltage Output, 12-/10-Bit Digital-to-Analog Converter

#### **FEATURES**

- ► 12-bit linearity and monotonic [AD5582](https://www.analog.com/ad5582)
- ► 10-bit linearity and monotonic [AD5583](https://www.analog.com/ad5583)
- $\triangleright$  Wide operating range: single 5 V to 15 V or dual  $\pm$ 5 V supply
- ► Unipolar or bipolar operation
- ► Double buffered registers enable independent or simultaneous multichannel updates
- ► 4 independent rail-to-rail reference inputs
- ► 20 mA high current output drive
- ► Parallel interface
- ► Data readback capability
- $\blacktriangleright$  5 us settling time
- ► Built-in matching resistor simplifies negative reference
- ► Unconditionally stable under any capacitive loading
- ► Compact footprint: [TSSOP-48](#page-23-0)
- ► Extended temperature range: −40°C to +125°C

#### **APPLICATIONS**

- ► Process control equipment
- ► Closed-loop servo control
- ► Data acquisition systems
- ► Digitally controlled calibration
- ► Optical network control loops
- ► 4 mA to 20 mA current transmitter

### **FUNCTIONAL BLOCK DIAGRAM**



*Figure 1. AD5582 Functional Block Diagram*



*Figure 2. Using Built-In Matching Resistors to Generate a Negative Voltage Reference*

# **GENERAL DESCRIPTION**

The AD5582/AD5583 family of quad, 12-/10-bit, voltage output digital-to-analog converters is designed to operate from a single 5 V to 15 V or dual ±5 V supply. It offers the user ease of use in singleor dual-supply systems. Built using an advance BiCMOS process, this high performance DAC is dynamically stable, capable of high current drive, and in a small form factor.

The applied external reference  $V_{RFF}$  determines the full-scale output voltage ranges from  $V_{SS}$  to  $V_{DD}$ , resulting in a wide selection of full-scale outputs. For multiplying and wide dynamic applications, ac reference inputs can be as high as  $|V_{DD} - V_{SS}|$ . Two built-in precision trimmed resistors are available and can be configured easily to provide four-quadrant multiplications.

A doubled-buffered parallel interface offers a fast settling time. A common level sensitive load DAC strobe (LDAC) input allows additional simultaneous update of all DAC outputs. An external asynchronous reset  $(\overline{\text{RS}})$  forces all registers to the zero code state when the MSB = 0 or to midscale when the MSB = 1.

Both parts are offered in the same pinout and package to allow users to select the appropriate resolution for a given application without PCB layout changes. The [AD5582](https://www.analog.com/ad5582) is well suited for [DAC8412](https://www.analog.com/dac8412) replacement in medium voltage applications in new designs, as well as any other general purpose multichannel 10 to 12-bit applications.

The AD5582/AD5583 are specified over the extended industrial (−40°C to +125°C) temperature range and offered in a thin and compact [1.1 mm TSSOP-48 package.](#page-23-0)

**Rev. B**



Information furnished by Analog Devices is believed to be accurate and reliable "as is". However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# **TABLE OF CONTENTS**





#### **REVISION HISTORY**

# 1/2023-Rev. A to Rev. B



# <span id="page-2-0"></span>**ELECTRICAL CHARACTERISTICS**

 $V_{DD}$  = +5 V,  $V_{SS}$  = -5 V, DV<sub>DD</sub> = +5 V ± 10%, V<sub>REFH</sub> = +2.5 V, V<sub>REFL</sub> = -2.5 V, -40°C < T<sub>A</sub> < +125°C, unless otherwise noted.



#### <span id="page-3-0"></span>*Table 1. (Continued)*



<sup>1</sup> Typical specifications represent average readings measured at 25°C.

<sup>2</sup> DAC output equation: V<sub>OUT</sub> = V<sub>REFL</sub> + [(V<sub>REFH</sub> – V<sub>REFL</sub>) × D/2<sup>N</sup>], where D = data loaded in corresponding DAC Register A, B, C, D, and N equals the number of bits; AD5582 = 12 bits, AD5583 = 10 bits. One LSB step voltage =  $(V_{REFH} - V_{REFL})$ /4096 V and  $(V_{REFH} - V_{REFL})$ /1024 V or the AD5582 and the AD5583, respectively.

<sup>3</sup> The first two codes (000H, 001H) of the AD5583 and the first four codes (000H, 001H, 002H, 003H) of the AD5582 are excluded from the linearity error measurement in single-supply operation.

<sup>4</sup> These parameters are guaranteed by design and not subject to production testing.

 $5$  Dual-supply operation, V<sub>RFFI</sub> = V<sub>SS</sub>, exclude the lowest eight codes for the AD5582 and two codes for the AD5583 for INL and DNL errors.

 $6$  Short circuit output and supply currents are 24 mA and 25 mA, respectively.

 $7$  Part is stable under any capacitive loading conditions.

<sup>8</sup> The settling time specification does not apply for negative-going transitions within the last 3 LSBs of ground in single-supply operation.

 $V_{DD}$  = 15 V, V<sub>SS</sub> = 0 V, DV<sub>DD</sub> = 5 V ± 10%, V<sub>REFH</sub> = 10 V, V<sub>REFL</sub> = 0 V, -40°C < T<sub>A</sub> < +125°C, unless otherwise noted.



*Table 2.*

#### <span id="page-4-0"></span>*Table 2. (Continued)*



<sup>1</sup> Typical specifications represent average readings measured at 25°C.

<sup>2</sup> DAC output equation: V<sub>OUT</sub> = V<sub>REFL</sub> + [(V<sub>REFH</sub> - V<sub>REFL</sub>) × D/2<sup>N</sup>], where D = data in decimal loaded in corresponding DAC Register A, B, C, D, and N equals the number of bits; AD5582 = 12 bits, AD5583 = 10 bits. One LSB step voltage = (V<sub>REFH</sub> − V<sub>REFL</sub>)/4096 V and = (V<sub>REFH</sub> − V<sub>REFL</sub>)/1024 V for the AD5582 and the AD5583, respectively.

 $3$  The first two codes (000H, 001H) of the AD5583 and the first four codes (000H, 001H, 002H, 003H) of the AD5582 are excluded from the linearity error measurement in single-supply operation.

<sup>4</sup> These parameters are guaranteed by design and not subject to production testing.

 $5$  Dual-supply operation, V<sub>REFL</sub> = V<sub>SS</sub>, exclude the lowest eight codes for the AD5582 and two codes for the AD5583 for INL and DNL errors.

 $6$  Short circuit output and supply currents are 24 mA and 25 mA, respectively.

 $7$  Part is stable under any capacitive loading conditions.

<sup>8</sup> The settling time specification does not apply for negative-going transitions within the last 3 LSBs of ground in single-supply operation.

# **TIMING CHARACTERISTICS**

 $V_{DD}$  = 15 V or 5 V,  $V_{SS}$  = 0 V, DV<sub>DD</sub> = 5 V ± 10%, V<sub>REFH</sub> = 10 V, V<sub>REFL</sub> = 0 V, -40°C < T<sub>A</sub> < +125°C, unless otherwise noted.

#### *Table 3.*



#### <span id="page-5-0"></span>*Table 3. (Continued)*



<sup>1</sup> All input control signals are specified with tR = tF = 2 ns (10% to 90% of 3 V) and timed from a voltage level of 1.5 V.

 $V_{DD}$  = 15 V or 5 V,  $V_{SS}$  = 0 V, DV<sub>DD</sub> = 3 V ± 10%, V<sub>REFH</sub> = 10 V, V<sub>REFL</sub> = 0 V, -40°C < T<sub>A</sub> < +125°C, unless otherwise noted.



<sup>1</sup> All input control signals are specified with tR = tF = 2 ns (10% to 90% of 3 V) and timed from a voltage level of 1.5 V.

#### <span id="page-6-0"></span>**ABSOLUTE MAXIMUM RATINGS**

#### *Table 5.*



Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### **ESD CAUTION**



**ESD (electrostatic discharge) sensitive device**. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### <span id="page-7-0"></span>**PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



*Figure 3. AD5582 Pin Configuration*

#### *Table 6. AD5582 Pin Function Descriptions*



## <span id="page-8-0"></span>**PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



#### *Table 6. AD5582 Pin Function Descriptions (Continued)*

<sup>1</sup> The AD5582 optimizes internal layout design to reduce die area so that all supply voltage pins are required to be connected externally. See [Figure 38](#page-19-0).



*Figure 4. AD5583 Pin Configuration*

#### *Table 7. AD5583 Pin Function Descriptions*



#### <span id="page-9-0"></span>**PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**

#### *Table 7. AD5583 Pin Function Descriptions (Continued)*



<sup>1</sup> The AD5583 optimizes internal layout design to reduce die area so that all supply voltage pins are required to be connected externally. See [Figure 38](#page-19-0).

# <span id="page-10-0"></span>**TIMING DIAGRAMS**



*Figure 5. Single Buffer Mode, Output Updated Individually, DV<sub>DD</sub> = 5 V* 





### **TIMING DIAGRAMS**



*Figure 7. Data Write (Input and Output Registers) Timing*



*Figure 8. Data Output (Read Timing)*

<span id="page-12-0"></span>









*Figure 11. AD5583 Integral Nonlinearity Error*







*Figure 13. AD5582 INL, DNL, ZSE, and GE at Positive Rail-to-Rail Operation*



*Figure 14. AD5582 INL, DNL, GE, and ZSE at Negative Rail-to-Rail Operation*

<span id="page-13-0"></span>









*Figure 17. AD5582 Gain Error vs. Resistive Load*



*Figure 18. AD5582 Gain and Zero-Scale Error vs. Pull-Up Resistive Loads*



*Figure 19. AD5582 Linearity Errors vs. Differential Reference Ranges*



*Figure 20. AD5582 Supply Current vs. Supply Voltage*



*Figure 21. AD5582 Supply Current vs. Reference Voltage*







*Figure 23. AD5582 Supply Current vs. Logic Input Voltage*







*Figure 25. AD5582 Referenced Input Resistance*



*Figure 26. AD5582 Supply Current vs. Clock Frequency*







*Figure 28. Small Signal Response Operating at Near Rail, CL = 2 nF (See [Figure 35\)](#page-17-0)*



*Figure 29. Large Signal Settling*



*Figure 30. Large Signal Settling When Loaded (See [Figure 35](#page-17-0))*



*Figure 31. Midscale Transition Glitch*



*Figure 32. AD5582 Output Noise Density*



*Figure 33. AD5582 Multiplying Bandwidth Figure 34. AD5582 Long-Term Drift*



# <span id="page-17-0"></span>**TEST CIRCUIT**



#### <span id="page-18-0"></span>**THEORY OF OPERATION**

The AD5582/AD5583 are quad, voltage output, 12-/10-bit parallel input DACs in compact TSSOP-48 packages.

Each DAC is a voltage switching, high impedance  $(R = 20 \text{ k}\Omega)$ , R-2R ladder configuration with segmentation to optimize die area and precision. Figure 36 shows a simplified R-2R structure without the segmentation. The 2R resistances are switched between  $V_{RFFH}$ and  $V_{RFFI}$ , and the output is obtained from the rightmost ladder node. As the code is sequenced through all possible states, the voltage of this node changes in steps of (2/3 V<sub>RFFH</sub> – V<sub>RFFI</sub>)/(2N – 1) starting from the lowest V<sub>RFFL</sub> and going to the highest V<sub>RFFH</sub> − DUTLSB. Buffering it with an amplifier with a gain of 1.5 brings the output to:

$$
V_{OUT} = \frac{D}{2^N - 1} (V_{REFH} - V_{REFL}) + V_{REFL}
$$
 (1)

where *D* is the decimal equivalent of the data bits and *N* is the numbers of bits.

If  $-V_{RFFI}$  is equal to  $V_{RFFH}$  as  $V_{RFF}$ ,  $V_{OUT}$  is simplified to:

(For AD5582)

$$
V_{OUT} = \left(\frac{2D}{4095} - 1\right) V_{REF} \tag{2}
$$

(For AD5583)

$$
V_{OUT} = \left(\frac{2D}{1023} - 1\right) V_{REF} \tag{3}
$$

The advantage of this scheme is that it allows the DAC to interpolate between two voltages for differential references or a singleended reference.

These DACs feature double buffers, which allow both synchronous and asynchronous channels update with additional data readback capability. These parts can be reset to zero scale or midscale controlled by the  $\overline{\text{RS}}$  and MSB pins. When  $\overline{\text{RS}}$  is activated, the MSB of 0 resets the DACs to zero scale and the MSB of 1 resets the DACs to midscale. The ability to operate from wide supply voltages, +5 V to +15 V or ±5 V, with multiplying bipolar references is another key feature of these DACs.



*Figure 36. Simplified R-2R Architecture (Segmentation Not Shown)*

#### **POWER SUPPLIES**

There are three separate power supplies needed for the operation of the DACs. For dual supply,  $V_{SS}$  can be set from −6.5 V to −2.7 V and  $V_{DD}$  can be set from +2.7 V to +6.5 V. For single supply,  $V_{SS}$  should be set at 0 V while  $V_{DD}$  is set from 3 V to 16.5 V. However, setting the single supply of  $V_{DD}$  below 4.5 V can impact the overall accuracy of the device.

Since these DACs can be operated at high voltages, the digital signal levels are therefore controlled separately by the provision of  $\overline{\text{DV}}_{\text{DD}}$ . DV<sub>DD</sub> can be set as low as 2.7 V but no greater than 6.5 V. This allows the DAC to be operable from low level digital signals generated from a wide range of microcontrollers, FPGA, and signal processors.

#### **REFERENCE INPUT**

All four channels of DACs allow independent and differential reference voltages. The flexibility of independent references allows users to apply a unique reference voltage to each channel. Similarly, bipolar references can be applied across the differential references. To maintain optimum accuracy, the difference between  $V_{RFFH}$  and  $V_{RFFI}$  should be greater than 1 V. See [Figure 19](#page-13-0).

The voltages applied to these reference inputs set the output voltage limits of all four channels of the DACs, and V<sub>REFH</sub> must always be higher than  $V_{REFL}$ .  $V_{REFH}$  can be set at any voltage from  $V_{REFL}$  + 0.5 V to  $V_{DD}$ , while  $V_{REFL}$  can be set at any voltage from  $V_{SS}$  to  $V_{RFFH}$  – 0.5 V. In addition, a symmetrical negative reference can be generated easily by an external op amp in an inverting mode with a pair of built-in precision resistors, R1 and R2. These resistors are matched within ±0.025% for the AD5582 and 0.1% for the AD5583, which is equivalent to less than 1 LSB mismatch. Figure 37 shows a simple configuration.

Common reference or references can be applied to all four channels, but each reference pin should be decoupled with a 0.1 µF ceramic capacitor mounted close to the pin.



*Figure 37. Using On-Board Matching Resistors to Generate a Negative Voltage REF*

#### **DIGITAL I/O**

Digital I/O consists of a 12-/10-bit bidirectional data bus, two register select inputs, A0 and A1, an R/ $\overline{W}$  input, a reset ( $\overline{WR}$ ), a chip select  $(\overline{CS})$ , and a load DAC ( $\overline{LDAC}$ ) input. Control of the DACs and the bus direction is determined by these inputs as shown in [Table 8.](#page-20-0) All digital pins are TTL/CMOS compatible and all internal registers are level triggered.

# <span id="page-19-0"></span>**THEORY OF OPERATION**

The register selects inputs A0 and A1. Decoding of the registers is enabled by the  $\overline{CS}$  input. When  $\overline{CS}$  is high, no decoding is taking place and neither the writing nor the reading of the input registers is enabled. The loading of the second bank of registers is controlled by the asynchronous LDAC input. By taking LDAC low while  $\overline{CS}$  is enabled, the individual channel is updated as single buffer mode (see [Figure 5\)](#page-10-0). If  $\overline{CS}$  is enabled sequentially to load data into all input registers, then a subsequent LDAC pulse will allow all channels to be updated simultaneously as double buffer mode (see [Figure 6](#page-10-0)).

 $R/\overline{W}$  controls the writing to and reading from the input register.

# **RESET**

The RS function can be used either at power-up or at any time during operation. The  $\overline{\text{RS}}$  function has priority over any other digital inputs. This pin is active low and sets the DAC output registers to either zero scale or midscale, determined by the state of the MSB. The reset to midscale is useful when the DAC is configured for bipolar references and the output will be reset to 0 V.

# **OUTPUT AMPLIFIERS**

Unlike many voltage output DACs, the AD5582/AD5583 feature buffered voltage outputs with high output current driving capability. Each output is capable of both sourcing and sinking ±20 mA, eliminating the need for external buffers when driving any capacitive loads without oscillation. These amplifiers also have short circuit protection.

# **GLITCH**

The worst-case glitch of the AD5582 occurs at the transitions between midscale (1000 0000 0000 $_B$ ) to midscale minus 1 (0111 1111 1111 $_B$ ), or vice versa. The glitch energy is measured as 100 mV × 1 µs or equivalent to 100 nV-s. Such glitch occurs in a shorter duration than the settling time and therefore most applications will be immune to such an effect without a deglitcher.

# **LAYOUT AND POWER SUPPLY BYPASSING**

It is a good practice to employ compact, minimum lead length PCB layout design. The leads to the input should be as short as possible to minimize IR drop and stray inductance.

It is also essential to bypass the power supplies with quality capacitors for optimum stability. Supply leads to the device should be bypassed with 0.01 µF to 0.1 µF disc or chip ceramics capacitors. Low ESR 1 µF to 10 µF tantalum or electrolytic capacitors should also be applied at the supplies to minimize transient disturbance. The AD5582/AD5583 optimize internal layout design to reduce die area so that all analog supply pins are required to be connected externally. See Figure 38.



*Figure 38. Power Supply Configurations*

*Table 8. AD5582/AD5583 Logic Table*

#### <span id="page-20-0"></span>**APPLICATIONS INFORMATION**

#### **PROGRAMMABLE CURRENT SOURCE**

The high current capability of the AD5582/AD5583 allows them to be used directly in programmable current source applications, such as 4 mA to 20 mA current transmitters and other general purpose applications. For higher compliance voltage that is higher than 15 V, [Figure 39](#page-21-0) shows a versatile V-I conversion circuit using

an improved Howland Current Pump. In addition to the precision current conversion it provides, this circuit enables a bidirectional current flow and high voltage compliance. The voltage compliance is mainly limited by the op amp supply voltages. This circuit can be used in 4 mA to 20 mA current transmitters with up to 500  $Ω$  of load.



<sup>1</sup> Input and output registers are transparent when asserted.

<sup>2</sup> X: Don't care.

 $3$  MSB = 0 resets to zero scale, MSB = 1 resets to midscale.

#### <span id="page-21-0"></span>**APPLICATIONS INFORMATION**



*Figure 39. Programmable Current Source with Bidirectional Current Control and High Voltage Compliance Capabilities*

Figure 39 shows that if the resistor network is matched, the load current is:

$$
I_L = \frac{(R2 + R3)/R1}{R3} V_{DAC} \tag{4}
$$

*R3* in theory can be made small to achieve the current needed within the U4 output current driving capability. In this circuit, the [AD8510](https://www.analog.com/ad8510) can deliver ±20 mA in both directions and the voltage compliance approaches ±15 V.

This circuit is versatile, but users must pay attention to the compensation. Without C1, it can be shown that the output impedance becomes:

$$
Z_0 = \frac{R1'R3 (R1 + R2)}{R1(R2' + R3') - R1'(R2 + R3)}
$$
(5)

If the resistors are perfectly matched,  $Z<sub>O</sub>$  is infinite, which is highly desirable. On the other hand, if they are not matched,  $Z<sub>O</sub>$  can either be positive or negative. The latter, because of the pole in the right S-plane, can cause oscillation. As a result, C1 in the range of a few pF is needed to prevent the oscillation. For critical applications, C1 should be found empirically without overcompensating.

#### **BOOSTED PROGRAMMABLE VOLTAGE SOURCE**

For users who need higher than 20 mA current driving capability, they can add an external op amp and power transistors. The capacitive loading capability will change, but it can still drive 100 nF capacitive load without oscillation in this circuit. Figure 40 shows a programmable power supply with 200 mA capability.



*Figure 40. Boosted Programmable Voltage Source*

In this circuit, the inverting input of the op amp forces the  $V_{\Omega}$  to be equal to the DAC output. The load current is then delivered by the supply via the N-Ch FET N1. U3 needs to be a rail-to-rail input type. With a  $V_{DD}$  of 5 V, this circuit can source a maximum of 200 mA at 4.096 V full scale, 100 mA at midscale, and 50 mA near zero-scale outputs. Higher current can be achieved with N1 in a larger package mounted on a heat sink.

### <span id="page-22-0"></span>**APPLICATIONS INFORMATION**



*Figure 41. Programmable PGA*

#### **PROGRAMMABLE PGA**

The [AD603](https://www.analog.com/ad603) is a low noise, voltage controlled amplifier for use in RF and IF AGC (automatic gain control) systems. It provides accurate, pin selectable gains of −11 dB to +31 dB with a bandwidth of 90 MHz, or 9 dB to 51 dB with a bandwidth of 9 MHz. Any intermediate gain range may be arranged using one external resistor between Pin 5 and Pin 7. The input referred noise spectral density is only 1.3 nV/√Hz and power consumption is 125 mW at the recommended ±5 V supplies.

The decibel gain is linear in dB, accurately calibrated, and stable over temperature and supply. The gain is controlled at a high impedance (50 MΩ), low bias (200 nA) differential input; the scaling is 25 mV/dB, requiring a gain control voltage of only 1 V to span the central 40 dB of the gain range. An overrange and underrange of 1 dB is provided whatever the selected range. The gain control response time is less than 1 ms for a 40 dB change.

The differential gain control interface allows the use of either differential or single-ended positive or negative control voltages, where the common-mode range is −1.2 V to +2.0 V. The AD5582/AD5583 is ideally suited to provide the differential input range of 1 V within the common-mode range of 0 V to 2 V. To accomplish this, place  $V_{REFH}$  at 2.0 V and  $V_{REFL}$  at 1.0 V, then all 4096 V levels of the AD5582 will fall within the gain control range of the AD603. Please refer to the AD603 data sheet for further information regarding gain control, layout, and general operation.

# <span id="page-23-0"></span>**OUTLINE DIMENSIONS**



*Figure 42. 48-Lead Thin Shrink Small Outline Package [TSSOP] (RV-48) Dimensions shown in millimeters*

Updated: January 04, 2023

#### **ORDERING GUIDE**



 $1 Z =$  RoHS Compliant Part.

