

 *MPM3632C* 

**18V Input, 3A Module, Synchronous, Forced CCM, Step-Down Converter with Integrated Inductor** 

**DESCRIPTION** 

The MPM3632C is a step-down, regulator module integrated with a synchronous, rectifying power MOSFET, inductor, and three capacitors. The MPM3632C offers a very compact solution that requires only input and output capacitors to achieve 3A of continuous output current with excellent load and line regulation over a wide input range. The MPM3632C operates at a fixed 3MHz switching frequency and employs constant-on-time (COT) control, which provides a fast load transient response.

The MPM3632C eliminates design and manufacturing risks while improving the time to market dramatically.

Full protection features include output overvoltage protection (OVP), over-current protection (OCP), and thermal shutdown.

The MPM3632C is available in a space-saving QFN-20 (3mmx5mmx1.6mm) package.

# **FEATURES**

- Complete Switch-Mode Power Supply
- 3MHz Switching Frequency
- Wide 4V to 18V Operating Input Range
- Output Adjustable from 0.8V
- Internal Fixed Soft-Start Time
- 3A Continuous Output Current
- Forced CCM for Low Output Ripple
- Power Good (PG) Indicator
- Hiccup Over-Current Protection (OCP)
- Output Over-Voltage Protection (OVP)
- Thermal Shutdown
- Fast Transient Response
- Available in a QFN-20 (3mmx5mmx1.6mm) Package
- Total Solution Size: 7mmx7.9mm

# **APPLICATIONS**

- Server Systems
- Medical and Imaging Equipment
- Distributed Power Systems
- Point-of-Load for FPGA, ASICs, DSPs
- Space-Constrained Applications

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPSî and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.



MPM3632C Rev. 1.03 www.MonolithicPower.com **1** MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2019 MPS. All Rights Reserved.



# **ORDERING INFORMATION**



\* For Tape & Reel, add suffix -Z (e.g. MPM3632CGQV-Z).

# **TOP MARKING**



MP: MPS prefix Y: Year code W: Week code 3632C: Part number LLL: Lot number M: Module

# **PACKAGE REFERENCE**



#### $\blacksquare$  MPM3632C - SYNCHRONOUS, STEP-DOWN MODULE W/ INTEGRATED INDUCTOR 11 ELS

# **ABSOLUTE MAXIMUM RATINGS (1)**



# *Recommended Operating Conditions*  **(3)**



#### *Thermal Resistance*  **(4)** *θJA θJC*

QFN-20 (3mmx5mmx1.6mm) ... 46 ... 10 ... °C/W

#### **NOTES:**

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature TA. The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) = (TJ) (MAX)-TA)/θJA. Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.

# **ELECTRICAL CHARACTERISTICS**

 $V_{\text{IN}}$  = 12V, T<sub>J</sub> = -40°C to +125°C <sup>(5)</sup>, typical value is tested at T<sub>J</sub> = +25°C, unless otherwise noted.



**NOTES:**  5) Guaranteed by over-temperature correlation, not tested in production.<br>6) Guaranteed by design.

Guaranteed by design.

MPM3632C Rev. 1.03 www.MonolithicPower.com **4** MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2019 MPS. All Rights Reserved.

# **TYPICAL CHARACTERISTICS**

**Performance waveforms are tested on the evaluation board in the Design Example section.**   $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V,  $T_A$  = 25°C, unless otherwise noted.



MPM3632C Rev. 1.03 www.MonolithicPower.com **5** MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2019 MPS. All Rights Reserved.



MPM3632C Rev. 1.03 www.MonolithicPower.com **6** MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2019 MPS. All Rights Reserved.

#### $\blacksquare$  MPM3632C – SYNCHRONOUS, STEP-DOWN MODULE W/ INTEGRATED INDUCTOR ▗▏▏▘▙▀

# **TYPICAL CHARACTERISTICS** *(continued)*

**Performance waveforms are tested on the evaluation board in the Design Example section.**   $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V,  $T_A$  = 25°C, unless otherwise noted.









**FB Voltage vs. Temperature** 820 -B VOLTAGE (mV) FB VOLTAGE (mV) 810 800 790  $\frac{8}{-40}$  -20 0 20 40 60 80 100120140  $\frac{1}{-40}$  -20 0 20 40 60 80 100120140 **JUNCTION TEMPERATURE (°C)** 

### **Thermal Test**

 $V_{IN}$ =12V,  $V_{OUT}$ =3.3V,  $I_{OUT}$ =1.5A, no air flow, measured on EVM3632-QV-00A



#### **Thermal Test**

 $V_{1N}$ =12V,  $V_{OUT}$ =3.3V,  $I_{OUT}$ =3A, no air flow, measured on EVM3632-QV-00A



# **TYPICAL PERFORMANCE CHARACTERISTICS** *(continued)*

**Performance waveforms are tested on the evaluation board in the Design Example section.**   $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V,  $T_A$  = 25°C, unless otherwise noted.







# **Start-Up through Input Voltage**





# **Start-Up through EN**  $I_{OUT} = 0A$



MPM3632C Rev. 1.03 www.MonolithicPower.com **8** MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2019 MPS. All Rights Reserved.

# **TYPICAL PERFORMANCE CHARACTERISTICS** *(continued)*

**Performance waveforms are tested on the evaluation board in the Design Example section.**   $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V,  $T_A$  = 25°C, unless otherwise noted.





MPM3632C Rev. 1.03 www.MonolithicPower.com **9** MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2019 MPS. All Rights Reserved.



# **TYPICAL PERFORMANCE CHARACTERISTICS** *(continued)*

**Performance waveforms are tested on the evaluation board in the Design Example section.**   $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V,  $T_A$  = 25°C, Fs=3MHz, with the EMI filters, unless otherwise noted.





# **PIN FUNCTIONS**



# **BLOCK DIAGRAM**



**Figure 1: Functional Block Diagram** 

# **OPERATION**

#### **Pulse-Width Modulation (PWM) Operation**

The MPM3632C is a fully integrated, synchronous, rectified, step-down, switch-mode converter. Constant-on-time (COT) control is employed to provide fast transient response and ease loop stabilization. At the beginning of each cycle, the high-side MOSFET (HS-FET) is turned on if the feedback voltage  $(V_{FB})$  is below the reference voltage  $(V_{REF})$ , which indicates an insufficient output voltage. The on period is determined by both the output voltage and input voltage to make the switching frequency fairly constant over the input voltage range.

After the on period elapses, the HS-FET turns off and is turned on again when  $V_{FB}$  drops below  $V_{REF}$ . By repeating operation in this way, the converter regulates the output voltage. The integrated low-side MOSFET (LS-FET) is turned on when the HS-FET is off to minimize conduction loss. There is a dead short between the input and GND if both the HS-FET and LS-FET are turned on at the same time. This is called a shoot-through. To avoid shoot-through, a dead time (DT) is generated internally between the HS-FET off and LS-FET on period or the LS-FET off and HS-FET on period.

Internal compensation is applied for COT control to provide a more stable operation, even when ceramic capacitors are used as output capacitors. This internal compensation improves jitter performance without affecting line or load regulation.

#### **Regular-Load Operation**

Continuous conduction mode (CCM) is when the output current is high and the inductor current is always above zero amps (see Figure 2). When  $V_{FB}$  is below  $V_{REF}$  -  $V_{DC}$  ERROR, the HS-FET is turned on for a fixed interval determined by the internal one-shot on-timer. When the HS-FET is turned off, the LS-FET is turned on until the next period. In CCM, the switching frequency is fairly constant. This is called pulsewidth modulation (PWM) operation.



**Figure 2: Heavy-Load Operation** 

### **DC Auto-Tune Loop**

The MPM3632C applies a DC auto-tune loop to balance the DC error between  $V_{FB}$  and  $V_{REF}$  by adjusting the comparator input reference to make  $V_{FB}$  always follow  $V_{REF}$ . This is a slow loop and improves the load and line regulation without affecting the transient performance. The relationship between  $V_{FB}$ ,  $V_{REF}$ , and REF is shown in Figure 3.



### **Figure 3: DC Auto-Tune Loop Operation**

#### **Internal Regulator**

A 3.3V internal regulator powers most of the internal circuitries. When EN is high, this regulator takes VIN and operates in the full VIN range. When VIN is higher than 3.3V, the output of the regulator is in full regulation. When VIN is lower than 3.3V, the output voltage decreases and follows the input voltage.

#### **Enable Control (EN)**

EN is a digital control pin that turns the regulator on and off. Drive EN high to turn on the regulator. Drive EN low to turn off the regulator. EN is a high-voltage input node, so connecting EN to the input can enable the part to start-up automatically. EN can support an 18V input voltage.

### **Under-Voltage Lockout (UVLO)**

Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. The MPM3632C UVLO comparator monitors VIN. The UVLO rising threshold is about 3.6V, while its falling threshold is 3.1V.

#### **Soft Start (SS)**

Soft start prevents the converter output voltage from overshooting during start-up. When the chip starts up, the internal circuitry generates a soft-start voltage (SS) that ramps up from 0V to 3.3V. When SS is lower than REF, the error amplifier uses SS as the reference. When SS is higher than REF, the error amplifier uses REF as the reference.

#### **Over-Current Protection (OCP) and Hiccup**

The MPM3632C has a cycle-by-cycle overcurrent (OC) limiting control. The current-limit circuit employs a valley current-sensing algorithm. The MPM3623 uses the  $R_{DS(ON)}$  of the LS-FET as a current-sensing element. If the magnitude of the current-sense signal is above the current-limit threshold, PWM is not allowed to initiate a new cycle.

The trip level is fixed internally. The inductor current is monitored by the voltage between GND and SW. GND is used as the positive current sensing node, so GND should be connected to the source terminal of the bottom MOSFET.

Since the comparison is done during the HS-FET off and LS-FET on state, the OC trip level sets the valley level of the inductor current. Therefore, the load current at the over-current threshold  $(I<sub>OC</sub>)$  can be calculated with Equation  $(2)$ :

$$
I_{OC} = I_{\text{limit}} + \frac{\Delta I_{\text{inductor}}}{2}
$$
 (2)

In an over-current condition, the current to the load exceeds the current to the output capacitor. Therefore, the output voltage tends to fall off. The output voltage drops until  $V_{FB}$  is below the under-voltage (UV) threshold (typically 50% below the reference). Once UV is triggered, the MPM3632C enters hiccup mode to restart the part periodically. This protection mode is

especially useful when the output is deadshorted to ground and reduces the average short-circuit current greatly to alleviate thermal issues and protect the regulator. The MPM3632C exits hiccup mode once the overcurrent condition is removed.

### **Over-Voltage Protection (OVP)**

The MPM3632C monitors the feedback voltage to detect an over-voltage condition. When  $V_{FB}$ rises higher than 115% of  $V_{REF}$ , the controller enters a dynamic regulation period. During this period, the IC forces the LS-FET on until a -2.5A negative current limit is triggered, and then the LS-FET turns off for a fixed delay time if the over-voltage (OV) condition still remains. This discharges the output to keep it within the normal range. The MPM3632C exits dynamic regulation when  $V_{FB}$  falls below 110% of  $V_{REF}$ .

If  $V_{\text{OUT}}$ 's absolute voltage exceeds the 6V threshold, the MPM3632C enters dynamic regulation mode to discharge the output voltage.

### **Thermal Shutdown**

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the silicon die temperature exceeds 150°C, the entire chip shuts down. When the temperature is below its lower threshold (typically 130°C), the chip is enabled again.

### **Power Good Indicator (PG)**

PG is an open-drain output. When  $V_{FB}$  is above UV and below OV, EN is high, VIN is sufficient, the MPM3632C does not suffer from overtemperature, and PG is set to a high impedance. Otherwise, PG is pulled down to GND. With an external resistor pulled up to a reliable voltage, PG can be used for some digital interfaces.

### **Floating Driver and Bootstrap Charging**

An internal bootstrap capacitor powers the floating power MOSFET driver (see Figure 5). This floating driver has its own UVLO protection. This UVLO's rising threshold is 2.3V with a hysteresis of 150mV. The bootstrap capacitor voltage is regulated internally by VIN through D1, M1, C4, L1, and C2. If  $VIN - V_{SW}$  exceeds 3.3V, U1 regulates M1 to maintain a 3.3V BST voltage across C4.



#### **Figure 4: Internal Bootstrap Charging Circuit**

### **Additional RC Snubber Circuit**

An additional RC snubber circuit can be used to clamp the voltage spike and dampen the ringing voltage for better EMI performance.

The power dissipation of the RC snubber circuit can be estimated with Equation (3):

$$
P_{LOSS}=f_s\times c_s\times \text{VIN}^2\tag{3}
$$

Where  $f_S$  is the switching frequency, Cs is the snubber capacitor, and VIN is the input voltage.

For improved efficiency, the value of  $C<sub>S</sub>$  should not be set too high. Generally, a  $5.6Ω$  Rs and a 330pF Cs are recommended to generate the RC snubber circuit (see Figure 5).



**Figure 5: Additional RC Snubber Circuit** 

#### $^{\degree}$ MPM3632C – SYNCHRONOUS, STEP-DOWN MODULE W/ INTEGRATED INDUCTOR <u> 11 كلك</u>

# **APPLICATION INFORMATION**

#### **Setting the Output Voltage**

The external resistor divider is used to set the output voltage. Choose the R1 resistance. Then calculate R2 with Equation (4):

$$
R2 = \frac{R1}{\frac{V_{\text{out}}}{0.8V} - 1}
$$
 (4)

The feedback circuit is shown in Figure 6. See Table 1 for a list of recommended feedback network parameters for common output voltages.



**Figure 6: Feedback Network**



### **Table 1: Recommended Parameters for Common Output Voltages**





#### **Table 1: Recommended Parameters for Common Output Voltages** *(continued)*

**NOTES:** 

7) Vout PWM ripple is tested when  $I_{\text{OUT}} = 3A$ .

8) Load transition from 1A to 3A, slew rate = 2.5A/μs.

9) A larger C<sub>IN</sub> may be required in large duty cycle applications to stabilize the system.

#### nes  $\mathbf{F}^*$  MPM3632C – SYNCHRONOUS, STEP-DOWN MODULE W/ INTEGRATED INDUCTOR

#### **Selecting the Input Capacitor**

The input current to the step-down converter is discontinuous and therefore requires a capacitor to supply AC current to the step-down converter while maintaining the DC input voltage. Use low ESR capacitors for the best performance. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, a 10µF capacitor is sufficient.

Since the input capacitor absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated with Equation (5):

$$
I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \left(1 - \frac{V_{OUT}}{V_{IN}}\right)}
$$
(5)

The worst-case condition occurs at  $V_{IN} = 2^*V_{OUT}$ shown in Equation (6):

$$
I_{C1} = \frac{I_{LOAD}}{2}
$$
 (6)

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, a small, high-quality ceramic capacitor (i.e.: 0.1μF) should be placed as close to the IC as possible. When using ceramic capacitors, ensure that they have enough capacitance to provide a sufficient charge to prevent an excessive voltage ripple at the input. The input voltage ripple caused by the capacitance can be estimated with Equation (7):

$$
\Delta V_{\text{IN}} = \frac{I_{\text{LOAD}}}{f_s \times C1} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \tag{7}
$$

#### **Selecting the Output Capacitor**

An output capacitor (C2) is required to maintain the DC output voltage. Low ESR ceramic capacitors can be used with the MPM3632C to keep the output ripple low. Generally, a 22μF output ceramic capacitor is sufficient for most cases.

When using ceramic capacitors, the impedance at the switching frequency is dominated by the capacitance. The output voltage ripple is caused mainly by the capacitance. For simplification, the output voltage ripple can be estimated with Equation (8):

$$
\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_s^2 \times L_1 \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)
$$
(8)

In the case of tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with Equation (9):

$$
\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_s \times L_1} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}}
$$
(9)

Where  $L_1$  is a 0.47 $\mu$ H, integrated inductor.

The characteristics of the output capacitor also affect the stability of the regulation system.

#### **PCB Layout Guidelines (10)**

Efficient PCB layout is critical for stable operation. For best results, refer to Figure 7 and follow the guidelines below.

- 1. Keep the connection of the input ground and GND as short and wide as possible.
- 2. Ensure that all feedback connections are short and direct.
- 3. Place the feedback resistors as close as to the chip as possible.
- 4. Route sensitive analog areas such as FB away from SW.
- 5. Place enough vias around chip for better thermal performances

**NOTES:** 

10) The recommended layout is based on Figure 8 through Figure 15.





#### **Top Layer**



**Bottom Layer Figure 7: Recommended Layout**



# **TYPICAL APPLICATION CIRCUITS**

**Figure 8: 5V Output** 

#### **NOTES:**

11) Larger  $C_{IN}$  may be required at large duty cycle applications to stabilize the system.





# **TYPICAL APPLICATION CIRCUITS** *(continued)*

n 1215



# **TYPICAL APPLICATION CIRCUITS** *(continued)*

n 1 21 s

# **PACKAGE INFORMATION**

**QFN-20 (3mmx5mmx1.6mm)** 



**TOP VIEW** 



**SIDE VIEW** 



 $0.50<sub>1</sub>$  $-0.25$  $.80$  $10$  $0.80$ <u>.oo</u> 1.70  $1.50$  $1.30$ **NOTE 2**  $0.90$  $0.5C$  $0.30$  $\overline{000}$  $0.70$  $-0.20$  $1.70$ 2.30  $0.00$  $2.70$ 0.70  $80$  $\frac{50}{2}$  $50$  $30$ **RECOMMENDED LAND PATTERN** 

#### **NOTE:**

**1) ALL DIMENSIONS ARE IN MILLIMETERS. 2) SHADED AREA IS THE KEEP-OUT ZONE. ANY PCB METAL TRACE AND VIA ARE NOT ALLOWED TO CONNECT TO THIS AREA ELECTRICALLY OR MECHANICALLY. 3) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH. 4) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX. 5) JEDEC REFERENCE IS MO-220. 6) DRAWING IS NOT TO SCALE.**

**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.