

# MOSFET - N-Channel, QFET®

1000 V, 1.6 A, 9  $\Omega$ 

# **FQU2N100, FQD2N100**

This N-Channel enhancement mode power MOSFET is produced using **onsemi**'s proprietary planar stripe and DMOS technology. This advanced MOSFET technology has been especially tailored to reduce on-state resistance, and to provide superior switching performance and high avalanche energy strength. These devices are suitable for switched mode power supplies, active power factor correction (PFC), and electronic lamp ballasts.

#### **Features**

- 1.6 A, 1000 V,  $R_{DS(on)} = 9 \Omega$  (Max.) @  $V_{GS} = 10 \text{ V}$ ,  $I_D = 0.8 \text{ A}$
- Low Gate Charge (Typ. 12 nC)
- Low Crss (Typ. 5 pF)
- 100% Avalanche Tested
- These Devices are Pb-Free, Halid Free and are RoHS Compliant

#### **MAXIMUM RATINGS** (T<sub>C</sub> = 25°C unless otherwise noted)

| Rating                                                                          | Symbol                            | Value          | Unit      |
|---------------------------------------------------------------------------------|-----------------------------------|----------------|-----------|
| Drain-Source Voltage                                                            | V <sub>DSS</sub>                  | 1000           | V         |
|                                                                                 | I <sub>D</sub>                    | 1.6<br>1.0     | А         |
| Drain Current - Pulsed (Note 1)                                                 | I <sub>DM</sub>                   | 6.4            | Α         |
| Gate-Source Voltage                                                             | V <sub>GSS</sub>                  | ±30            | V         |
| Single Pulsed Avalanche Energy (Note 2)                                         | E <sub>AS</sub>                   | 160            | mJ        |
| Avalanche Current (Note 1)                                                      | I <sub>AR</sub>                   | 1.6            | Α         |
| Repetitive Avalanche Energy (Note 1)                                            | E <sub>AR</sub>                   | 5.0            | mJ        |
| Peak Diode Recovery dv/dt (Note 3)                                              | dv/dt                             | 5.5            | V/ns      |
| Power Dissipation (T <sub>A</sub> = 25°C) *                                     | $P_{D}$                           | 2.5            | W         |
| Power Dissipation (T <sub>C</sub> = 25°C)  – Derate above 25°C                  |                                   | 50<br>0.4      | W<br>W/°C |
| Operating and Storage Temperature Range                                         | T <sub>J</sub> , T <sub>STG</sub> | −55 to<br>+150 | °C        |
| Maximum Lead Temperature for Soldering Purposes, 1/8" (from case for 5 seconds) | T <sub>L</sub>                    | 300            | °C        |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

| V <sub>DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |  |
|------------------|-------------------------|--------------------|--|
| 1000 V           | 9 Ω @ 10 V              | 1.6 A              |  |







DPAK3 (IPAK) CASE 369AR

DPAK3 (TO-252 3 LD) CASE 369AS

#### **MARKING DIAGRAMS**





FQU2N100,

FQD2N100 = Device Code \$Y = onsemi Logo &Z = Assembly Location &3 = 3-Digit Date Code

&K = 2-Digits Lot Run Traceability Code

#### **ORDERING INFORMATION**

| Device     | Package                   | Shipping <sup>†</sup> |
|------------|---------------------------|-----------------------|
| FQU2N100TU | DPAK3 (IPAK)<br>(Pb-Free) | 70 Units / Tube       |
| FQD2N100TM | DPAK3<br>(Pb-Free)        | 2500 /<br>Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

#### THERMAL CHARACTERISTICS

| Symbol          | Parameter                                                                   | Value | Unit |
|-----------------|-----------------------------------------------------------------------------|-------|------|
| $R_{	heta JC}$  | Thermal Resistance, Junction-to-Case, Max.                                  | 2.5   | °C/W |
| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient (minimum pad of 2 oz copper) , Max. | 110   | °C/W |
|                 | Thermal Resistance, Junction-to-Ambient (* 1 in2 pad of 2 oz copper), Max.  | 50    |      |

#### FLECTRICAL CHARACTERISTICS /Ta

| Symbol                           | Parameter                                             | Test Condition                                             | Min  | Тур   | Max  | Unit |
|----------------------------------|-------------------------------------------------------|------------------------------------------------------------|------|-------|------|------|
| OFF CHARA                        | ACTERISTICS                                           |                                                            |      |       | •    |      |
| BV <sub>DSS</sub>                | Drain-to-Source Breakdown Voltage                     | $I_D = 250 \mu A, V_{GS} = 0 V$                            | 1000 | -     | _    | V    |
| $\Delta BV_{DSS} / \Delta T_{J}$ | Breakdown Voltage Temperature<br>Coefficient          | I <sub>D</sub> = 250 μA, Referenced to 25°C                | -    | 0.976 | -    | V/°C |
| I <sub>DSS</sub>                 | Zero Gate Voltage Drain Current                       | V <sub>DS</sub> = 1000 V, V <sub>GS</sub> = 0 V            | -    | -     | 10   | μΑ   |
|                                  |                                                       | V <sub>DS</sub> = 800 V, T <sub>C</sub> = 125°C            | _    | -     | 100  |      |
| I <sub>GSSF</sub>                | Gate-Body Leakage Current, Forward                    | V <sub>GS</sub> = 30 V, V <sub>DS</sub> = 0 V              | _    | -     | 100  | nA   |
| I <sub>GSSR</sub>                | Gate-Body Leakage Current, Reverse                    | V <sub>GS</sub> = -30 V, V <sub>DS</sub> = 0 V             | _    | -     | -100 | nA   |
| ON CHARAC                        | CTERISTICS                                            | •                                                          |      |       |      |      |
| V <sub>GS(th)</sub>              | Gate Threshold Voltage                                | $V_{DS} = V_{GS}, I_D = 250 \mu A$                         | 3.0  | -     | 5.0  | V    |
| R <sub>DS(on)</sub>              | Static Drain-Source On Resistance                     | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 0.8 A             | _    | 7.1   | 9    | Ω    |
| 9FS                              | Forward Transconductance                              | V <sub>DS</sub> = 50 V, I <sub>D</sub> = 0.8 A             | _    | 1.9   | -    | S    |
| DYNAMIC C                        | HARACTERISTICS                                        | •                                                          |      |       |      |      |
| C <sub>iss</sub>                 | Input Capacitance                                     | V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0 V, f = 1.0 MHz | _    | 400   | 520  | pF   |
| C <sub>oss</sub>                 | Output Capacitance                                    | 7                                                          | _    | 40    | 52   |      |
| C <sub>rss</sub>                 | Reverse Transfer Capacitance                          |                                                            | _    | 5     | 6.5  |      |
| SWITCHING                        | CHARACTERISTICS                                       |                                                            |      |       |      |      |
| t <sub>d(on)</sub>               | Turn-On Delay Time                                    | $V_{DD} = 500 \text{ V}, I_D = 2.0 \text{ A},$             | -    | 13    | 35   | ns   |
| t <sub>r</sub>                   | Turn-On Rise Time                                     | $R_G = 25 \Omega \text{ (Note 4)}$                         | _    | 30    | 70   |      |
| t <sub>d(off)</sub>              | Turn-Off Delay Time                                   |                                                            | _    | 25    | 60   |      |
| t <sub>f</sub>                   | Turn-Off Fall Time                                    |                                                            | _    | 35    | 80   |      |
| Qg                               | Total Gate Charge                                     | $V_{DS} = 800 \text{ V}, I_D = 2.0 \text{ A},$             | _    | 12    | 15.5 | nC   |
| Q <sub>gs</sub>                  | Gate-Source Charge                                    | V <sub>GS</sub> = 10 V (Note 4)                            | _    | 2.5   | _    |      |
| Q <sub>gd</sub>                  | Gate-Drain Charge                                     | 7                                                          | _    | 6.5   | -    |      |
| DRAIN-SOL                        | JRCE DIODE CHARACTERISTICS AND MA                     | AXIMUM RATINGS                                             |      |       |      |      |
| I <sub>S</sub>                   | Maximum Continuous Drain-Source Diode Forward Current |                                                            |      | _     | 1.5  | Α    |
| I <sub>SM</sub>                  | Maximum Pulsed Drain-Source Diode Forward Current     |                                                            |      | -     | 6.0  | Α    |
| V <sub>SD</sub>                  | Drain-Source Diode Forward Voltage                    | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 1.6 A              | -    | -     | 1.4  | V    |
| t <sub>rr</sub>                  | Reverse Recovery Time                                 | $V_{GS} = 0 \text{ V}, I_{S} = 2.0 \text{ A},$             | -    | 520   | _    | ns   |
| Q <sub>rr</sub>                  | Reverse Recovery Charge                               | dI <sub>F</sub> /dt = 100 A/μs                             | _    | 2.3   | _    | μC   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product Product parametric performance is indicated in the Electrical Characteristics for the listed test condition performance may not be indicated by the Electrical Characteristics if operated under different conditions. 
1. Repetitive Rating: Pulse width limited by maximum junction temperature. 
2. L = 120 mH,  $I_{AS} = 1.6$  A,  $V_{DD} = 50$  V,  $R_{G} = 25$   $\Omega$ , Starting  $T_{J} = 25^{\circ}C$ . 
3.  $I_{SD} \le 2.0$  A, di/dt  $\le 300$ A/ $\mu$ s,  $V_{DD} \le BV_{DSS}$ , Starting  $T_{J} = 25^{\circ}C$ . 
4. Essentially independent of operating temperature.

#### **TYPICAL CHARACTERISTICS**



Figure 1. On-Region Characteristics



Figure 2. Transfer Characteristics



Figure 3. On-Resistance Variation vs. Drain Current and Gate Voltage



Figure 4. Body Diode Forward Voltage Variation vs. Source Current and Temperature



Figure 5. Capacitance Characteristics



Figure 6. Gate Charge Characteristics

#### TYPICAL CHARACTERISTICS (continued)



3.0 R<sub>DS(ON)</sub>, (Normalized) Drain-Source 2.5 2.0 On-Resistance 1.5 1.0 \*Notes: 0.5 1.  $V_{GS} = 10 \text{ V}$  $2. I_D = 0.8 A$ 0.0 -50 -10050 100 150 200 T<sub>J</sub>, Junction Temperature (°C)

Figure 7. Breakdown Voltage Variation vs. Temperature

Figure 8. On–Resistance Variation vs. Temperature





Figure 9. Maximum Safe Operating Area

Figure 10. Maximum Drain Current vs. Case Temperature



Figure 11. Transient Thermal Response Curve



Figure 12. Gate Charge Test Circuit & Waveform



Figure 13. Resistive Switching Test Circuit & Waveforms



Figure 14. Unclamped Inductive Switching Test Circuit & Waveforms



Figure 15. Peak Diode Recovery dv/dt Test Circuit & Waveforms

QFET is a registered trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.

DPAK3 (IPAK) CASE 369AR ISSUE O

**DATE 30 SEP 2016** 





- A) ALL DIMENSIONS ARE IN MILLIMETERS.
- B) THIS PACKAGE CONFORMS TO JEDEC, TO-251, ISSUE C, VARIATION AA, DATED SEP 1988.
- C) DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

| DOCUMENT NUMBER: | 98AON13815G  | Electronic versions are uncontrolled except when accessed directly from the Document Re<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | DPAK3 (IPAK) | •                                                                                                                                                                          | PAGE 1 OF 1 |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

h3

3

 $-\Box$ 

L3

Æ

L4





C

(z)

## **DPAK3 (TO-252 3 LD)**CASE 369AS **ISSUE A**

**DATE 28 SEP 2022** 

NOTES: UNLESS OTHERWISE SPECIFIED

- A) THIS PACKAGE CONFORMS TO JEDEC, TO-252,
  - ISSUE C, VARIATION AA.
- B) ALL DIMENSIONS ARE IN MILLIMETERS.
- C) DIMENSIONING AND TOLERANCING PER ASME Y14.5M-2009.
- D) SUPPLIER DEPENDENT MOLD LOCKING HOLES OR CHAMFERED CORNERS OR EDGE PROTRUSION.

  FOR DIODE PRODUCTS, L4 IS 0.25 MM MAX.

  F) DIMENSIONS ARE EXCLUSIVE OF BURRS,
- MOLD FLASH AND TIE BAR EXTRUSIONS.
- G) LAND PATTERN RECOMMENDATION IS BASED ON IPC7351A STD TO228P991X239-3N.





**DETAIL A** (ROTATED -90°) SCALE: 12X

| I ым | MILLIMETERS |          |       |
|------|-------------|----------|-------|
|      | MIN.        | NOM.     | MAX.  |
| Α    | 2.18        | 2.29     | 2.39  |
| A1   | 0.00        | -        | 0.127 |
| b    | 0.64        | 0.77     | 0.89  |
| b2   | 0.76        | 0.95     | 1.14  |
| b3   | 5.21        | 5.34     | 5.46  |
| С    | 0.45        | 0.53     | 0.61  |
| c2   | 0.45        | 0.52     | 0.58  |
| D    | 5.97        | 6.10     | 6.22  |
| D1   | 5.21        | _        | _     |
| Е    | 6.35        | 6.54     | 6.73  |
| E1   | 4.32        | _        | _     |
| е    |             | 2.286 BS |       |
| e1   | 4.572 BS    |          | С     |
| Н    | 9.40        | 9.91     | 10.41 |
| L    | 1.40        | 1.59     | 1.78  |
| L1   | 2.90 REF    |          |       |
| 12   | 0.54.000    |          |       |







L3

0.89

1.08 1.27

#### **GENERIC MARKING DIAGRAM\***

XXXXXX XXXXXX **AYWWZZ** 

XXXX = Specific Device Code

= Assembly Location Α

WW = Work Week

= Assembly Lot Code

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

# LAND PATTERN RECOMMENDATION

\*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON13810G         | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | DPAK3 (TO-252 3 LD) |                                                                                                                                                                                     | PAGE 1 OF 1 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales