# F95010 · F95016 # BCD DECADE COUNTER/4-BIT BINARY COUNTER **GENERAL DESCRIPTION** — The F95010 is a high speed synchronous, presettable, cascadable BCD Decade Counter and the F95016 is a high speed synchronous, presettable, cascadable 4-Bit Binary Counter. They are multifunction MSI building blocks useful for a large number of counting, digital integration, and conversion applications. Up to nine devices can be cascaded with no speed degradation using standard 95K gates. A multidecade synchronous counter up to 150 MHz can be built. Typical count frequency is 200 MHz. Features include assertion inputs and outputs on each of the four master/slave counting flip-flops. Terminal count is generated internally in a manner that allows synchronous loading at nearly the speed of the basic counter. - HIGH SPEED COUNT . . . 200 MHz TYPICAL COUNT FREQUENCY - INTERNAL COUNT ENABLE FOR HIGHEST SPEED EXPANSION - ASYNCHRONOUS MASTER RESET - 50Ω DRIVE CAPABILITY - WIRED-OR CAPABILITY - SEPARATE VCC PINS ELIMINATE NOISE COUPLING - INTERNAL 50 kΩ INPUT PULL DOWNS - SINGLE -5.2 V POWER SUPPLY # ## PROPRES OF ### PIN NAMES | PE | Parallel Load Enable (Active LOW) | |----------------|-------------------------------------------------------| | Pn | Parallel Inputs | | CP | Clock Input (Clocks on Positive Transition) | | CE | Count Enable (LOW to Count) | | MR | Master Reset (HIGH Forces all Q Outputs LOW) | | TC | Terminal Count (95010, LOW at HLLH; 95016 LOW at HHHH | | Q <sub>n</sub> | Counter Outputs | ### **LOGIC DIAGRAM F95016** Note that this diagram is provided for understanding of logic operation only. It should not be used for evaluation of propagation delays as many gate functions are achieved internally without incurring a full gate delay. FUNCTIONAL DESCRIPTION — The F95010 is a high speed BCD Decade Counter and the F95016 is a high speed Binary Counter. The four master/slave flip-flops are fully synchronous and are driven in parallel through a clock driver. The masters are loaded during the LOW period of the clock pulse. During the LOW to HIGH transition of the clock, the master is disabled from the input and data is transferred to the slaves and then to the outputs. When the clock is HIGH, the masters are inhibited from changing and the master/slave data path remains open. During the HIGH to LOW transition of the clock, the master/slave data path is inhibited, followed by the enabling of the masters for the acceptance of inputs from the counting logic, parallel entry, or count hold logic. The Terminal Count (TC) is generated at count 9 (HLLH) on the 95010 and at count 15 (HHHH) on the 95016. The TC output is available simultaneously with the Q outputs through the use of unique lookahead logic and a fifth slave which is loaded during the LOW portion of the clock cycle. This feature, in conjunction with the triggered Count Enable (CE) and the Parallel Enable (PE) select the mode of operation as shown in the table below. The status of these control lines is sampled only during the LOW to HIGH transition of the clock. The Master Reset (MR) function is asynchronous. When HIGH, it overrides all other commands and forces all Q outputs LOW and the TC HIGH. TRUTH TABLE | CE | ΡĒ | MR | СР | Function | |----|----|----|-----|---------------------------------------------------| | Ł | L | L | ſ | Load Parallel (P <sub>n</sub> to Q <sub>n</sub> ) | | н | L | L | ľ | Load Parallel (P <sub>n</sub> to Q <sub>n</sub> ) | | L | н | L | 1 | Count | | н | н | L | J | Hold | | x | × | L | ጊ | Masters Respond, Slaves Hold | | X | х | Н | _ x | Reset (Q <sub>n</sub> = LOW, TC = HIGH) | L = LOW H = HIGH Voltage Level X = Don't Care 「 = Clock Pulse (LOW to HIGH) 1 - Clock Pulse (HIGH to LOW) ### STATE DIAGRAMS NOTE: The 95010 can be preset to any state, but will not count beyond 9 (HLLH). If preset to state 10, 11, 12, 13, 14 or 15, it will return to its normal sequence within two clock pulses. | SYMBOL | CHARACTERISTIC | LIMITS | | | LIMITO | | | |-----------------|------------------------------------|--------|-------|------------|--------------------------|----------------------------------------------|---------------------------------------| | | | В | TYP | Α | UNITS | CONDITIONS | | | Vон | Output Voltage HIGH | -1025 | -965 | 880 | mV | 50 Ω to -2.0 V | | | Vol | Output Voltage LOW | -1810 | -1705 | -1620 | mV | 50 Ω to -2.0 V per Truth To | Vin ≔ ViHA Or ViLB<br>per Truth Table | | Vонс | Output Voltage HIGH | -1035 | | | mV | | Vin = Vihb of Vila | | Volc | Output Voltage LOW | | · | -1610 | m۷ | 50 Ω to -2.0 V | per Truth Table | | VIH | Input Voltage HIGH | -1165 | | -880 | m∨ | Guaranteed Input HIGH for All Inputs | | | V <sub>IL</sub> | Input Voltage LOW | -1810 | | -1475 | m۷ | Guaranteed Input LOW for All Inputs | | | li <del>H</del> | Input Current HIGH,<br>MR (Pin 12) | | | 265<br>700 | μ <b>Α</b><br>μ <b>Α</b> | VIN = VIHA | | | l <sub>IL</sub> | Input Current LOW | 0.5 | | | μΑ | VIN = VILB | - | | JEE | Power Supply Current | -115 | -80 | | mA | MR to V <sub>IH</sub> , Oth<br>and Outputs C | | # SWITCHING CHARACTERISTICS: VEE = -5.2 V, TA = 25°C, VCC = GND | SYMBOL | CHARACTERISTIC | LIMITS | | | LINITE | 22127721212 | | |------------------|----------------------------------------------------|--------|-----|-----|--------|--------------|--| | | | В | TYP | Α | UNITS | CONDITIONS | | | fcount | Count Frequency | 140 | 200 | | MHz | See Figure 1 | | | tpLH | Propagation Delay Clock to Output (Qn or TC) | 2.0 | 3.6 | 5.0 | ns | | | | t <sub>PHL</sub> | Propagation Delay<br>Clock to Output (Qn or TC) | 2.0 | 3.6 | 5.0 | ns | See Figure 2 | | | t <sub>PHL</sub> | Propagation Delay<br>Master Reset to Output | | 4.0 | | ns | See Figure 3 | | | T <sub>TLH</sub> | Output Transition Time<br>LOW to HIGH (20% to 80%) | 1.3 | 2.5 | 3.3 | ns | | | | ttHL | Output Transition Time<br>HIGH to LOW (80% to 20%) | 1.3 | 2.5 | 3.3 | ns | See Figure 2 | | | tw | Clock Pulse Width | | 2.3 | | ns | See Figure 2 | | | tw | MR Pulse Width | | 2.8 | | ns | See Figure 3 | | | ts | Set-Up Time Prior to Clock Pn to CP | 2.0 | | | ns | | | | ts | Set-Up Time Prior to Clock<br>PE or CE to CP | 2.5 | | | ns | | | | th | Hold Time After Clock PE or CE to CP | 0.5 | | | ns | | | # APPLICATION INFORMATION | DIVIDE | INPLT REQUIRED | | | | | | | |--------|----------------|-----|----------------|----|--|--|--| | PATIO | Po | Р1 | P <sub>2</sub> | Р3 | | | | | 2 | ι | + | н | н | | | | | 3 | н | L | н | н | | | | | 4 | L | L | н | н | | | | | 5 | н | н — | L | н | | | | | 5 | L | - | L | н | | | | | 7 | | L | L | н | | | | | 9 | Ĺ | L | L | н | | | | | 9 | н | н | н | L | | | | | 1.0 | L | н | н | L | | | | | 11 | н | Ļ | н | L | | | | | 12 | L | L | н | L | | | | | 1.3 | ч | н. | L | L | | | | | 14 | L | н | L | L | | | | | 15 | | L | L | L | | | | | 16 | l. | L | L | L | | | | The F95016 may be connected to divide by any modulo from 2 to 16. The table illustrates the inputs required for each modulo. The terminal count output is utilized to load the parallel data, this in turn determines the number of clock pulses which will occur before $\overline{\text{TC}}$ goes LOW again.