

### SHARC Digital Signal Processor

### [ADSP-21160M](http://www.analog.com/adsp-21160m?doc=ADSP-21160M_21160N.pdf)[/ADSP-21160N](http://www.analog.com/adsp-21160n?doc=ADSP-21160M_21160N.pdf)

#### **SUMMARY**

- **High performance 32-bit DSP—applications in audio, medical, military, graphics, imaging, and communication**
- **Super Harvard architecture—4 independent buses for dual data fetch, instruction fetch, and nonintrusive, zero-overhead I/O**
- **Backward compatible—assembly source level compatible with code for ADSP-2106x DSPs**
- **Single-instruction, multiple-data (SIMD) computational architecture—two 32-bit IEEE floating-point computation units, each with a multiplier, ALU, shifter, and register file**
- **Integrated peripherals—integrated I/O processor, 4M bits on-chip dual-ported SRAM, glueless multiprocessing features, and ports (serial, link, external bus, and JTAG)**

#### **FEATURES**

- **100 MHz (10 ns) core instruction rate (ADSP-21160N)**
- **Single-cycle instruction execution, including SIMD operations in both computational units**
- **Dual data address generators (DAGs) with modulo and bitreverse addressing**
- **Zero-overhead looping and single-cycle loop setup, providing efficient program sequencing**
- **IEEE 1149.1 JTAG standard Test Access Port and on-chip emulation**

**400-ball 27 mm** × **27 mm PBGA package**

**Available in lead-free (RoHS compliant) package 200 million fixed-point MACs sustained performance** 

**(ADSP-21160N)**



Figure 1. Functional Block Diagram

<span id="page-0-0"></span>SHARC and the SHARC logo are registered trademarks of Analog Devices, Inc.

#### **Rev. D [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=ADSP-21160M_21160N.pdf&product=ADSP-21160M%20ADSP-21160N&rev=D
)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106 U.S.A. Tel: 781.329.4700 ©2015 Analog Devices, Inc. All rights reserved. [Technical Support](http://www.analog.com/en/content/technical_support_page/fca.html )** 

**Single-instruction, multiple-data (SIMD) architecture provides Two computational processing elements Concurrent execution—each processing element executes the same instruction, but operates on different data Code compatibility—at assembly level, uses the same instruction set as the ADSP-2106x SHARC DSPs Parallelism in buses and computational units allows Single-cycle execution (with or without SIMD) of a multiply operation, an ALU operation, a dual memory read or write, and an instruction fetch Transfers between memory and core at up to four 32-bit floating- or fixed-point words per cycle Accelerated FFT butterfly computation through a multiply with add and subtract Memory attributes 4M bits on-chip dual-ported SRAM for independent access by core processor, host, and DMA 4G word address range for off-chip memory Memory interface supports programmable wait state generation and page-mode for off-chip memory DMA controller supports 14 zero-overhead DMA channels for transfers between ADSP-21160x internal memory and external memory, external peripherals, host processor, serial ports, or link ports 64-bit background DMA transfers at core clock speed, in parallel with full-speed processor execution Host processor interface to 16- and 32-bit microprocessors Multiprocessing support provides Glueless connection for scalable DSP multiprocessing architecture Distributed on-chip bus arbitration for parallel bus connect of up to 6 ADSP-21160x processors plus host 6 link ports for point-to-point connectivity and array multiprocessing Serial ports provide Two synchronous serial ports with companding hardware Independent transmit and receive functions TDM support for T1 and E1 interfaces 64-bit-wide synchronous external port provides Glueless connection to asynchronous and SBSRAM external memories**

### TABLE OF CONTENTS



#### **REVISION HISTORY**





### <span id="page-3-0"></span>GENERAL DESCRIPTION

The ADSP-21160x SHARC $^{\circledR}$  DSP family has two members: ADSP-21160M and ADSP-21160N. The ADSP-21160M is fabricated in a 0.25 micron CMOS process. The ADSP-21160N is fabricated in a 0.18 micron CMOS process. The ADSP-21160N offers higher performance and lower power consumption than the ADSP-21160M. Easing portability, the ADSP-21160x is application source code compatible with first generation ADSP-2106x SHARC DSPs in SISD (single instruction, single data) mode. To take advantage of the processor's SIMD (singleinstruction, multiple-data) capability, some code changes are needed. Like other SHARC DSPs, the ADSP-21160x is a 32-bit processor that is optimized for high performance DSP applications. The ADSP-21160x includes a core running up to 100 MHz, a dual-ported on-chip SRAM, an integrated I/O processor with multiprocessing support, and multiple internal buses to eliminate I/O bottlenecks.

[Table 1](#page-3-2) shows major differences between the ADSP-21160M and ADSP-21160N processors.

<span id="page-3-2"></span>



The ADSP-21160x introduces single-instruction, multiple-data (SIMD) processing. Using two computational units (ADSP-2106x SHARC DSPs have one), the ADSP-21160x can double performance versus the ADSP-2106x on a range of DSP algorithms.

Fabricated in a state-of-the-art, high speed, low power CMOS process, the ADSP-21160N has a 10 ns instruction cycle time. With its SIMD computational hardware running at 100 MHz, the ADSP-21160N can perform 600 million math operations per second (480 million operations for ADSP-21160M at a 12.5 ns instruction cycle time).

#### [Table 2](#page-3-3) shows performance benchmarks for the ADSP-21160x.

These benchmarks provide single-channel extrapolations of measured dual-channel (SIMD) processing performance. For more information on benchmarking and optimizing DSP code for single- and dual-channel processing, see the Analog Devices website (www.analog.com).

The ADSP-21160x continues the SHARC family's industryleading standards of integration for DSPs, combining a high performance 32-bit DSP core with integrated, on-chip system features. These features include a 4M-bit dual-ported SRAM memory, host processor interface, I/O processor that supports 14 DMA channels, two serial ports, six link ports, external parallel bus, and glueless multiprocessing.

<span id="page-3-3"></span>



The functional block diagram [\(Figure 1 on Page 1\)](#page-0-0) of the ADSP-21160x illustrates the following architectural features:

- Two processing elements, each made up of an ALU, multiplier, shifter, and data register file
- Data address generators (DAG1, DAG2)
- Program sequencer with instruction cache
- PM and DM buses capable of supporting four 32-bit data transfers between memory and the core every core processor cycle
- Interval timer
- On-chip SRAM (4M bits)
- External port that supports:
	- Interfacing to off-chip memory peripherals
	- Glueless multiprocessing support for six ADSP-21160x SHARC DSPs
	- Host port
- DMA controller
- Serial ports and link ports
- JTAG test access port

[Figure 2](#page-4-0) shows a typical single-processor system. A multiprocessing system appears in [Figure 3 on Page 6](#page-5-0).

#### <span id="page-3-1"></span>**ADSP-21160X FAMILY CORE ARCHITECTURE**

The ADSP-21160x processor includes the following architectural features of the ADSP-2116x family core. The ADSP-21160x is code compatible at the assembly level with the ADSP-2106x and ADSP-21161.

#### **SIMD Computational Engine**

The ADSP-21160x contains two computational processing elements that operate as a single-instruction multiple-data (SIMD) engine. The processing elements are referred to as PEX and PEY, and each contains an ALU, multiplier, shifter, and register file. PEX is always active, and PEY may be enabled by setting the PEYEN mode bit in the MODE1 register. When this mode is



Figure 2. Single-Processor System

<span id="page-4-0"></span>enabled, the same instruction is executed in both processing elements, but each processing element operates on different data. This architecture is efficient at executing math-intensive DSP algorithms.

Entering SIMD mode also has an effect on the way data is transferred between memory and the processing elements. In SIMD mode, twice the data bandwidth is required to sustain computational operation in the processing elements. Because of this requirement, entering SIMD mode also doubles the bandwidth between memory and the processing elements. When using the DAGs to transfer data in SIMD mode, two data values are transferred with each access of memory or the register file.

#### **Independent, Parallel Computation Units**

Within each processing element is a set of computational units. The computational units consist of an arithmetic/logic unit (ALU), multiplier, and shifter. These units perform single-cycle instructions. The three units within each processing element are arranged in parallel, maximizing computational throughput. Single multifunction instructions execute parallel ALU and multiplier operations. In SIMD mode, the parallel ALU and multiplier operations occur in both processing elements. These computation units support IEEE 32-bit single-precision floating-point, 40-bit extended-precision floating-point, and 32-bit fixed-point data formats.

### ADSP-21160M/ADSP-21160N

#### **Data Register File**

A general-purpose data register file is contained in each processing element. The register files transfer data between the computation units and the data buses, and store intermediate results. These 10-port, 32-register (16 primary, 16 secondary) register files, combined with the ADSP-2116x enhanced Harvard architecture, allow unconstrained data flow between computation units and internal memory. The registers in PEX are referred to as R0–R15 and in PEY as S0–S15.

#### **Single-Cycle Fetch of Instruction and Four Operands**

The processor features an enhanced Harvard architecture in which the data memory (DM) bus transfers data, and the program memory (PM) bus transfers both instructions and data (see the functional block diagram [1\)](#page-0-0). With the ADSP-21160x DSP's separate program and data memory buses and on-chip instruction cache, the processor can simultaneously fetch four operands and an instruction (from the cache), all in a single cycle.

#### **Instruction Cache**

The ADSP-21160x includes an on-chip instruction cache that enables three-bus operation for fetching an instruction and four data values. The cache is selective—only the instructions whose fetches conflict with PM bus data accesses are cached. This cache allows full-speed execution of core, providing looped operations, such as digital filter multiply- accumulates and FFT butterfly processing.

#### **Data Address Generators with Hardware Circular Buffers**

The ADSP-21160x DSP's two data address generators (DAGs) are used for indirect addressing and provide for implementing circular data buffers in hardware. Circular buffers allow efficient programming of delay lines and other data structures required in digital signal processing, and are commonly used in digital filters and Fourier transforms. The two DAGs of the product contain sufficient registers to allow the creation of up to 32 circular buffers (16 primary register sets, 16 secondary). The DAGs automatically handle address pointer wraparound, reducing overhead, increasing performance, and simplifying implementation. Circular buffers can start and end at any memory location.

#### **Flexible Instruction Set**

The 48-bit instruction word accommodates a variety of parallel operations for concise programming. For example, the processor can conditionally execute a multiply, an add, and subtract, in both processing elements, while branching, all in a single instruction.



<span id="page-5-0"></span>Figure 3. Shared Memory Multiprocessing System

#### <span id="page-6-0"></span>**MEMORY AND I/O INTERFACE FEATURES**

Augmenting the ADSP-2116x family core, the ADSP-21160x adds the following architectural features.

#### **Dual-Ported On-Chip Memory**

The ADSP-21160x contains four megabits of on-chip SRAM, organized as two blocks of 2M bits each, which can be configured for different combinations of code and data storage [\(Figure 4\)](#page-6-1). Each memory block is dual-ported for single-cycle, independent accesses by the core processor and I/O processor. The dual-ported memory in combination with three separate on-chip buses allows two data transfers from the core and one from I/O processor, in a single cycle. The ADSP-21160x memory can be configured as a maximum of 128K words of 32-bit data, 256K words of 16-bit data, 85K words of 48-bit instructions (or 40-bit data), or combinations of different word sizes up to four megabits. All of the memory can be accessed as 16-, 32-, 48-, or 64-bit words. A 16-bit floating-point storage format is supported that effectively doubles the amount of data that may be stored on-chip. Conversion between the 32-bit floating-point and 16-bit floating-point formats is done in a single instruction. While each memory block can store combinations of code and data, accesses are most efficient when one block stores data, using the DM bus for transfers, and the other block stores instructions and data, using the PM bus for transfers. Using the DM bus and PM bus in this way, with one dedicated to each memory block, assures single-cycle execution with two data transfers. In this case, the instruction must be available in the cache.

#### **Off-Chip Memory and Peripherals Interface**

The ADSP-21160x DSP's external port provides the processor's interface to off-chip memory and peripherals. The 4G word offchip address space is included in the processor's unified address space. The separate on-chip buses—for PM addresses, PM data, DM addresses, DM data, I/O addresses, and I/O data—are multiplexed at the external port to create an external system bus with a single 32-bit address bus and a single 64-bit data bus. The lower 32 bits of the external data bus connect to even addresses, and the upper 32 bits of the 64 connect to odd addresses. Every access to external memory is based on an address that fetches a 32-bit word, and with the 64-bit bus, two address locations can be accessed at once. When fetching an instruction from external memory, two 32-bit data locations are being accessed (16 bits are unused). [Figure 5](#page-7-0) shows the alignment of various accesses to external memory.

The external port supports asynchronous, synchronous, and synchronous burst accesses. ZBT synchronous burst SRAM can be interfaced gluelessly. Addressing of external memory devices is facilitated by on-chip decoding of high-order address lines to generate memory bank select signals. Separate control lines are also generated for simplified addressing of page-mode DRAM. The ADSP-21160x provides programmable memory wait states and external memory acknowledge controls to allow interfacing to DRAM and peripherals with variable access, hold, and disable time requirements.





#### <span id="page-6-1"></span>**DMA Controller**

The ADSP-21160x DSP's on-chip DMA controller allows zerooverhead data transfers without processor intervention. The DMA controller operates independently and invisibly to the processor core, allowing DMA operations to occur while the core is simultaneously executing its program instructions. DMA transfers can occur between the processor's internal memory and external memory, external peripherals, or a host processor. DMA transfers can also occur between the product's DSP's internal memory and its serial ports or link ports. External bus packing to 16-, 32-, 48-, or 64-bit words is performed during DMA transfers. Fourteen channels of DMA are available on the ADSP-21160x—six via the link ports, four via the serial ports, and four via the processor's external port (for either host processor, other ADSP-21160x processors, memory or I/O transfers). Programs can be downloaded to the processor using DMA transfers. Asynchronous off-chip peripherals can control two DMA channels using DMA Request/Grant lines (DMAR1–2, DMAG1–2). Other DMA features include



Figure 5. External Data Alignment Options

<span id="page-7-0"></span>interrupt generation upon completion of DMA transfers, twodimensional DMA, and DMA chaining for automatic linked DMA transfers.

#### **Multiprocessing**

The ADSP-21160x offers powerful features tailored to multiprocessing DSP systems as shown in M. The external port and link ports provide integrated glueless multiprocessing support.

The external port supports a unified address space (see [Figure 4\)](#page-6-1) that allows direct interprocessor accesses of each processor's internal memory. Distributed bus arbitration logic is included on-chip for simple, glueless connection of systems containing up to six ADSP-21160x processors and a host processor. Master processor changeover incurs only one cycle of overhead. Bus arbitration is selectable as either fixed or rotating priority. Bus lock allows indivisible read-modify-write sequences for semaphores. A vector interrupt is provided for interprocessor commands. Maximum throughput for interprocessor data transfer is 400M bytes/s (ADSP-21160N) over the external port. Broadcast writes allow simultaneous transmission of data to all ADSP-21160x DSPs and can be used to implement reflective semaphores.

Six link ports provide for a second method of multiprocessing communications. Each link port can support communications to another ADSP-21160x. Using the links, a large multiprocessor system can be constructed in a 2D or 3D fashion. Systems can use the link ports and cluster multiprocessing concurrently or independently.

#### **Link Ports**

The processor features six 8-bit link ports that provide additional I/O capabilities. With the capability of running at 100 MHz rates, each link port can support 100M bytes/s

(ADSP-21160N). Link port I/O is especially useful for point-topoint interprocessor communication in multiprocessing systems. The link ports can operate independently and simultaneously. Link port data is packed into 48- or 32-bit words, and can be directly read by the core processor or DMAtransferred to on-chip memory. Each link port has its own double-buffered input and output registers. Clock/acknowledge handshaking controls link port transfers. Transfers are programmable as transmit or receive.

#### **Serial Ports**

The processor features two synchronous serial ports that provide an inexpensive interface to a wide variety of digital and mixed-signal peripheral devices. The serial ports can operate up to half the clock rate of the core, providing each with a maximum data rate of 50M bits/s (ADSP-21160N). Independent transmit and receive functions provide greater flexibility for serial communications. Serial port data can be automatically transferred to and from on-chip memory via a dedicated DMA. Each of the serial ports offers a TDM multichannel mode. The serial ports can operate with little-endian or big-endian transmission formats, with word lengths selectable from 3 bits to 32 bits. They offer selectable synchronization and transmit modes as well as optional µ-law or A-law companding. Serial port clocks and frame syncs can be generated internally or externally.

#### **Host Processor Interface**

The ADSP-21160x host interface allows easy connection to standard microprocessor buses, both 16- and 32-bit, with little additional hardware required. The host interface is accessed through the ADSP-21160x DSP's external port and is memorymapped into the unified address space. Four channels of DMA are available for the host interface; code and data transfers are accomplished with low software overhead. The host processor communicates with the ADSP-21160x DSP's external bus with host bus request ( $\overline{\text{HBR}}$ ), host bus grant ( $\overline{\text{HBG}}$ ), ready (REDY), acknowledge (ACK), and chip select (CS) signals. The host can directly read and write the internal memory of the processor, and can access the DMA channel setup and mailbox registers. Vector interrupt support provides efficient execution of host commands.

The host processor interface can be used in either multiprocessor or uniprocessor systems. For multiprocessor systems, host access to the SHARC requires that address pins ADDR17, ADDR18, ADDR19, and ADDR20 be driven low. It is not enough to tie these pins to ground through a resistor (for example, 10 k $\Omega$ ). These pins must be driven low with a strong enough drive strength (10  $\Omega$  to 50  $\Omega$ ) to overcome the SHARC keeper latches present on these pins. If the drive strength provided is not strong enough, data access failures can occur.

For uniprocessor SHARC systems using this host access feature, address pins ADDR17, ADDR18, ADDR19, and ADDR20 may be tied low (for example, through a 10 k $\Omega$  ohm resistor), driven low by a buffer/driver, or left floating. Any of these options is sufficient.

#### <span id="page-8-2"></span>**Program Booting**

The internal memory of the ADSP-21160x can be booted at system power-up from an 8-bit EPROM, a host processor, or through one of the link ports. Selection of the boot source is controlled by the BMS (Boot Memory Select), EBOOT (EPROM Boot), and LBOOT (Link/Host Boot) pins. 32-bit and 16-bit host processors can be used for booting.

#### **Phase-Locked Loop**

The processor uses an on-chip PLL to generate the internal clock for the core. Ratios of 2:1, 3:1, and 4:1 between the core and CLKIN are supported. The CLK\_CFG pins are used to select the ratio. The CLKIN rate is the rate at which the synchronous external port operates.

#### **Power Supplies**

The processor has separate power supply connections for the internal ( $V_{DDINT}$ ), external ( $V_{DDEXT}$ ), and analog ( $AV_{DD}$  and AGND) power supplies. The internal and analog supplies must meet the  $V_{DDINT}$  and  $AV_{DD}$  requirement. The external supply must meet the 3.3 V requirement. All external supply pins must be connected to the same supply.

The PLL filter, [Figure 6,](#page-8-1) must be added for each ADSP-21160x in the system.  $V_{DDINT}$  is the digital core supply. It is recommended that the capacitors be connected directly to AGND using short thick trace. It is recommended that the capacitors be placed as close to  $AV_{DD}$  and AGND as possible. The connection from AGND to the (digital) ground plane should be made after the capacitors. The use of a thick trace for AGND is reasonable only because the PLL is a relatively low power circuit—it does not apply to any other ADSP-21160x GND connection.



Figure 6. Analog Power (AV<sub>DD</sub>) Filter Circuit

#### <span id="page-8-1"></span><span id="page-8-0"></span>**DEVELOPMENT TOOLS**

Analog Devices supports its processors with a complete line of software and hardware development tools, including integrated development environments (which include CrossCore® Embedded Studio and/or VisualDSP++® ), evaluation products, emulators, and a wide variety of software add-ins.

#### **Integrated Development Environments (IDEs)**

For C/C++ software writing and editing, code generation, and debug support, Analog Devices offers two IDEs.

The newest IDE, CrossCore Embedded Studio, is based on the Eclipse<sup>™</sup> framework. Supporting most Analog Devices processor families, it is the IDE of choice for future processors, including multicore devices. CrossCore Embedded Studio

seamlessly integrates available software add-ins to support real time operating systems, file systems, TCP/IP stacks, USB stacks, algorithmic software modules, and evaluation hardware board support packages. For more information visit [www.analog.com/cces](http://www.analog.com/cces).

The other Analog Devices IDE, VisualDSP++, supports processor families introduced prior to the release of CrossCore Embedded Studio. This IDE includes the Analog Devices VDK real time operating system and an open source TCP/IP stack. For more information visit [www.analog.com/visualdsp.](http://www.analog.com/visualdsp) Note that VisualDSP++ will not support future Analog Devices processors.

#### **EZ-KIT Lite Evaluation Board**

For processor evaluation, Analog Devices provides wide range of EZ-KIT Lite® evaluation boards. Including the processor and key peripherals, the evaluation board also supports on-chip emulation capabilities and other evaluation and development features. Also available are various EZ-Extenders® , which are daughter cards delivering additional specialized functionality, including audio and video processing. For more information visit [www.analog.com](http://www.analog.com) and search on "ezkit" or "ezextender".

#### **EZ-KIT Lite Evaluation Kits**

For a cost-effective way to learn more about developing with Analog Devices processors, Analog Devices offer a range of EZ-KIT Lite evaluation kits. Each evaluation kit includes an EZ-KIT Lite evaluation board, directions for downloading an evaluation version of the available IDE(s), a USB cable, and a power supply. The USB controller on the EZ-KIT Lite board connects to the USB port of the user's PC, enabling the chosen IDE evaluation suite to emulate the on-board processor in-circuit. This permits the customer to download, execute, and debug programs for the EZ-KIT Lite system. It also supports in-circuit programming of the on-board Flash device to store user-specific boot code, enabling standalone operation. With the full version of Cross-Core Embedded Studio or VisualDSP++ installed (sold separately), engineers can develop software for supported EZ-KITs or any custom system utilizing supported Analog Devices processors.

#### **Software Add-Ins for CrossCore Embedded Studio**

Analog Devices offers software add-ins which seamlessly integrate with CrossCore Embedded Studio to extend its capabilities and reduce development time. Add-ins include board support packages for evaluation hardware, various middleware packages, and algorithmic modules. Documentation, help, configuration dialogs, and coding examples present in these add-ins are viewable through the CrossCore Embedded Studio IDE once the add-in is installed.

#### **Board Support Packages for Evaluation Hardware**

Software support for the EZ-KIT Lite evaluation boards and EZ-Extender daughter cards is provided by software add-ins called Board Support Packages (BSPs). The BSPs contain the required drivers, pertinent release notes, and select example code for the given evaluation hardware. A download link for a specific BSP is

located on the web page for the associated EZ-KIT or EZ-Extender product. The link is found in the Product Download area of the product web page.

#### **Middleware Packages**

Analog Devices separately offers middleware add-ins such as real time operating systems, file systems, USB stacks, and TCP/IP stacks. For more information, see the following web pages:

- [www.analog.com/ucos3](http://www.analog.com/ucos3)
- [www.analog.com/ucfs](http://www.analog.com/ucfs)
- [www.analog.com/ucusbd](http://www.analog.com/ucusbd)
- [www.analog.com/lwip](http://www.analog.com/lwip)

#### **Algorithmic Modules**

To speed development, Analog Devices offers add-ins that perform popular audio and video processing algorithms. These are available for use with both CrossCore Embedded Studio and VisualDSP++. For more information visit [www.analog.com](http://www.analog.com) and search on "Blackfin software modules" or "SHARC software modules".

#### **Designing an Emulator-Compatible DSP Board (Target)**

For embedded system test and debug, Analog Devices provides a family of emulators. On each JTAG DSP, Analog Devices supplies an IEEE 1149.1 JTAG Test Access Port (TAP). In-circuit emulation is facilitated by use of this JTAG interface. The emulator accesses the processor's internal features via the processor's TAP, allowing the developer to load code, set breakpoints, and view variables, memory, and registers. The processor must be halted to send data and commands, but once an operation is completed by the emulator, the DSP system is set to run at full speed with no impact on system timing. The emulators require the target board to include a header that supports connection of the DSP's JTAG port to the emulator.

For details on target board design issues including mechanical layout, single processor connections, signal buffering, signal termination, and emulator pod logic, see the application note (EE-68) "Analog Devices JTAG Emulation Technical Reference" ([www.analog.com/ee-68\)](http://www.analog.com/ee-68). This document is updated regularly to keep pace with improvements to emulator support.

#### <span id="page-9-0"></span>**ADDITIONAL INFORMATION**

This data sheet provides a general overview of the ADSP-21160x architecture and functionality. For detailed information on the Blackfin family core architecture and instruction set, refer to the ADSP-21160 SHARC DSP Hardware Reference and the ADSP-21160 SHARC DSP Instruction Set Reference. For detailed information on the development tools for this processor, see the VisualDSP++ User's Guide.

#### <span id="page-9-1"></span>**RELATED SIGNAL CHAINS**

A signal chain is a series of signal conditioning electronic components that receive input (data acquired from sampling either real-time phenomena or from stored data) in tandem, with the output of one portion of the chain supplying input to the next.

Signal chains are often used in signal processing applications to gather and process data or to apply system controls based on analysis of real-time phenomena.

Analog Devices eases signal processing system development by providing signal processing components that are designed to work together well. A tool for viewing relationships between specific applications and related components is available on the [www.analog.com](http://www.analog.com) website.

The application signal chains page in the Circuits from the  $Lab^{\circledR}$ site ([http:\\www.analog.com\circuits\)](http://www.analog.com/circuits) provides:

- Graphical circuit block diagram presentation of signal chains for a variety of circuit types and applications
- Drill down links for components in each chain to selection guides and application information
- Reference designs applying best practice design techniques

### <span id="page-10-0"></span>PIN FUNCTION DESCRIPTIONS

ADSP-21160x pin definitions are listed below. Inputs identified as synchronous (S) must meet timing requirements with respect to CLKIN (or with respect to TCK for TMS, TDI). Inputs identified as asynchronous (A) can be asserted asynchronously to CLKIN (or to TCK for TRST).

Tie or pull unused inputs to  $V_{DD}$  or GND, except for the following:

- ADDR31–0, DATA63–0, PAGE, BRST, CLKOUT (ID2–0  $= 00x$ ) (Note: These pins have a logic-level hold circuit enabled on the ADSP-21160x DSP with  $ID2-0 = 00x$ .)
- PA, ACK, MS3–0, RDx, WRx, CIF, DMARx, DMAGx  $(ID2-0=00x)$  (Note: These pins have a pull-up enabled on the ADSP-21160x with  $ID2-0 = 00x$ .)

#### <span id="page-10-1"></span>**Table 3. Pin Function Descriptions**

- LxCLK, LxACK, LxDAT7–0 (LxPDRDE = 0) (Note: See Link Port Buffer Control Register Bit definitions in the ADSP-21160 SHARC DSP Hardware Reference.)
- DTx, DRx, TCLKx, RCLKx, EMU, TMS, TRST, TDI (Note: These pins have a pull-up.)

The following symbols appear in the Type column of [Table 3](#page-10-1):  $A = Asynchronous, G = Ground, I = Input, O = Output,$  $P = Power$  Supply,  $S = S$ ynchronous,  $(A/D) =$  Active Drive,  $(O/D) = Open Brain$ , and T = Three-State (when  $\overline{SBTS}$  is asserted, or when the ADSP-21160x is a bus slave).



#### **Table 3. Pin Function Descriptions (Continued)**





#### **Table 3. Pin Function Descriptions (Continued)**

#### **Table 3. Pin Function Descriptions (Continued)**



#### <span id="page-13-0"></span>**Table 4. Boot Mode Selection**



### <span id="page-14-0"></span>**SPECIFICATIONS**

### <span id="page-14-1"></span>**OPERATING CONDITIONS—ADSP-21160M**

[Table 5](#page-14-2) shows the recommended operating conditions for the ADSP-21160M. Specifications are subject to change without notice.

#### <span id="page-14-2"></span>**Table 5. Operating Conditions—ADSP-21160M**



<sup>1</sup> See [Environmental Conditions on Page 51](#page-50-0) for information on thermal specifications.

<sup>2</sup> Applies to input and bidirectional pins: DATA63–0, ADDR31–0, <del>RDx</del>, WRx, ACK, <del>SBT</del>S, <del>IRQ2–0</del>, FLAG3–0, <del>HBG, CS, DMAR1, DMAR2, BR6–1</del>, ID2–0, RPBA, <del>PA</del>, BRST, TFS0, TFS1, RFS0, RFS1, LxDAT7–0, LxCLK, LxACK, EBOOT, LBOOT, BMS, TMS, TDI, TCK, HBR, DR0, DR1, TCLK0, TCLK1, RCLK0, and RCLK1.

<sup>3</sup> Applies to input pins: CLKIN, **RESET**, and *TRST*.

#### <span id="page-15-0"></span>**ELECTRICAL CHARACTERISTICS—ADSP-21160M**

[Table 6](#page-15-1) shows ADSP-21160M electrical characteristics. These specifications are subject to change without notification.

#### <span id="page-15-1"></span>**Table 6. Electrical Characteristics—ADSP-21160M**



<sup>1</sup> Applies to output and bidirectional pins: DATA63-0, ADDR31-0, <del>MS3-0</del>, RDx, WRx, PAGE, CLKOUT, ACK, FLAG3-0, TIMEXP, <del>HBG</del>, REDY, <del>DMAG1, DMAG2, BR6-1</del>, PA, BRST, CIF, DT0, DT1, TCLK0, TCLK1, RCLK0, RCLK1, TFS0, TFS1, RFS0, RFS1, LxDAT7–0, LxCLK, LxACK, BMS, TDO, and EMU. <sup>2</sup> See [Output Drive Currents—ADSP-21160M on Page 47](#page-46-0) for typical drive current capabilities.

<sup>3</sup> Applies to input pins:  $\overline{\text{B} \text{TS}}$ ,  $\overline{\text{IRQ2-0}}$ ,  $\overline{\text{HBR}}$ ,  $\overline{\text{CS}}$ , ID2-0, RPBA, EBOOT, LBOOT, CLKIN,  $\overline{\text{RESET}}$ , TCK, and CLK\_CFG3-0.

<sup>4</sup>Applies to input pins with internal pull-ups: DR0, and DR1.

 $^5$  Applies to input pins with internal pull-ups:  $\overline{\rm{DMARx}}$  , TMS, TDI, and  $\overline{\rm TRST}.$ 

<sup>6</sup>Applies to three-statable pins: DATA63–0, ADDR31–0, PAGE, CLKOUT, ACK, FLAG3–0, REDY, HBG, BMS, BR6–1, TFSx, RFSx, and TDO.

 $^7$  Applies to three-statable pins with internal pull-ups: DTx, TCLKx, RCLKx, and  $\overline{\mathrm{EMU}}$ .

 $^8$  Applies to three-statable pins with internal pull-ups:  $\overline{\rm MS3-0},\overline{\rm RDx},\,\overline{\rm WRx},\,\overline{\rm DMAGx},\,\overline{\rm PA},\,$  and  $\overline{\rm CIF}.$ 

<sup>9</sup> Applies to three-statable pins with internal pull-downs: LxDAT7-0, LxCLK, and LxACK.

<sup>10</sup>Applies to ACK pulled up internally with 2 k $\Omega$  during reset or ID2-0 = 00x.

 $^{11}$ The test program used to measure  $I_{\rm DD\text{-}NPEAR}$  represents worst-case processor operation and is not sustainable under normal application conditions. Actual internal power measurements made using typical applications are less than specified. For more information, see [Power Dissipation on Page 47](#page-46-2).

 $^{12}\mathrm{I}_{\mathrm{DD\text{-}INHIGH}}$  is a composite average based on a range of high activity code. For more information, see [Power Dissipation on Page 47](#page-46-2).

 $^{13}I_{\rm DD\text{-}NLOW}$  is a composite average based on a range of low activity code. For more information, see [Power Dissipation on Page 47](#page-46-2).

<sup>14</sup>Idle denotes ADSP-21160M state during execution of IDLE instruction. For more information, see [Power Dissipation on Page 47.](#page-46-2)

<sup>15</sup>Characterized, but not tested.

<sup>16</sup> Applies to all signal pins.

<sup>17</sup>Guaranteed, but not tested.

#### <span id="page-16-0"></span>**OPERATING CONDITIONS—ADSP-21160N**

[Table 7](#page-16-1) shows recommended operating conditions for the ADSP-21160N. These specifications are subject to change without notice.

#### <span id="page-16-1"></span>**Table 7. Operating Conditions—ADSP-21160N**

<span id="page-16-2"></span>

<sup>1</sup> See [Environmental Conditions on Page 51](#page-50-0) for information on thermal specifications.

<sup>2</sup> Applies to input and bidirectional pins: DATA63–0, ADDR31–0, <del>RDx</del>, WRx, ACK, <del>SBT</del>S, IRQ2–0, FLAG3–0, <del>HBG, CS, DMAR1, DMAR2, BR6–1</del>, ID2–0, RPBA, <del>PA</del>, BRST, TFS0, TFS1, RFS0, RFS1, LxDAT7–0, LxCLK, LxACK, EBOOT, LBOOT, BMS, TMS, TDI, TCK, HBR, DR0, DR1, TCLK0, TCLK1, RCLK0, and RCLK1.

 $^3$  Applies to input pins: CLKIN,  $\overline{\rm{RESET}}$  , and  $\overline{\rm TRST}.$ 

#### <span id="page-17-0"></span>**ELECTRICAL CHARACTERISTICS—ADSP-21160N**

[Table 8](#page-17-1) shows the electrical characteristics. Note that these specifications are subject to change without notification.

#### <span id="page-17-1"></span>**Table 8. Electrical Characteristics—ADSP-21160N**



<sup>1</sup> Applies to output and bidirectional pins: DATA63–0, ADDR31–0, <del>MS3–0</del>, RDx, WRx, PAGE, CLKOUT, ACK, FLAG3–0, TIMEXP, <del>HBG</del>, REDY, <del>DMAG1, DMAG2, BR6–1</del>, PA, BRST, CIF, DT0, DT1, TCLK0, TCLK1, RCLK0, RCLK1, TFS0, TFS1, RFS0, RFS1, LxDAT7–0, LxCLK, LxACK, BMS, TDO, and EMU.

<sup>2</sup> See Output Drive Currents [47 fo](#page-46-3)r typical drive current capabilities. <sup>3</sup> Applies to input pins:  $\overline{\rm SBTS}$ ,  $\overline{\rm IRQ2-0}$ ,  $\overline{\rm HBR}$ ,  $\overline{\rm CS}$ , ID2-0, RPBA, EBOOT, LBOOT, CLKIN,  $\overline{\rm RESET}$ , TCK, and CLK\_CFG3-0.

<sup>4</sup>Applies to input pins with internal pull-ups: DR0, and DR1.

 $^5$  Applies to input pins with internal pull-ups:  $\overline{\rm{DMARx}}$  , TMS, TDI, and  $\overline{\rm TRST}.$ 

<sup>6</sup> Applies to CLKIN only.

 $^7$  Applies to all pins with keeper latches: ADDR31-0, DATA63-0, PAGE, BRST, and CLKOUT.

<sup>8</sup> Current required to switch from kept high to low, or from kept low to high.

<sup>9</sup> Characterized, but not tested.

<sup>10</sup>Applies to three-statable pins: DATA63–0, ADDR31–0, PAGE, CLKOUT, ACK, FLAG3–0, REDY, HBG, BMS, BR6–1, TFSx, RFSx, and TDO.

 $^{11}$  Applies to three-statable pins with internal pull-ups: DTx, TCLKx, RCLKx, and  $\overline{\rm EMU}.$ 

<sup>12</sup>Applies to three-statable pins with internal pull-ups:  $\overline{\rm MS3-0,}\overline{\rm RDx},\,\overline{\rm WRx},\,\overline{\rm DMAGx},\,\overline{\rm PA},\,{\rm and}\,\overline{\rm CIF}.$ 

<sup>13</sup>Applies to three-statable pins with internal pull-downs: LxDAT7-0, LxCLK, and LxACK.

<sup>14</sup>Applies to ACK pulled up internally with 2 k $\Omega$  during reset or ID2-0 = 00x.

 $^{15}$ The test program used to measure  $I_{\rm DD\text{-}NPEAK}$  represents worst-case processor operation and is not sustainable under normal application conditions. Actual internal power measurements made using typical applications are less than specified. For more information, see [Power Dissipation on Page 47](#page-46-2).

<sup>16</sup>I<sub>DD-INHIGH</sub> is a composite average based on a range of high activity code. For more information, see [Power Dissipation on Page 47](#page-46-2).

 $^{17}{\rm I}_{\rm ID\text{-}NLOW}$  is a composite average based on a range of low activity code. For more information, see [Power Dissipation on Page 47](#page-46-2).

<sup>18</sup>Idle denotes ADSP-21160N state during execution of IDLE instruction. For more information, see [Power Dissipation on Page 47.](#page-46-2)

<sup>19</sup>Applies to all signal pins.

<sup>20</sup>Guaranteed, but not tested.

#### <span id="page-18-0"></span>**ABSOLUTE MAXIMUM RATINGS**

Stresses at or above those listed in [Table 9](#page-18-3) (ADSP-21160M) and [Table 10](#page-18-4) (ADSP-21160N) may cause permanent damage to the product. These are stress ratings only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

<span id="page-18-3"></span>



<span id="page-18-4"></span>



#### <span id="page-18-1"></span>**ESD SENSITIVITY**



#### **ESD (electrostatic discharge sensitive device)**

Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### <span id="page-18-2"></span>**PACKAGE INFORMATION**

The information presented in [Figure 7](#page-18-5) provides details about the package branding for the ADSP-21160M/ADSP-21160N processor. For a complete listing of product availability, see [Ordering Guide on Page 58.](#page-57-0)



Figure 7. Typical Package Brand

#### <span id="page-18-5"></span>**Table 11. Package Brand Information**



#### <span id="page-19-0"></span>**TIMING SPECIFICATIONS**

The ADSP-21160x DSP's internal clock switches at higher frequencies than the system input clock (CLKIN). To generate the internal clock, the DSP uses an internal phase-locked loop (PLL). This PLL-based clocking minimizes the skew between the system clock (CLKIN) signal and the DSP's internal clock (the clock source for the external port logic and I/O pads).

The ADSP-21160x DSP's internal clock (a multiple of CLKIN) provides the clock signal for timing internal memory, processor core, link ports, serial ports, and external port (as required for read/write strobes in asynchronous access mode). During reset, program the ratio between the DSP's internal clock frequency and external (CLKIN) clock frequency with the CLK\_CFG3–0 pins. Even though the internal clock is the clock source for the external port, the external port clock always switches at the CLKIN frequency. To determine switching frequencies for the serial and link ports, divide down the internal clock, using the programmable divider control of each port (TDIVx/RDIVx for the serial ports and LxCLKD1–0 for the link ports).

<span id="page-19-1"></span>Note the following definitions of various clock periods that are a function of CLKIN and the appropriate ratio control:

- $t_{CCLK} = (t_{CK}) / CR$
- $t_{LCLK} = (t_{CCLK}) \times LR$
- $t_{SCLK} = (t_{CCLK}) \times SR$

where:

- LCL $K =$  Link Port Clock
- SCLK = Serial Port Clock
- $t_{CK}$  = CLKIN Clock Period
- $t_{CCLK}$  = (Processor) Core Clock Period
- $t_{\text{LCLK}} = \text{Link Port Clock Period}$
- $t_{SCIK}$  = Serial Port Clock Period
- $CR = Core/CLKIN Ratio (2, 3, or 4:1,$ determined by CLK\_CFG3–0 at reset)
- LR = Link Port/Core Clock Ratio  $(1, 2, 3, 0r 4:1, ...)$ determined by LxCLKD)
- SR = Serial Port/Core Clock Ratio (wide range, determined  $by \times$  CLKDIV)

Use the exact timing information given. Do not attempt to derive parameters from the addition or subtraction of others. While addition or subtraction would yield meaningful results for an individual device, the values given in this data sheet reflect statistical variations and worst cases. Consequently, it is not meaningful to add parameters to derive longer times.

See [Figure 33 on Page 49](#page-48-0) under Test Conditions for voltage reference levels.

Switching characteristics specify how the processor changes its signals. Circuitry external to the processor must be designed for compatibility with these signal characteristics. Switching characteristics describe what the processor will do in a given

circumstance. Use switching characteristics to ensure that any timing requirement of a device connected to the processor (such as memory) is satisfied.

Timing requirements apply to signals that are controlled by circuitry external to the processor, such as the data input for a read operation. Timing requirements guarantee that the processor operates correctly with other devices.

During processor reset (RESET pin low) or software reset (SRST bit in SYSCON register = 1), deassertion  $(\overline{\text{MS3-0}}, \overline{\text{HBG}})$ , DMAGx, RDx, WRx, CIF, PAGE, BRST) and three-state (FLAG3-0, LxCLK, LxACK, LxDAT7-0, ACK, REDY, PA, TFSx, RFSx, TCLKx, RCLKx, DTx, BMS, TDO, EMU, DATA) timings differ. These occur asynchronously to CLKIN, and may not meet the specifications published in the timing requirements and switching characteristics tables. The maximum delay for deassertion and three-state is one  $t_{CK}$  from  $\overline{\text{RESET}}$  pin assertion low or setting the SRST bit in SYSCON. During reset the DSP will not respond to SBTS, HBR, and MMS accesses. HBR asserted before reset will be recognized, but an HBG will not be returned by the DSP until after reset is deasserted and the DSP has completed bus synchronization.

Unless otherwise noted, all timing specifications (Timing Requirements and Switching Characteristics) listed on pages [21](#page-20-0) through [46](#page-45-0) apply to both ADSP-21160M and ADSP-21160N.

#### **Power-Up Sequencing**

For power-up sequencing, see [Table 12](#page-20-0) and [Figure 8.](#page-20-1) During the power-up sequence of the DSP, differences in the ramp-up rates and activation time between the two power supplies can cause current to flow in the I/O ESD protection circuitry. To prevent this damage to the ESD diode protection circuitry, Analog Devices recommends including a bootstrap Schottky diode (see [Figure 9](#page-21-0)). The bootstrap Schottky diode connected between the V<sub>DDINT</sub> and V<sub>DDEXT</sub> power supplies protects the ADSP-21160x from partially powering the  $V_{\text{DDEXT}}$  supply. Including a Schottky diode will shorten the delay between the supply ramps and thus prevent damage to the ESD diode protection circuitry. With this technique, if the  $\rm V_{DDINT}$  rail rises ahead of the  $\rm V_{DDEXT}$  rail, the Schottky diode pulls the  $V_{\text{DDEXT}}$  rail along with the  $V_{\text{DDINT}}$  rail.

#### <span id="page-20-0"></span>**Table 12. Power-Up Sequencing**



 $^{\rm 1}$  Valid V $_{\rm DDNT}/\rm V_{\rm DDEXT}$  assumes that the supplies are fully ramped to their V $_{\rm DDNT}$  and V $_{\rm DDEXT}$  rails. Voltage ramp rates can vary from microseconds to hundreds of milliseconds, depending on the design of the power supply subsystem.

<sup>2</sup> Assumes a stable CLKIN signal after meeting worst-case start-up timing of oscillators. Refer to your oscillator manufacturer's data sheet for start-up time.

<sup>3</sup> Based on CLKIN cycles.

<sup>4</sup> CORERST is an internal signal only. The 4096 cycle count is dependent on t<sub>SRST</sub> specification. If setup time is not met, one additional CLKIN cycle may be added to the core reset time, resulting in 4097 cycles maximum.



<span id="page-20-1"></span>Figure 8. Power-Up Sequencing



Figure 9. Dual Voltage Schottky Diode

#### <span id="page-21-0"></span>**Clock Input**

For clock input, see [Table 13](#page-21-1) and [Figure 10](#page-21-2).

#### <span id="page-21-1"></span>**Table 13. Clock Input**



<span id="page-21-2"></span>

Figure 10. Clock Input

#### **Reset**

For reset, see [Table 14](#page-22-0) and [Figure 11.](#page-22-1)

#### <span id="page-22-0"></span>**Table 14. Reset**



 $^1$  Applies after the power-up sequence is complete. At power-up, the processor's internal phase-locked loop requires no more than 100 µs while  $\overline{\text{RESET}}$  is low, assuming stable  $\rm V_{DD}$  and CLKIN (not including start-up time of external clock oscillator).

<sup>2</sup> Only required if multiple ADSP-21160x DSPs must come out of reset synchronous to CLKIN with program counters (PC) equal. Not required for multiple

ADSP-21160x DSPs communicating over the shared bus (through the external port), because the bus arbitration logic automatically synchronizes itself after reset.

<span id="page-22-1"></span>

Figure 11. Reset

#### **Interrupts**

For interrupts, see [Table 15](#page-23-0) and [Figure 12.](#page-23-1)

#### <span id="page-23-0"></span>**Table 15. Interrupts**



 $1$  Only required for  $\overline{\text{IRQx}}$  recognition in the following cycle.

 $^2$  Applies only if t $_{\rm SIR}$  and t $_{\rm HIR}$  requirements are not met.



Figure 12. Interrupts

#### <span id="page-23-1"></span>**Timer**

For timer, see [Table 16](#page-23-2) and [Figure 13](#page-23-3).

#### <span id="page-23-2"></span>**Table 16. Timer**



<sup>1</sup> For ADSP-21160M, specification is 7 ns, maximum.

<span id="page-23-3"></span>

Figure 13. Timer

#### **Flags**

For flags, see [Table 17](#page-24-0) and [Figure 14.](#page-24-1)

#### <span id="page-24-0"></span>**Table 17. Flags**



<sup>1</sup> Flag inputs meeting these setup and hold times for instruction cycle N will affect conditional instructions in instruction cycle N+2.

<sup>2</sup> For ADSP-21160M, specification is 12 ns, maximum.

<sup>3</sup> For ADSP-21160M, specification is 5 ns, maximum.

<span id="page-24-1"></span>

Figure 14. Flags

#### **Memory Read—Bus Master**

<span id="page-25-1"></span>Use these specifications for asynchronous interfacing to memories (and memory-mapped peripherals) without reference to CLKIN except for the ACK pin requirements listed in note 6

#### <span id="page-25-0"></span>**Table 18. Memory Read—Bus Master**

of [Table 18](#page-25-0). These specifications apply when the ADSP-21160x is the bus master accessing external memory space in asynchronous access mode.



W = (number of wait states specified in WAIT register)  $\times$  t<sub>CK</sub>.

HI =  $t_{CK}$  (if an address hold cycle or bus idle cycle occurs, as specified in WAIT register; otherwise HI = 0).

H =  $t_{CK}$  (if an address hold cycle occurs as specified in WAIT register; otherwise H = 0).

 $^1$  Data Delay/Setup: User must meet  $t_{\rm DAD},$   $t_{\rm DRLD},$  or  $t_{\rm SDS}.$ 

<sup>2</sup> The falling edge of  $\overline{\text{MSx}}$ ,  $\overline{\text{BMS}}$  is referenced.

<sup>3</sup> For ADSP-21160M, specification is  $t_{CK}$ –0.25 $t_{CCLK}$ –11+W ns, maximum.

 $^4$ The maximum limit of timing requirement values for t<sub>DAD</sub> and t<sub>DRLD</sub> parameters are applicable for the case where AMI\_ACK is always high.

<sup>5</sup> For ADSP-21160M, specification is  $0.75t_{CK}$ -11+W ns, maximum.

 $^6$  Data Hold: User must meet t<sub>HDA</sub> or t<sub>HDRH</sub> in asynchronous access mode. See Example System Hold Time Calculation on page [49](#page-48-1) for the calculation of hold times given capacitive and dc loads.

<sup>7</sup> For asynchronous access, ACK is sampled only after the programmed wait states for the access have been counted. For the first CLKIN cycle of a new external memory access, ACK must be driven low (deasserted) by t<sub>DAAK</sub>, t<sub>DSAK</sub>, or t<sub>SAKC</sub>. For the second and subsequent cycles of an asynchronous external memory access, the t<sub>SAKC</sub> and t<sub>HAKC</sub> must be met for both assertion and deassertion of ACK signal.





#### **Memory Write—Bus Master**

<span id="page-27-1"></span>Use these specifications for asynchronous interfacing to memories (and memory-mapped peripherals) without reference to CLKIN except for the ACK pin requirements listed in note 1

#### <span id="page-27-0"></span>**Table 19. Memory Write—Bus Master**

of [Table 19](#page-27-0). These specifications apply when the ADSP-21160x is the bus master accessing external memory space in asynchronous access mode.



W = (number of wait states specified in WAIT register)  $\times$  t<sub>CK</sub>.

H =  $t_{CK}$  (if an address hold cycle occurs, as specified in WAIT register; otherwise H = 0).

HI =  $t_{CK}$  (if an address hold cycle or bus idle cycle occurs, as specified in WAIT register; otherwise HI = 0).

 $I = t_{CK}$  (if a bus idle cycle occurs, as specified in WAIT register; otherwise  $I = 0$ ).

<sup>1</sup> For asynchronous access, ACK is sampled only after the programmed wait states for the access have been counted. For the first CLKIN cycle of a new external memory access, ACK must be driven low (deasserted) by  $t_{\rm DAAK}$  or  $t_{\rm DSAK}$  or  $t_{\rm SAKC}$ . For the second and subsequent cycles of an asynchronous external memory access, the  $t_{\rm SAKC}$  and t<sub>HAKC</sub> must be met for both assertion and deassertion of ACK signal.

<sup>2</sup> The falling edge of  $\overline{\mathrm{MSx}}$ ,  $\overline{\mathrm{BMS}}$  is referenced.

 $^3$  For ADSP-21160M, specification is t<sub>CK</sub>–0.25t<sub>CCLK</sub>–12.5+W ns, minimum.

4 See [Example System Hold Time Calculation on Page 49](#page-48-2) for calculation of hold times given capacitive and dc loads.



Figure 16. Memory Write—Bus Master

#### **Synchronous Read/Write—Bus Master**

See [Table 20](#page-29-0) and [Figure 17](#page-30-0). Use these specifications for interfacing to external memory systems that require CLKIN—relative timing or for accessing a slave ADSP-21160x (in multiprocessor memory space). These synchronous switching characteristics are also valid during asynchronous memory reads and writes except where noted (see Memory Read–Bus Master on page [26](#page-25-1) and Memory Write–Bus Master on page [28\)](#page-27-1).

When accessing a slave ADSP-21160x, these switching characteristics must meet the slave's timing requirements for synchronous read/writes (see Synchronous Read/Write–Bus Slave on page [32](#page-31-0)). The slave ADSP-21160x must also meet these (bus master) timing requirements for data and acknowledge setup and hold times.

#### <span id="page-29-0"></span>**Table 20. Synchronous Read/Write—Bus Master**



<sup>1</sup> For ADSP-21160M, specification is 12.5 ns, maximum.

 $^{\rm 2}$  Applies to broadcast write, master precharge of ACK.

 $3$  For ADSP-21160M, specification is 0.25t<sub>CCLK</sub>+3 ns (minimum) and .25t<sub>CCLK</sub>+9 ns (maximum).

<sup>4</sup> For ADSP-21160M, specification is 2 ns, minimum.

<sup>5</sup> Applies only when the DSP drives a bus operation; CLKOUT held inactive or three-state otherwise. For more information, see the System Design chapter in the ADSP-21160 SHARC DSP Hardware Reference.



<span id="page-30-0"></span>Figure 17. Synchronous Read/Write—Bus Master

#### **Synchronous Read/Write—Bus Slave**

<span id="page-31-0"></span>See [Table 21](#page-31-1) and [Figure 18.](#page-31-2) Use these specifications for ADSP-21160x bus master accesses of a slave's IOP registers or internal memory (in multiprocessor memory space). The bus master must meet these (bus slave) timing requirements.

#### <span id="page-31-1"></span>**Table 21. Synchronous Read/Write—Bus Slave**



<sup>1</sup> For ADSP-21160M, specification is 12.5 ns, maximum.



<span id="page-31-2"></span>Figure 18. Synchronous Read/Write—Bus Slave

#### **Multiprocessor Bus Request and Host Bus Request**

See [Table 22](#page-32-0) and [Figure 19.](#page-33-0) Use these specifications for passing of bus mastership between multiprocessing ADSP-21160x DSPs (BRx) or a host processor, both synchronous and asynchronous  $(\overline{HBR}, \overline{HBG})$ .

<span id="page-32-0"></span>



<sup>1</sup> For ADSP-21160M, specification is 19 ns, maximum.

 $^2$  Only required for recognition in the current cycle.

<sup>3</sup> For ADSP-21160M, specification is 2 ns, maximum.

 $4$  For ADSP-21160M, specification is 0.25t<sub>CK</sub>-5 ns, minimum.

 $5(O/D)$  = open drain,  $(A/D)$  = active drive.

 $6$  For ADSP-21160M, specification is 0.5t<sub>CK</sub> ns, maximum.

 $7$  For ADSP-21160M, specification is t<sub>CK</sub>+25 ns, maximum.



<span id="page-33-0"></span>Figure 19. Multiprocessor Bus Request and Host Bus Request

#### **Asynchronous Read/Write—Host to ADSP-21160x**

Use these specifications [\(Table 23,](#page-34-0) [Table 24,](#page-34-1) [Figure 20,](#page-35-0) and [Figure 21\)](#page-35-1) for asynchronous host processor accesses of an ADSP-21160x, after the host has asserted  $\overline{\text{CS}}$  and  $\overline{\text{HBR}}$  (low). After HBG is returned by the ADSP-21160x, the host can drive the RDx and WRx pins to access the ADSP-21160x DSP's internal memory or IOP registers. HBR and HBG are assumed low for this timing.

#### <span id="page-34-0"></span>**Table 23. Read Cycle**



<sup>1</sup> For ADSP-21160M, specification is 7 ns, minimum.

 $^2$  For ADSP-21160M, specification is t $_{\rm CK}$ ns, minimum.

 $^3$  For ADSP-21160M, specification is 2 ns, minimum.

#### <span id="page-34-1"></span>**Table 24. Write Cycle**



<sup>1</sup> For ADSP-21160M, specification is 7 ns, minimum.

<sup>2</sup> For ADSP-21160M, specification is 12 ns, minimum.



Figure 20. Asynchronous Read—Host to ADSP-21160x

<span id="page-35-0"></span>**WRITE CYCLE**



<span id="page-35-1"></span>Figure 21. Asynchronous Write—Host to ADSP-21160x

#### **Three-State Timing—Bus Master, Bus Slave**

See [Table 25](#page-36-0) and [Figure 22.](#page-37-0) These specifications show how the memory interface is disabled (stops driving) or enabled (resumes driving) relative to CLKIN and the SBTS pin. This timing is applicable to bus master transition cycles (BTC) and host transition cycles (HTC) as well as the SBTS pin.

#### <span id="page-36-0"></span>**Table 25. Three-State Timing—Bus Master, Bus Slave**



<sup>1</sup> For ADSP-21160M, specification is 1 ns, minimum.

 $^2$  Strobes =  $\overline{\text{RDx}}$ ,  $\overline{\text{WRx}}$ , and  $\overline{\text{DMAGx}}$ .

<sup>3</sup> For ADSP-21160M, specification is 0.25t<sub>CCLK</sub>-1 ns (minimum) and 0.25t<sub>CCLK</sub>+4 ns (maximum).

 $^4$  If access aborted by  $\overline{\rm SBTS}$ , then strobes disable *before* CLKIN [0.25t<sub>CCLK</sub> + 1.5 (min.), 0.25t<sub>CCLK</sub> + 5 (max.)]

 $^5$  For ADSP-21160M, specification is 0.25t $_{\rm CCLK}$ ns (maximum).

<sup>6</sup> For ADSP-21160M, specification is 3.5 ns (minimum).

 $^7$  In addition to bus master transition cycles, these specs also apply to bus master and bus slave synchronous read/write.

<sup>8</sup> For ADSP-21160M, specification is 1.5 ns (minimum) and 10 ns (maximum).

 $^9$  For ADSP-21160M, specification is 1.5 ns (minimum).

<sup>10</sup>For ADSP-21160M, specification is 0.5 ns (minimum).

<sup>11</sup>Not specified for ADSP-21160M.

<sup>12</sup>Memory Interface = Address,  $\overline{RDX}$ ,  $\overline{WRx}$ ,  $\overline{MSx}$ , PAGE,  $\overline{DMAGx}$ , and  $\overline{BMS}$  (in EPROM boot mode).

<sup>13</sup>For ADSP-21160M, specification is  $t_{CK}$ +5 ns (maximum).



<span id="page-37-0"></span>

#### **DMA Handshake**

See [Table 26](#page-38-0) and [Figure 23.](#page-39-0) These specifications describe the three DMA handshake modes. In all three modes, DMARx is used to initiate transfers. For handshake mode, DMAGx controls the latching or enabling of data externally. For external handshake mode, the data transfer is controlled by the ADDR31–0, RDx, WRx, PAGE, MS3–0, ACK, and DMAGx

signals. For Paced Master mode, the data transfer is controlled by ADDR31–0,  $\overline{RDx}$ ,  $\overline{WRx}$ ,  $\overline{MS3-0}$ , and ACK (not  $\overline{DMAGx}$ ). For Paced Master mode, the Memory Read-Bus Master, Memory Write-Bus Master, and Synchronous Read/Write-Bus Master timing specifications for ADDR31–0, RDx, WRx, MS3–0, PAGE, DATA63–0, and ACK also apply.

#### <span id="page-38-0"></span>**Table 26. DMA Handshake**



W = (number of wait states specified in WAIT register)  $\times$  t<sub>CK</sub>.

HI =  $t_{CK}$  (if data bus idle cycle occurs, as specified in WAIT register; otherwise HI = 0).

<sup>1</sup> Only required for recognition in the current cycle.

<sup>2</sup> Maximum throughput using  $\overline{DMAR}$  /  $\overline{DMAGx}$  handshaking equals t<sub>WDR</sub> + t<sub>DMARH</sub> = (0.5t<sub>CCLK</sub>+1) + (0.5t<sub>CCLK</sub>+1) = 10.0 ns (100 MHz). This throughput limit applies to non-synchronous access mode only.

 $3$  For ADSP-21160M, specification is  $t_{\text{CCLK}}$ +4.5 ns, minimum.

 $^4$ t $_{\rm 5DATOGI}$  is the data setup requirement if  $\overline{\rm DMARx}$  is not being used to hold off completion of a write. Otherwise, if  $\overline{\rm DMARx}$  low holds off completion of the write, the data can be driven  $t_{\text{DATDRH}}$  after  $\overline{\text{DMARx}}$  is brought high.

 $5$  For ADSP-21160M, specification is 0.75t $_{\rm CCLK}$ –7 ns, maximum.

 $6$  For ADSP-21160M, specification is  $t_{CLK}$ +10 ns, maximum.

<sup>7</sup> Use t<sub>DMARL</sub> if  $\overline{DMARx}$  transitions synchronous with CLKIN. Otherwise, use t<sub>WDR</sub> and t<sub>DMARH</sub>.

 $8$  For ADSP-21160M, specification is t<sub>CCLK</sub>+4.5 ns, minimum.

 $10$ See Example System Hold Time Calculation on page  $49$  for calculation of hold times given capacitive and dc loads.

<sup>11</sup>This parameter applies for synchronous access mode only.

<sup>12</sup>For ADSP-21160M, specification is 18 ns, minimum.

 $^9$  t<sub>VDATDGH</sub> is valid if  $\overline{\rm DMARx}$  is not being used to hold off completion of a read. If  $\overline{\rm DMARx}$  is used to prolong the read, then t<sub>VDATDGH</sub> = t<sub>CK</sub> – 0.25t<sub>CCLK</sub> – 8 + (n × t<sub>CK</sub>) where n equals the number of extra cycles that the access is prolonged.



<span id="page-39-0"></span>**\* MEMORY READ BUS MASTER, MEMORY WRITE BUS MASTER, OR SYNCHRONOUS READ/WRITE BUS MASTER TIMING SPECIFICATIONS FOR ADDR31–0, RDx, WRx, MS3–0 AND ACK ALSO APPLY HERE.**

Figure 23. DMA Handshake

#### **Link Ports—Receive, Transmit**

For link ports, see [Table 27,](#page-40-0) [Table 28,](#page-41-0) [Figure 24,](#page-40-1) and [Figure 25.](#page-41-1) Calculation of link receiver data setup and hold, relative to link clock, is required to determine the maximum allowable skew that can be introduced in the transmission path, between LDATA and LCLK. Setup skew is the maximum delay that can be introduced in LDATA, relative to LCLK (setup skew =  $t_{\text{LCLKTWH}}$  minimum –  $t_{\text{DLDCH}}$  –  $t_{\text{SLDCL}}$ ). Hold skew is the

<span id="page-40-0"></span>**Table 27. Link Ports—Receive** 

maximum delay that can be introduced in LCLK, relative to LDATA (hold skew =  $t_{\text{LCLKTWL}}$  minimum +  $t_{\text{HLDCH}}$  –  $t_{\text{HLDCL}}$ ). Calculations made directly from speed specifications result in unrealistically small skew times, because they include multiple tester guardbands.

Note that there is a two-cycle effect latency between the link port enable instruction and the DSP enabling the link port.



<sup>1</sup> For ADSP-21160M, specification is 2.5 ns, minimum.

<sup>2</sup> For ADSP-21160M, specification is 6 ns, minimum.

<sup>3</sup> For ADSP-21160M, specification is 6 ns, minimum.

 $^4$  LACK goes low with  ${\rm t_{DLALC}}$  relative to rise of LCLK after first nibble, but does not go low if the receiver's link buffer is not about to fill.

<sup>5</sup> For ADSP-21160M, specification is 12 ns, minimum.

<span id="page-40-1"></span>

Figure 24. Link Ports—Receive

#### <span id="page-41-0"></span>**Table 28. Link Ports—Transmit**



 $^1$  For ADSP-21160M, specification is  $0.5t_{\rm LCLK}$  –1.5 ns (minimum) and  $0.5t_{\rm LCLK}$  +1.5 ns (maximum).

<sup>2</sup> For ADSP-21160M, specification is  $0.5t_{\text{LCLK}}$ -1.5 ns (minimum) and  $0.5t_{\text{LCLK}}$ +1.5 ns (maximum).

 $^3$  For ADSP-21160M, specification is 0.5t  $_{\rm LCLK}$  +5 ns (minimum) and 3t  $_{\rm LCLK}$  +11 ns (maximum).



<span id="page-41-1"></span>**THE tSLACH REQUIREMENT APPLIES TO THE RISING EDGE OF LCLK ONLY FOR THE FIRST NIBBLE/BYTE TRANSMITTED.**

Figure 25. Link Ports—Transmit

#### **Serial Ports**

For serial ports, see [Table 29](#page-42-0), [Table 30,](#page-42-1) [Table 31,](#page-42-2) [Table 32,](#page-42-3) [Table 33,](#page-43-0) [Table 34](#page-43-1), [Table 35](#page-44-0), [Figure 26](#page-43-2), and [Figure 27](#page-44-1). To determine whether communication is possible between two devices

#### <span id="page-42-0"></span>**Table 29. Serial Ports—External Clock**

at clock speed n, the following specifications must be confirmed: 1) frame sync delay and frame sync setup and hold, 2) data delay and data setup and hold, and 3) SCLK width.



<sup>1</sup> Referenced to sample edge.

<sup>2</sup> For ADSP-21160M, specification is 4 ns, minimum.

<sup>3</sup> For ADSP-21160M, specification is 14 ns, minimum.

#### <span id="page-42-1"></span>**Table 30. Serial Ports—Internal Clock**



<sup>1</sup> Referenced to sample edge.

 $^2$  For ADSP-21160M, specification is 1 ns, minimum.

#### <span id="page-42-2"></span>**Table 31. Serial Ports—External or Internal Clock**



<sup>1</sup> Referenced to drive edge.

#### <span id="page-42-3"></span>**Table 32. Serial Ports—External Clock**



<sup>1</sup> Referenced to drive edge.

#### <span id="page-43-0"></span>**Table 33. Serial Ports—Enable and Three-State**



<sup>1</sup> Referenced to drive edge.

#### <span id="page-43-1"></span>**Table 34. Serial Ports—Internal Clock**



<sup>1</sup> Referenced to drive edge.

<sup>2</sup> For ADSP-21160M, specification is 0.5t<sub>SCLK</sub>-2.5 ns (minimum) and 0.5t<sub>SCLK</sub>+2 ns (maximum)

#### **EXTERNAL RFS WITH MCE = 1, MFD = 0**



#### **LATE EXTERNAL TFS**

<span id="page-43-2"></span>

Figure 26. Serial Ports—External Late Frame Sync

#### <span id="page-44-0"></span>**Table 35. Serial Ports—External Late Frame Sync**



 $1 \text{MCE} = 1$ , TFS enable and TFS valid follow  $t_{\text{DDTLFSE}}$  and  $t_{\text{DDTENFS}}$ .



**NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF RCLK, TCLK CAN BE USED AS THE ACTIVE SAMPLING EDGE.**





**NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF RCLK, TCLK CAN BE USED AS THE ACTIVE SAMPLING EDGE.**

<span id="page-44-1"></span>

Figure 27. Serial Ports

#### **JTAG Test Access Port and Emulation**

For JTAG Test Access Port and emulation, see [Table 36](#page-45-0) and [Figure 28.](#page-45-1)

#### <span id="page-45-0"></span>**Table 36. JTAG Test Access Port and Emulation**



<sup>1</sup> System Inputs = DATA63–0, ADDR31–0, <del>RDx, WRx</del>, ACK, <del>SBTS, HBR, HBG, CS, DMAR1, DMAR2, BR6–</del>1, ID2–0, RPBA, <del>IRQ2–0, FLAG3–0, PA</del>, BRST, DR0, DR1, TCLK0, TCLK1, RCLK0, RCLK1, TFS0, TFS1, RFS0, RFS1, LxDAT7–0, LxCLK, LxACK, EBOOT, LBOOT, BMS, CLKIN, and RESET.

<sup>2</sup> System Outputs = DATA63-0, ADDR31-0, <del>MS3-0, RDx, WRx</del>, ACK, PAGE, CLKOUT, <del>HBG</del>, REDY, <del>DMAG1, DMAG2, BR6-1, PA</del>, BRST, <del>CIF,</del> FLAG3-0, TIMEXP, DT0, DT1, TCLK0, TCLK1, RCLK0, RCLK1, TFS0, TFS1, RFS0, RFS1, LxDAT7-0, LxCLK, LxACK, and  $\overline{BMS}$ .



<span id="page-45-1"></span>Figure 28. JTAG Test Access Port and Emulation

#### <span id="page-46-3"></span><span id="page-46-0"></span>**OUTPUT DRIVE CURRENTS—ADSP-21160M**

[Figure 29](#page-46-4) shows typical I–V characteristics for the output drivers of the ADSP-21160M. The curves represent the current drive capability of the output drivers as a function of output voltage.



Figure 29. ADSP-21160M Typical Drive Currents

#### <span id="page-46-4"></span><span id="page-46-1"></span>**OUTPUT DRIVE CURRENTS—ADSP-21160N**

[Figure 30](#page-46-5) shows typical I–V characteristics for the output drivers of the ADSP-21160N. The curves represent the current drive capability of the output drivers as a function of output voltage.



Figure 30. ADSP-21160N Typical Drive Currents

#### <span id="page-46-5"></span><span id="page-46-2"></span>**POWER DISSIPATION**

<span id="page-46-6"></span>Total power dissipation has two components: one due to internal circuitry and one due to the switching of external output drivers.

Internal power dissipation is dependent on the instruction execution sequence and the data operands involved. Using the current specifications ( $I_{\rm DD\text{-}INPEAK}$ ,  $I_{\rm DD\text{-}INHIGH}$ ,  $I_{\rm DD\text{-}INLOW}$ , and I<sub>DD-IDLE</sub>) from Electrical Characteristics—ADSP-21160M on [Page 16](#page-15-0) and [Electrical Characteristics—ADSP-21160N on](#page-17-0)  [Page 18](#page-17-0) and the current-versus-operation information in [Table 37,](#page-47-1) engineers can estimate the ADSP-21160x DSP's internal power supply  $(V_{DDINT})$  input current for a specific application, according to the formula:



The external component of total power dissipation is caused by the switching of output pins. Its magnitude depends on:

- The number of output pins that switch during each cycle (O)
- The maximum frequency at which they can switch  $(f)$
- Their load capacitance (C)
- Their voltage swing  $(V_{DD})$

and is calculated by:

$$
P_{\text{EXT}} = O \times C \times V_{\text{DD}}^2 \times f
$$

The load capacitance should include the processor's package capacitance  $(C_{IN})$ . The switching frequency includes driving the load high and then back low. Address and data pins can drive high and low at a maximum rate of  $1/(2t_{CK})$ . The write strobe can switch every cycle at a frequency of  $1/t_{CK}$ . Select pins switch at  $1/(2t_{CK})$ , but selects can switch on each cycle.

**Example for ADSP-21160N:** Estimate  $P_{EXT}$  with the following assumptions:

- A system with one bank of external data memory asynchronous RAM (64-bit)
- Four 64K × 16 RAM chips are used, each with a load of 10 pF
- External data memory writes occur every other cycle, a rate of  $1/(2 t_{CK})$ , with 50% of the pins switching
- The bus cycle time is 50 MHz ( $t_{CK}$  = 20 ns).

The  $P_{\rm EXT}$  equation is calculated for each class of pins that can drive, as shown in [Table 38.](#page-47-2)

 A typical power consumption can now be calculated for these conditions by adding a typical internal power dissipation:

$$
\mathbf{P}_{\text{TOTAL}} = \mathbf{P}_{\text{EXT}} + \mathbf{P}_{\text{INT}} + \mathbf{P}_{\text{PLL}}
$$

where:

- $P_{EXT}$  is from [Table 38](#page-47-2)
- $P_{INT}$  is  $I_{DDINT} \times 1.9$  V, using the calculation  $I_{DDINT}$  listed in Power Dissipation on page [47](#page-46-6)
- P<sub>PLL</sub> is  $AI_{DD}$  × 1.9 V, using the value for  $AI_{DD}$  listed in [Elec](#page-15-0)[trical Characteristics—ADSP-21160M on Page 16](#page-15-0) and [Electrical Characteristics—ADSP-21160N on Page 18](#page-17-0)



#### <span id="page-47-1"></span>**Table 37. ADSP-21160x Operation Types vs. Input Current**

 $^{1}$  Peak activity =  $I_{DD\text{-}INPEAK}$ , high activity =  $I_{DD\text{-}INHIGH}$ , and low activity =  $I_{DD\text{-}NLOW}$ . The state of the PEYEN bit (SIMD versus SISD mode) does not influence these calculations. <sup>2</sup> These assume a 2:1 core clock ratio. For more information on ratios and clocks ( $t_{CK}$  and  $t_{CCLK}$ ), see the timing ratio definitions on page [20.](#page-19-1)

<span id="page-47-2"></span>**Table 38. External Power Calculations (ADSP-21160N Example)** 

| <b>Pin Type</b>         | No. of Pins | % Switching | ×С               | ×f              | $\times$ V <sub>DD</sub> <sup>2</sup> | $=$ $P_{EXT}$ |
|-------------------------|-------------|-------------|------------------|-----------------|---------------------------------------|---------------|
| Address                 | 15          | 50          | $\times$ 44.7 pF | $\times$ 24 MHz | $\times$ 10.9 V                       | $= 0.088 W$   |
| $\overline{\text{MSO}}$ |             | 0           | $\times$ 44.7 pF | $\times$ 24 MHz | $\times$ 10.9 V                       | $= 0.000 W$   |
| <b>WRx</b>              |             |             | $\times$ 44.7 pF | $\times$ 24 MHz | $\times$ 10.9 V                       | $= 0.023 W$   |
| Data                    | 64          | 50          | $\times$ 14.7 pF | $\times$ 24 MHz | $\times$ 10.9 V                       | $= 0.123 W$   |
| <b>CLKOUT</b>           |             |             | $\times$ 4.7 pF  | $\times$ 48 MHz | $\times$ 10.9 V                       | $= 0.003 W$   |
|                         |             |             |                  | $P_{EXT}$       | $= 0.237 W$                           |               |

Note that the conditions causing a worst-case  $P_{\text{EXT}}$  are different from those causing a worst-case  $P_{INT}$ . Maximum  $P_{INT}$  cannot occur while 100% of the output pins are switching from all ones to all zeros. Note also that it is not common for an application to have 100% or even 50% of the outputs switching simultaneously.

### <span id="page-47-0"></span>**TEST CONDITIONS**

The test conditions for timing parameters appearing in ADSP-21160x specifications on page [17](#page-16-2) include output disable time, output enable time, and capacitive loading.

#### <span id="page-47-4"></span>**Output Disable Time**

Output pins are considered to be disabled when they stop driving, go into a high-impedance state, and start to decay from their output high or low voltage. The time for the voltage on the bus to decay by  $\Delta V$  is dependent on the capacitive load,  $C_L$  and the load current,  $I_L$ . This decay time can be approximated by the following equation:

$$
t_{\text{DECAY}} = (C_L \Delta V)/I_L
$$

The output disable time  $t_{DIS}$  is the difference between  $t_{MFASTRED}$ and  $t_{\text{DECAY}}$  as shown in [Figure 31](#page-47-3). The time  $t_{\text{MEASURED}}$  is the interval from when the reference signal switches to when the output

voltage decays  $\Delta V$  from the measured output high or output low voltage.  $t_{\text{DECAY}}$  is calculated with test loads  $C_L$  and  $I_L$ , and with  $\Delta V$  equal to 0.5 V.



<span id="page-47-3"></span>Figure 31. Output Enable/Disable

#### **Output Enable Time**

Output pins are considered to be enabled when they have made a transition from a high impedance state to when they start driving. The output enable time  $t_{ENA}$  is the interval from when a reference signal reaches a high or low voltage level to when the output has reached a specified high or low trip point, as shown in the output enable/disable diagram [\(Figure 31](#page-47-3)). If multiple pins (such as the data bus) are enabled, the measurement value is that of the first pin to start driving.

#### <span id="page-48-2"></span>**Example System Hold Time Calculation**

<span id="page-48-1"></span>To determine the data output hold time in a particular system, first calculate t<sub>DECAY</sub> using the equation given above. Choose  $\Delta V$ to be the difference between the ADSP-21160x DSP's output voltage and the input threshold for the device requiring the hold time. A typical  $\Delta V$  will be 0.4 V. C<sub>L</sub> is the total bus capacitance (per data line), and  $I_L$  is the total leakage or three-state current (per data line). The hold time will be  $t<sub>DECAY</sub>$  plus the minimum disable time (i.e.,  $t_{\text{DATAWH}}$  for the write cycle).



<span id="page-48-3"></span>Figure 32. Equivalent Device Loading for AC Measurements (Includes All Fixtures)



<span id="page-48-0"></span>Figure 33. Voltage Reference Levels for AC Measurements (Except Output Enable/Disable)

#### **Capacitive Loading**

Output delays and holds are based on standard capacitive loads: 30 pF on all pins (see [Figure 32](#page-48-3)). [Figure 34](#page-48-4), [Figure 35](#page-48-5), [Figure 37](#page-49-0), and [Figure 38](#page-49-1) show how output rise time varies with capacitance. [Figure 36](#page-49-2) and [Figure 39](#page-49-3) graphically show how output delays and holds vary with load capacitance. (Note that this graph or derating does not apply to output disable delays; see [Output Disable Time on Page 48.](#page-47-4)) The graphs of [Figure 34](#page-48-4) through [Figure 39](#page-49-3) may not be linear outside the ranges shown.



<span id="page-48-4"></span>Figure 34. ADSP-21160M Typical Output Rise Time (10%–90%,  $V_{DDEXT} = Max$ ) vs. Load Capacitance



<span id="page-48-5"></span>Figure 35. ADSP-21160M Typical Output Rise Time (10%–90%,  $V_{DDEXT} = Min$ ) vs. Load Capacitance



<span id="page-49-2"></span>Figure 36. ADSP-21160M Typical Output Delay or Hold vs. Load Capacitance (at Max Case Temperature)



<span id="page-49-0"></span>Figure 37. ADSP-21160N Typical Output Rise Time (20%–80%,  $V_{DDEXT} =$  Max) vs. Load Capacitance



<span id="page-49-1"></span>Figure 38. ADSP-21160N Typical Output Rise Time (20%–80%,  $V_{\text{DDEXT}} = Min$ ) vs. Load Capacitance



<span id="page-49-3"></span>Figure 39. ADSP-21160N Typical Output Delay or Hold vs. Load Capacitance (at Max Case Temperature)

#### <span id="page-50-0"></span>**ENVIRONMENTAL CONDITIONS**

#### **Thermal Characteristics**

The ADSP-21160x DSPs are provided in a 400-Ball PBGA (Plastic Ball Grid Array) package.

The ADSP-21160x is specified for a case temperature  $(T_{CASE})$ . To ensure that the  $T_{\text{CASE}}$  data sheet specification is not exceeded, a heatsink and/or an air flow source may be used. Use the centerblock of ground pins (for ADSP-21160M, PBGA balls: H8-13, J8-13, K8-13, L8-13, M8-13, N8-13; for ADSP-21160N, PBGA balls: F7-14, G7-14, H7-14, J7-14, K7-14, L7-14, M-14, N7-14, P7-14, R7-15) to provide thermal pathways to the printed circuit board's ground plane. A heatsink should be attached to the ground plane (as close as possible to the thermal pathways) with a thermal adhesive.

$$
T_{CASE} = T_{AMB} + (PD \times \theta_{CA})
$$

- $T_{\text{CASE}}$  = Case temperature (measured on top surface of package)
- $T_{AMB}$  = Ambient temperature  $°C$
- PD = Power dissipation in W (this value depends upon the specific application; a method for calculating PD is shown under Power Dissipation).
- $\theta_{CA}$  = Value from [Table 39.](#page-50-1)
- $\theta_{\text{IB}} = 6.46^{\circ} \text{C/W}$

#### <span id="page-50-1"></span>Table 39. Airflow Over Package Versus  $\theta_{CA}$



 $^{1} \theta_{\text{JC}} = 3.6 \text{ °C/W}$ 

### <span id="page-51-0"></span>400-BALL PBGA PIN CONFIGURATIONS

[Table 40](#page-51-1) lists the pin assignments for the PBGA package, and the pin configurations diagram in [Figure 40](#page-54-0) (ADSP-21160M) and [Figure 41](#page-55-0) (ADSP-21160N) show the pin assignment summary.

#### <span id="page-51-1"></span>**Table 40. 400-Ball PBGA Pin Assignments**











 $^1$  For ADSP-21160M, Pin Name and function is defined as  $\rm{V_{DDEXT}}$ . For ADSP-21160N, Pin Name and function is defined as No Connect (NC).

<sup>2</sup> For ADSP-21160M, Pin Name and function is defined as GND. For ADSP-21160N, Pin Name and function is defined as No Connect (NC).



**USE THE CENTER BLOCK OF GROUND PINS (PBGA BALLS: H8-13, J8-13, K8-13, L8-13, M8-13, N8-13) TO PROVIDE THERMAL PATHWAYS TO YOUR PRINTED CIRCUIT BOARD'S GROUND PLANE.**

<span id="page-54-0"></span>Figure 40. ADSP-21160M 400-Ball PBGA Pin Configurations (Bottom View, Summary)



**K7-14, L7-14, M7-14, N7-14, P7-14, R7-15) TO PROVIDE THERMAL PATHWAYS TO YOUR PRINTED CIRCUIT BOARD'S GROUND PLANE.**

<span id="page-55-0"></span>Figure 41. ADSP-21160N 400-Ball PBGA Pin Configurations (Bottom View, Summary)

### <span id="page-56-0"></span>OUTLINE DIMENSIONS

The ADSP-21160x processors are available in a  $27$  mm  $\times$   $27$  mm, 400-ball PBGA lead-free package.



Figure 42. 400-Ball Plastic Grid Array (PBGA) (B-400) Compliant to JEDEC Standards MS-034-BAL-2 (Dimensions in Millimeters)

#### <span id="page-56-1"></span>**SURFACE-MOUNT DESIGN**

The following table is provided as an aide to PCB design. For industry-standard design recommendations, refer to IPC-7351, Generic Requirements for Surface-Mount Design and Land Pattern Standard.



#### <span id="page-57-0"></span>**ORDERING GUIDE**



 ${}^{1}Z$  = RoHS Compliant Part.



www.analog.com

**©2015 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D02426-0-9/15(D)**