### General Description

The MAX1157/MAX1159/MAX1175 14-bit, low-power, successive-approximation analog-to-digital converters (ADCs) feature automatic power-down, a factory-trimmed internal clock, and a 14-bit wide parallel interface. The devices operate from a single +4.75V to +5.25V analog supply and feature a separate digital supply input for direct interface with +2.7V to +5.25V digital logic.

The MAX1157 accepts an analog input voltage range from 0 to +10V while the MAX1159 accepts a bipolar analog input voltage range of  $±10V$ . The MAX1175 accepts a bipolar analog input voltage range of  $\pm 5V$ . All devices consume only 23mW at a sampling rate of 135ksps when using an external reference and 29mW when using the internal +4.096V reference. AutoShutdown™ reduces supply current to 0.4mA at 10ksps. The MAX1157/MAX1159/MAX1175 are ideal for high-performance, battery-powered data-acquisition applications. Excellent AC performance (THD = -100dB) and DC accuracy  $(\pm 1$ LSB INL) make the MAX1157/ MAX1159/MAX1175 ideal for industrial process control, instrumentation, and medical applications.

The MAX1157/MAX1159/MAX1175 are available in a 28-pin TSSOP package and are fully specified over the -40°C to +85°C extended temperature range and the 0°C to +70°C commercial temperature range.

### Applications

Temperature Sensing and Monitoring

Industrial Process Control

I/O Modules

- Data-Acquisition Systems
- Precision Instrumentation

AutoShutdown is a trademark of Maxim Integrated Products, Inc.

### Features

- ♦ **Analog Input Voltage Range ±10V, ±5V, or 0 to 10V**
- ♦ **14-Bit Wide Parallel Interface**
- ♦ **Single +4.75V to +5.25V Analog Supply Voltage**
- ♦ **Interfaces with +2.7V to +5.25V Digital Logic**
- ♦ **±1LSB INL (max)**
- ♦ **±1LSB DNL (max)**
- ♦ **Low Supply Current (MAX1159) 5.3mA (External Reference) 6.2mA (Internal Reference) 5µA AutoShutdown Mode**
- ♦ **Small Footprint 28-Pin TSSOP Package**

### Pin Configuration



### Ordering Information



**Ordering Information continued at end of data sheet.**

### **MAXIM**

**\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_ Maxim Integrated Products 1**

**For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.**

### **ABSOLUTE MAXIMUM RATINGS**





Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

(AVDD = DVDD = +5V ±5%, external reference = +4.096V, CREF = 10µF, CREFADJ = 0.1µF, VREFADJ = AVDD, T A = TMIN to TMAX, unless otherwise noted. Typical values are at  $T_A$  = +25°C.)



### **ELECTRICAL CHARACTERISTICS (continued)**

(AVDD = DVDD = +5V ±5%, external reference = +4.096V, CREF = 10µF, CREFADJ = 0.1µF, VREFADJ = AVDD, T A = TMIN to TMAX, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .)





### **ELECTRICAL CHARACTERISTICS (continued)**

(AV<sub>DD</sub> = DV<sub>DD</sub> = +5V ±5%, external reference = +4.096V, C<sub>REF</sub> = 10µF, C<sub>REFADJ</sub> = 0.1µF, V<sub>REFADJ</sub> = AV<sub>DD</sub>, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .)



### **TIMING CHARACTERISTICS (Figures 1 and 2)**

 $(AV_{DD} = +4.75V$  to  $+5.25V$ ,  $DV_{DD} = +2.7V$  to  $AV_{DD}$ , external reference =  $+4.096V$ ,  $C_{REF} = 10\mu F$ ,  $C_{REFADJ} = 0.1\mu F$ ,  $V_{REFADJ} = AV_{DD}$ ,  $C_{LOAD} = 20pF$ ,  $T_A = T_{MIN}$  to  $T_{MAX}$ .



**Note 1:** Maximum specification is limited by automated test equipment.

**Note 2:** To ensure best performance, finish reading the data and wait t<sub>BR</sub> before starting a new acquisition.

#### SUPPLY CURRENT (AV<sub>DD</sub> + DV<sub>DD</sub>) INL vs. CODE DNL vs. CODE vs. TEMPERATURE 4.80 2.5 1.0 MAX1157 toc01 MAX1157 toc02 MAX1157 toc03 2.0 0.8 4.75 5.25 0.6 1.5 4.70 5.0V SUPPLY CURRENT (mA) SUPPLY CURRENT (mA) 1.0 0.4 4.65 0.5 0.2 INL (LSB) DNL (LSB) 4.75V  $0$ <br> $-0.2$ 4.60  $0$ <br>-0.5 4.55 -1.0 -0.4 4.50 -0.6 -1.5  $f_{SAMPI} = 135ksps$ 4.45 SHUTDOWN MODE BETWEEN -2.0 -0.8 CONVERSIONS -2.5 -1.0 4.40 0 4096 8192 12288 16384 0 4096 8192 12288 16384 -40 -20 0 20 40 60 80 6040-20 0 20 CODE CODE TEMPERATURE ( °C) SUPPLY CURRENT (AV<sub>DD</sub> + DV<sub>DD</sub>) SHUTDOWN CURRENT (AV<sub>dd</sub> + DV<sub>dd</sub>) vs. SAMPLE RATE vs. TEMPERATURE OFFSET ERROR vs. TEMPERATURE 10  $5.0$ 10 5.0<br>4.5<br>4.0<br>3.5<br>3.0<br>2.5<br>2.0<br>1.5<br>0.5<br>0 MAX1157 toc04 NO CONVERSIONS MAX1157 toc05 MAX1157 toc06 MAX1159 4.5  $\overline{8}$ 8<br>6<br>2<br>2<br>2<br>2 SHUTDOWN SUPPLY CURRENT (mA) STANDBY SHUTDOWN SUPPLY CURRENT (mA) 4.0  $\,6\,$  $\begin{array}{c} 1 \\ 0.1 \end{array}$ MODE SUPPLY CURRENT (mA) SUPPLY CURRENT (mA) 3.5  $\overline{4}$ OFFSET ERROR (mV) OFFSET ERROR (mV) 3.0  $\overline{c}$ 2.5  $\,0\,$ **NOTUR** 2.0 0.01 MODE  $-2$ 1.5 -4 1.0 0.001 -6 0.5 -8  $V_{\mathsf{AIN}} = 0$ V  $0.0001$  0.01  $\Omega$ -10 0.1 1 10 100 -20 0 20 40 60 0.01 1000 -40 -20 0 20 40 60 80 -40 -20 0 20 40 60 80 40 60 SAMPLE RATE (ksps) TEMPERATURE ( °C) TEMPERATURE ( °C) INTERNAL REFERENCE GAIN ERROR vs. TEMPERATURE FFT AT 1kHz vs. TEMPERATURE 0.20  $0$ <br>-20 4.136 MAX 1157 toc09 MAX1157 toc07 MAX1157 toc08  $\frac{1}{20}$   $\frac{1}{20}$  0.15 4.126 -40 0.10 INTERNAL REFERENCE (V) 4.116 GAIN ERROR (%FSR) -60  $\overline{AB}$ MAGNITUDE (dB) 0.05 4.106 MAGNITUDE -80 0<br>0.05-4.096 -100 INTERNAL 4.086 -120 -0.10 4.076 -140 -0.15 4.066 -160 -0.20 4.056 -180 20 40 -20 0 20 40 60 -40 -20 0 20 40 60 80 -40 -20 0 20 40 60 80 -20 0 20 40 60 FREQUENCY (kHz) TEMPERATURE ( °C) TEMPERATURE ( °C)

### Typical Operating Characteristics

(AVDD = DVDD = +5V, external reference = +4.096V, CREF = 10µF, CREFADJ = 0.1µF, VREFADJ = AVDD, CLOAD = 20pF, T A = TMIN to T<sub>MAX</sub>, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.) (*Typical Application Circuit*)

**MAXIM** 

MAX1157/MAX1159/MAX1175 **MAX1157/MAX1159/MAX1175** 

### Typical Operating Characteristics

(AVDD = DVDD = +5V, external reference = +4.096V, CREF = 10µF, CREFADJ = 0.1µF, VREFADJ = AVDD, CLOAD = 20pF, T A = TMIN to T<sub>MAX</sub>, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.) (*Typical Application Circuit*)



## Pin Description



## Pin Description (continued)



## Detailed Description

#### Converter Operation

The MAX1157/MAX1159/MAX1175 use a successiveapproximation (SAR) conversion technique with an inherent track-and-hold (T/H) stage to convert an analog input into a 14-bit digital output. Parallel outputs provide a high-speed interface to microprocessors (µPs). The Functional Diagram at the end of the data sheet shows a simplified internal architecture of the MAX1157/ MAX1159/MAX1175. Figure 3 shows a typical application circuit for the MAX1157/MAX1159/MAX1175.

#### Analog Input **Input Scaler**

The MAX1157/MAX1159/MAX1175 have an input scaler which allows conversion of true bipolar input voltages and input voltages greater than the power supply, while operating from a single +5V analog supply. The input scaler attenuates and shifts the analog input to match the input range of the internal DAC. The MAX1157 has a unipolar input voltage range of 0 to +10V. The



Figure 1. Load Circuits

MAX1175 input voltage range is  $\pm 5V$  while the MAX1159 input voltage range is ±10V. Figure 4 shows the equivalent input circuit of the MAX1157/ MAX1159/MAX1175. This circuit limits the current going into or out of AIN to less than 1.8mA.



**\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_ 7**

MAX1157/MAX1159/MAX1175

**MAX1157/MAX1159/MAX1175** 





Figure 3. Typical Application Circuit for the MAX1157/MAX1159/ MAX1175

#### **Track and Hold (T/H)**

In track mode, the internal hold capacitor acquires the analog signal (see Figure 4). In hold mode, the T/H switches open and the capacitive DAC samples the analog input. During the acquisition, the analog input (AIN) charges capacitor C<sub>HOLD</sub>. The acquisition ends on the second falling edge of CS. At this instant, the T/H switches open. The retained charge on C<sub>HOLD</sub> represents a sample of the input. In hold mode, the capacitive DAC adjusts during the remainder of the conversion time to restore node T/H OUT to zero within the limits of 14-bit resolution. Force CS low to put valid data on the bus after conversion is complete.

#### Power-Down Modes

Select standby mode or shutdown mode with  $R/\overline{C}$  during the second falling edge of  $\overline{CS}$  (see Selecting Standby or Shutdown Mode section). The MAX1157/MAX1159/ MAX1175 automatically enter either standby mode (reference and buffer on), or shutdown (reference and buffer off) after each conversion depending on the status of R/C during the second falling edge of CS.

#### Internal Clock

The MAX1157/MAX1159/MAX1175 generate an internal conversion clock to free the microprocessor from the burden of running the SAR conversion clock. Total conversion time after entering hold mode (second falling edge of  $\overline{CS}$ ) to end-of-conversion ( $\overline{EOC}$ ) falling is 4.7 $\mu$ s (max).

#### Applications Information

#### Starting a Conversion

 $\overline{CS}$  and R $\overline{/C}$  control acquisition and conversion in the MAX1157/MAX1159/MAX1175 (see Figure 2). The first falling edge of  $\overline{CS}$  powers up the device and puts it in acquire mode if  $R/\overline{C}$  is low. The convert start  $\overline{CS}$  is ignored if R/ $\overline{\mathrm{C}}$  is high. The MAX1157/MAX1159/ MAX1175 need at least 6ms (CREFADJ = 0.1µF, CREF = 10µF) for the internal reference to wake up and settle before starting the conversion if powering up from shutdown. Reset the MAX1157/MAX1159/MAX1175 by toggling RESET with  $\overline{CS}$  high. The next falling edge of  $\overline{CS}$ begins acquisition.

#### Selecting Standby or Shutdown Mode

The MAX1157/MAX1159/MAX1175 have a selectable standby or low-power shutdown mode. In standby mode, the ADC's internal reference and reference buffer do not power down between conversions, elimi nating the need to wait for the reference to power up before performing the next conversion. Shutdown mod e



Figure 4. Equivalent Input Circuit



Figure 5. Selecting Standby Mode

powers down the reference and reference buffer after completing a conversion. The reference and reference buffer require a minimum of 12ms (CREFADJ =  $0.1 \mu$ F,  $C$ REF = 10 $\mu$ F) to power up and settle from shutdown.

The state of  $R/\overline{C}$  during the second falling edge of  $\overline{CS}$ selects which power-down mode the MAX1157/ MAX1159/MAX1175 enters upon conversion completion. Holding R/C low causes the MAX1157/MAX1159/ MAX1175 to enter standby mode. The reference and buffer are left on after the conversion completes. R/C high causes the MAX1157/MAX1159/MAX1175 to enter shutdown mode and power down the reference and buffer after conversion (see Figures 5 and 6). Set the voltage at REF high during the second falling edge of CS to realize the lowest current operation.

#### **Standby Mode**

While in standby mode, the supply current is less than 3.7mA (typ). The next falling edge of  $\overline{CS}$  with R/ $\overline{C}$  low causes the MAX1157/MAX1159/MAX1175 to exit standby mode and begin acquisition. The reference and reference buffer remain active to allow quick turn-on time.



Figure 6. Selecting Shutdown Mode



Figure 7. MAX1157/MAX1159/MAX1175 Reference Adjust **Circuit** 

#### **Shutdown Mode**

In shutdown mode, the reference and reference buffe r shut down between conversions. Shutdown mode reduces supply current to 0.5µA (typ) immediately after the conversion. The next falling edge of CS with R/C low causes the reference and buffer to wake up and enter acquisition mode. To achieve 14-bit accuracy, allow 12ms (CREFADJ =  $0.1\mu$ F, CREF =  $10\mu$ F) for the internal reference to wake up.

#### Internal and External Reference **Internal Reference**

The internal reference of the MAX1157/MAX1159/ MAX1175 is internally buffered to provide +4.096V output at REF. Bypass REF to AGND and REFADJ to AGND with 10µF and 0.1µF, respectively.

Sink or source current at REFADJ to make fine adjustments to the internal reference. The input impedance of REFADJ is nominally 5k $\Omega$ . Use the circuit of Figure 7 to adjust the internal reference to  $\pm 1.5$ %.

#### **External Reference**

An external reference can be placed at either the input (REFADJ) or the output (REF) of the MAX1157/ MAX1159/MAX1175's internal buffer amplifier. Using the buffered REFADJ input makes buffering the external reference unnecessary. The input impedance of REFADJ is typically 5k $\Omega$ . The internal buffer output must be bypassed at REF with a 10µF capacitor.

Connect REFADJ to AV<sub>DD</sub> to disable the internal buffer. Directly drive REF using an external 3.8V to 4.2V reference. During conversion, the external reference must be able to drive 100µA of DC load current and have an output impedance of 10 $\Omega$  or less.

For optimal performance, buffer the reference through an op amp and bypass REF with a 10µF capacitor. Consider the MAX1157/MAX1159/MAX1175's equivalent input noise (0.6LSB) when choosing a reference.

#### Reading the Conversion Result

EOC flags the microprocessor when a conversion is complete. The falling edge of EOC signals that the data is valid and ready to be output to the bus. D0 –D13 are the parallel outputs of the MAX1157/MAX1159/ MAX1175. These three-state outputs allow for direct connection to a microcontroller I/O bus. The output s remain high-impedance during acquisition and conver sion. Data is loaded onto the bus with the third falling edge of  $\overline{CS}$  with R/ $\overline{C}$  high (after t<sub>DO</sub>). Bringing  $\overline{CS}$  high forces the output bus back to high impedance. The MAX1157/MAX1159/MAX1175 then wait for the next falling edge of  $\overline{CS}$  to start the next conversion cycle (see Figure 2).



Figure 8. MAX1157 Transfer Function



Figure 10. MAX1175 Transfer Function

#### Transfer Function

Figures 8, 9, and 10 show the MAX1157/MAX1159/ MAX1175's output transfer functions. The MAX1159 and MAX1175 outputs are coded in offset binary, while the MAX1157 is coded on standard binary.

#### Input Buffer

Most applications require an input buffer amplifier to achieve 14-bit accuracy and prevent loading the source. Switch the channels immediately after acquisition, rather than near the end of or after a conversion when the input signal is multiplexed. This allows more time for the input buffer amplifier to respond to a large





Figure 9. MAX1159 Transfer Function

step-change in input signal. The input amplifier must have a high enough slew rate to complete the required output voltage change before the beginning of the acquisition time. Figure 11 shows an example of this circuit using the MAX427.

Figures 12a and 12b show how the MAX1175 and MAX1159 analog input current varies depending on whether the chip is operating or powered down. The part is fully powered down between conversions if the voltage at  $R/\overline{C}$  is set high during the second falling edge of CS. The input current abruptly steps to the powered up value at the start of acquisition. This step in the input current can disrupt the ADC input, depending on the driving circuit's output impedance at high frequencies. If the driving circuit cannot fully settle by the end of acquisition time, the accuracy of the system can be compromised. To avoid this situation, increase the acquisition time, use a driving circuit that can settle within taco, or leave the MAX1175/MAX1159 powered up by setting the voltage at  $R/\overline{C}$  low during the second falling edge of CS.

#### Layout, Grounding, and Bypassing

For best performance, use printed circuit (PC) boards. Do not run analog and digital lines parallel to each other, and do not lay out digital signal paths underneath the ADC package. Use separate analog and digital ground planes with only one point connecting the two ground systems (analog and digital) as close to the device as possible.

Route digital signals far away from sensitive analog and reference inputs. If digital lines must cross analog lines, do so at right angles to minimize coupling digital noise

REF

\*

\*\*

### **Definitions**

#### Integral Nonlinearity

Integral nonlinearity (INL) is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best-straight-line fit or a line drawn between the end points of the transfer function, once offset and gain errors have been nullified. Th e static linearity parameters for the MAX1157/MAX1159 / MAX1175 are measured using the endpoint method.

#### Differential Nonlinearity

Differential nonlinearity (DNL) is the difference between an actual step-width and the ideal value of 1LSB. A DNL error specification of 1LSB guarantees no missing codes and a monotonic transfer function.

#### Signal-to-Noise Ratio

For a waveform perfectly reconstructed from digital samples, signal-to-noise ratio (SNR) is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization noise error only and results directly from the ADC's resolution (N bits):

$$
SNR = ((6.02 \times N) + 1.76)dB
$$

where  $N = 14$  bits.

Figure 11. MAX1157/MAX1159/MAX1175 Fast-Settling Input Buffer

MAX1157 MAX1159 MAX1175

MAXIM

onto the analog lines. If the analog and digital sections share the same supply, isolate the digital and analog supply by connecting them with a low value (10 $\Omega$ ) resistor or ferrite bead.

The ADC is sensitive to high-frequency noise on the AV<sub>DD</sub> supply. Bypass AV<sub>DD</sub> to AGND with a  $0.1\mu$ F capacitor in parallel with a 1µF to 10µF low-ESR capacitor with the smallest capacitor closest to the device. Keep capacitor leads short to minimize stray inductance

> MAX1175 ANALOG INPUT CURRENT vs. ANALOG INPUT VOLTAGE

1.5 (mA) ANALOG INPUT CURRENT (mA) 1.0 **NALOG INPUT CURRENT** 0.5 SHUTDOWN MODE  $-0.5$ STANDBY MODE -1.0 -1.5 -2.0 -2.5 0 2.5 -5.0 -2.5 0 2.5 5.0 ANALOG INPUT VOLTAGE (V)

2.0

MAX427

MAXIM

\*MAX1157 ONLY. \*\*MAX1159/MAX1175 ONLY.

INPUT

ANALOG AIN

Figure 12a. MAX1175 Analog Input Current



Figure 12b. MAX1159 Analog Input Current

MAX1157/MAX1159/MAX1175 **MAX1157/MAX1159/MAX1175** 

In reality, there are other noise sources besides quantization noise: thermal noise, reference noise, clock jitter, etc. SNR is computed by taking the ratio of the RMS signal to the RMS noise, which includes all spectral components minus the fundamental, the first five harmonics, and the DC offset.

#### Signal-to-Noise Plus Distortion

Signal-to-noise plus distortion (SINAD) is the ratio of the fundamental input frequency's RMS amplitude to the RMS equivalent of all the other ADC output signals.

$$
SINAD(db) = 20 \times log \left( \frac{Signal_{RMS}}{(Noise + Distortion)_{RMS}} \right)
$$

#### Effective Number of Bits

Effective number of bits (ENOB) indicates the global accuracy of an ADC at a specific input frequency and sampling rate. An ideal ADC's error consists of quantization noise only. With an input range equal to the fullscale range of the ADC, calculate the effective number of bits as follows:

$$
ENOB = \left(\frac{\text{SINAD} - 1.76}{6.02}\right)
$$

#### Total Harmonic Distortion

Total harmonic distortion (THD) is the ratio of the RMS sum of the first five harmonics of the input signal to the fundamental itself. This is expressed as:

$$
THD = 20 \times \log \left( \frac{\left( \sqrt{V_2^2 + V_3^2 + V_4^2 + V_5^2} \right)}{V_1} \right)
$$

where  $V_1$  is the fundamental amplitude and  $V_2$  through  $V_5$  are the 2nd- through 5th-order harmonics.

#### Spurious-Free Dynamic Range

Spurious-free dynamic range (SFDR) is the ratio of the RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next largest frequency component.

### Chip Information

TRANSISTOR COUNT: 15,383 PROCESS: BiCMOS

# Ordering Information (continued)



\*Future product—contact factory for availability.

Functional Diagram



### Package Information

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **[www.maxim-ic.com/packages](http://www.maxim-ic.com/packages)**.)



MAX1157/MAX1159/MAX1175 **MAX1157/MAX1159/MAX1175** 

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_ **15**

© 2003 Maxim Integrated Products Printed USA **MAXIM** is a registered trademark of Maxim Integrated Products.