

#### **Table 1. Maximum Ratings**

| Rating                                                                    | Symbol           | Value         | Unit      |
|---------------------------------------------------------------------------|------------------|---------------|-----------|
| Drain-Source Voltage                                                      | V <sub>DSS</sub> | -0.5, +40     | Vdc       |
| Gate-Source Voltage                                                       | V <sub>GS</sub>  | ±20           | Vdc       |
| Drain Current — Continuous                                                | ا <sub>D</sub>   | 2             | Adc       |
| Total Device Dissipation @ T <sub>C</sub> = 25°C (1)<br>Derate above 25°C | P <sub>D</sub>   | 31.25<br>0.25 | W<br>W/°C |
| Storage Temperature Range                                                 | T <sub>stg</sub> | - 65 to +150  | °C        |
| Operating Junction Temperature                                            | TJ               | 150           | °C        |

#### Table 2. Thermal Characteristics

| Characteristic                       | Symbol                | Value <sup>(2)</sup> | Unit |
|--------------------------------------|-----------------------|----------------------|------|
| Thermal Resistance, Junction to Case | $R_{	extsf{	heta}JC}$ | 4                    | °C/W |

#### Table 3. Moisture Sensitivity Level

| Test Methodology                     |  | Package Peak Temperature | Unit |
|--------------------------------------|--|--------------------------|------|
| Per JESD22-A113, IPC/JEDEC J-STD-020 |  | 260                      | °C   |

1. Calculated based on the formula  $P_D = \frac{T_J - T_C}{R_{\theta JC}}$ 

2. MTTF calculator available at <a href="http://www.freescale.com/rf">http://www.freescale.com/rf</a>. Select Software & Tools/Development Tools/Calculators to access MTTF calculators by product.

NOTE - **CAUTION** - MOS devices are susceptible to damage from electrostatic charge. Reasonable precautions in handling and packaging MOS devices should be observed.





| Characteristic                                                                                                                       | Symbol              | Min | Тур  | Max | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|------|-----|------|
| Off Characteristics                                                                                                                  |                     |     |      |     |      |
| Zero Gate Voltage Drain Current<br>(V <sub>DS</sub> = 40 Vdc, V <sub>GS</sub> = 0 Vdc)                                               | I <sub>DSS</sub>    |     |      | 1   | μAdc |
| Gate - Source Leakage Current<br>(V <sub>GS</sub> = 10 Vdc, V <sub>DS</sub> = 0 Vdc)                                                 | I <sub>GSS</sub>    |     | _    | 1   | μAdc |
| On Characteristics                                                                                                                   |                     |     |      |     | L.   |
| Gate Threshold Voltage ( $V_{DS}$ = 12.5 Vdc, $I_D$ = 60 $\mu$ A)                                                                    | V <sub>GS(th)</sub> | 1   | 1.7  | 2.1 | Vdc  |
| Drain-Source On-Voltage<br>(V <sub>GS</sub> = 10 Vdc, I <sub>D</sub> = 500 mAdc)                                                     | V <sub>DS(on)</sub> |     | 0.65 | _   | Vdc  |
| Dynamic Characteristics                                                                                                              |                     |     |      |     | +    |
| Input Capacitance ( $V_{DS}$ = 12.5 Vdc, $V_{GS}$ = 0, f = 1 MHz)                                                                    | C <sub>iss</sub>    |     | 33   |     | pF   |
| Output Capacitance $(V_{DS} = 12.5 \text{ Vdc}, V_{GS} = 0, f = 1 \text{ MHz})$                                                      | C <sub>oss</sub>    | _   | 16.5 | _   | pF   |
| Reverse Transfer Capacitance $(V_{DS} = 12.5 \text{ Vdc}, V_{GS} = 0, f = 1 \text{ MHz})$                                            | C <sub>rss</sub>    |     | 2.2  | _   | pF   |
| Functional Tests (In Freescale Test Fixture)                                                                                         |                     |     |      |     |      |
| Common-Source Amplifier Power Gain<br>(V <sub>DD</sub> = 12.5 Vdc, P <sub>out</sub> = 3 Watts, I <sub>DQ</sub> = 50 mA, f = 520 MHz) | G <sub>ps</sub>     |     | 15   | _   | dB   |
| Drain Efficiency<br>(V <sub>DD</sub> = 12.5 Vdc, P <sub>out</sub> = 3 Watts, I <sub>DQ</sub> = 50 mA, f = 520 MHz)                   | η                   | _   | 65   | _   | %    |









### **TYPICAL CHARACTERISTICS, 450 - 520 MHz**

versus Output Power



**TYPICAL CHARACTERISTICS, 450 - 520 MHz** 







Figure 5. Drain Efficiency versus Output Power



Figure 6. Output Power versus Biasing Current



Figure 8. Output Power versus Supply Voltage



Figure 7. Drain Efficiency versus Biasing Current



Figure 9. Drain Efficiency versus Supply Voltage









### **TYPICAL CHARACTERISTICS, 400 - 470 MHz**

versus Output Power



**TYPICAL CHARACTERISTICS, 400 - 470 MHz** 







Figure 14. Drain Efficiency versus Output Power







Figure 19. 135 - 175 MHz Broadband Test Circuit



### **TYPICAL CHARACTERISTICS, 135 - 175 MHz**

Figure 21. Input Return Loss versus Output Power



**TYPICAL CHARACTERISTICS, 135 - 175 MHz** 





### **TYPICAL CHARACTERISTICS**



This above graph displays calculated MTTF in hours x ampere<sup>2</sup> drain current. Life tests at elevated temperatures have correlated to better than ±10% of the theoretical prediction for metal failure. Divide MTTF factor by  $I_D{}^2$  for MTTF in a particular application.









 $V_{DD}$  = 12.5 V,  $I_{DQ}$  = 50 mA,  $P_{out}$  = 3 W

| f<br>MHz | <b>Z<sub>in</sub></b><br>Ω | <b>Ζ<sub>ΟL</sub>*</b><br>Ω |
|----------|----------------------------|-----------------------------|
| 450      | 4.64 +j5.82                | 13.11 +j2.15                |
| 470      | 5.42 +j6.34                | 12.16 +j3.26                |
| 500      | 5.96 +j5.45                | 11.03 +j5.42                |
| 520      | 4.28 +j4.94                | 10.99 +j7.18                |

- $Z_{in}$  = Complex conjugate of source impedance with parallel 15  $\Omega$ resistor and 120 pF capacitor in series with gate. (See Figure 1).
- $$\begin{split} Z_{OL}{}^{\star} &= & Complex \ conjugate \ of \ the \ load \\ & impedance \ at \ given \ output \ power, \\ & voltage, \ frequency, \ and \ \eta_D > 50 \ \%. \end{split}$$

| $V_{DD}$ = 12.5 V, $I_{DQ}$ = 50 mA, $P_{out}$ = 3 W |                            |                             |  |  |  |  |
|------------------------------------------------------|----------------------------|-----------------------------|--|--|--|--|
| f<br>MHz                                             | <b>Z<sub>in</sub></b><br>Ω | <b>Ζ<sub>ΟL</sub>*</b><br>Ω |  |  |  |  |
| 400                                                  | 4.72 +j4.38                | 12.57 +j1.88                |  |  |  |  |
| 440                                                  | 4.88 +j6.34                | 11.21 +j5.87                |  |  |  |  |
| 470                                                  | 3.22 +j5.24                | 9.82 +j8.63                 |  |  |  |  |

- $Z_{in}$  = Complex conjugate of source impedance with parallel 15  $\Omega$ resistor and 130 pF capacitor in series with gate. (See Figure 10).
- $$\begin{split} Z_{OL}^{\star} &= & Complex \ conjugate \ of \ the \ load \\ & impedance \ at \ given \ output \ power, \\ & voltage, \ frequency, \ and \ \eta_D > 50 \ \%. \end{split}$$



| f<br>MHz | <b>Z<sub>in</sub></b><br>Ω | <b>Ζ<sub>ΟL</sub>*</b><br>Ω |
|----------|----------------------------|-----------------------------|
| 135      | 16.55 +j1.82               | 22.01 +j10.32               |
| 155      | 15.59 +j5.38               | 22.03 +j8.07                |
| 175      | 15.55 +j9.43               | 22.08 +j6.85                |

- $Z_{in}$  = Complex conjugate of source impedance with parallel 15  $\Omega$ resistor and 130 pF capacitor in series with gate. (See Figure 19).
- $Z_{OL}^{\star}$  = Complex conjugate of the load impedance at given output power, voltage, frequency, and  $\eta_D > 50$  %.





Figure 29. Series Equivalent Input and Output Impedance



|      | I <sub>DQ</sub> = 50 mA |                                 |                 |     |                 |                 |                 |       |
|------|-------------------------|---------------------------------|-----------------|-----|-----------------|-----------------|-----------------|-------|
| f    | S                       | S <sub>11</sub> S <sub>21</sub> |                 | S   | 12              | S <sub>22</sub> |                 |       |
| MHz  | S <sub>11</sub>         | ∠¢                              | S <sub>21</sub> | ∠¢  | S <sub>12</sub> | ∠¢              | S <sub>22</sub> | ∠¢    |
| 50   | 0.93                    | -94                             | 22.09           | 125 | 0.044           | 33              | 0.77            | -81   |
| 100  | 0.81                    | - 131                           | 12.78           | 101 | 0.052           | 6               | 0.61            | - 115 |
| 200  | 0.76                    | - 153                           | 6.31            | 81  | 0.047           | -10             | 0.59            | - 135 |
| 300  | 0.76                    | -160                            | 3.92            | 69  | 0.044           | -19             | 0.64            | -142  |
| 400  | 0.77                    | -164                            | 2.74            | 60  | 0.040           | -26             | 0.70            | - 147 |
| 500  | 0.79                    | - 167                           | 1.99            | 54  | 0.036           | -31             | 0.75            | - 151 |
| 600  | 0.80                    | -169                            | 1.55            | 48  | 0.034           | -37             | 0.80            | - 155 |
| 700  | 0.81                    | -171                            | 1.25            | 44  | 0.028           | -40             | 0.82            | - 158 |
| 800  | 0.82                    | -172                            | 1.02            | 38  | 0.027           | -42             | 0.86            | - 161 |
| 900  | 0.83                    | -173                            | 0.85            | 35  | 0.017           | -42             | 0.88            | - 163 |
| 1000 | 0.84                    | - 175                           | 0.70            | 29  | 0.018           | -49             | 0.91            | - 166 |

# Table 5. Common Source Scattering Parameters (V<sub>DD</sub> = 12.5 Vdc)

I<sub>DQ</sub> = 500 mA

| f    | S               | S <sub>11</sub> |                 | S <sub>21</sub> |                 | 12  | S               | 22    |
|------|-----------------|-----------------|-----------------|-----------------|-----------------|-----|-----------------|-------|
| MHz  | S <sub>11</sub> | ∠¢              | S <sub>21</sub> | ∠¢              | S <sub>12</sub> | ∠¢  | S <sub>22</sub> | ∠¢    |
| 50   | 0.84            | -127            | 32.57           | 112             | 0.025           | 17  | 0.64            | -130  |
| 100  | 0.80            | - 152           | 17.23           | 97              | 0.025           | 13  | 0.64            | - 153 |
| 200  | 0.78            | - 166           | 8.62            | 85              | 0.025           | -9  | 0.65            | -163  |
| 300  | 0.78            | - 171           | 5.58            | 79              | 0.023           | -9  | 0.67            | -166  |
| 400  | 0.78            | -173            | 4.08            | 72              | 0.022           | -9  | 0.69            | -166  |
| 500  | 0.78            | - 175           | 3.14            | 68              | 0.020           | -10 | 0.71            | -167  |
| 600  | 0.79            | -176            | 2.55            | 63              | 0.022           | -15 | 0.74            | -168  |
| 700  | 0.79            | - 177           | 2.14            | 60              | 0.019           | -20 | 0.76            | -168  |
| 800  | 0.80            | - 178           | 1.80            | 54              | 0.018           | -31 | 0.79            | -170  |
| 900  | 0.81            | - 178           | 1.54            | 51              | 0.015           | -25 | 0.80            | -170  |
| 1000 | 0.82            | - 179           | 1.31            | 46              | 0.012           | -36 | 0.81            | -172  |

# I<sub>DQ</sub> = 1 A

| f    | s               | S <sub>11</sub> S <sub>21</sub> S <sub>12</sub> |                 | S <sub>21</sub> |                 | 12  | S <sub>22</sub> |      |
|------|-----------------|-------------------------------------------------|-----------------|-----------------|-----------------|-----|-----------------|------|
| MHz  | S <sub>11</sub> | ∠¢                                              | S <sub>21</sub> | ∠¢              | S <sub>12</sub> | ∠¢  | S <sub>22</sub> | ∠¢   |
| 50   | 0.84            | - 129                                           | 32.57           | 111             | 0.023           | 24  | 0.61            | -137 |
| 100  | 0.80            | - 153                                           | 17.04           | 97              | 0.024           | 13  | 0.64            | -156 |
| 200  | 0.78            | - 167                                           | 8.52            | 85              | 0.023           | 5   | 0.65            | -165 |
| 300  | 0.77            | - 172                                           | 5.53            | 79              | 0.020           | -7  | 0.67            | -167 |
| 400  | 0.77            | - 174                                           | 4.06            | 73              | 0.020           | -11 | 0.69            | -167 |
| 500  | 0.78            | - 175                                           | 3.13            | 69              | 0.021           | -9  | 0.72            | -167 |
| 600  | 0.78            | - 177                                           | 2.54            | 64              | 0.017           | -26 | 0.74            | -168 |
| 700  | 0.78            | - 177                                           | 2.13            | 60              | 0.017           | -14 | 0.75            | -168 |
| 800  | 0.79            | - 178                                           | 1.81            | 55              | 0.015           | -23 | 0.78            | -170 |
| 900  | 0.80            | - 178                                           | 1.54            | 51              | 0.013           | -31 | 0.79            | -170 |
| 1000 | 0.80            | - 179                                           | 1.30            | 46              | 0.011           | -17 | 0.80            | -172 |

#### **DESIGN CONSIDERATIONS**

This device is a common-source, RF power, N-Channel enhancement mode, Lateral Metal-Oxide Semiconductor Field-Effect Transistor (MOSFET). Freescale Application Note AN211A, "FETs in Theory and Practice", is suggested reading for those not familiar with the construction and characteristics of FETs.

This surface mount packaged device was designed primarily for VHF and UHF portable power amplifier applications. Manufacturability is improved by utilizing the tape and reel capability for fully automated pick and placement of parts. However, care should be taken in the design process to insure proper heat sinking of the device.

The major advantages of Lateral RF power MOSFETs include high gain, simple bias systems, relative immunity from thermal runaway, and the ability to withstand severely mismatched loads without suffering damage.

#### **MOSFET CAPACITANCES**

The physical structure of a MOSFET results in capacitors between all three terminals. The metal oxide gate structure determines the capacitors from gate-to-drain ( $C_{gd}$ ), and gate-to-source ( $C_{gs}$ ). The PN junction formed during fabrication of the RF MOSFET results in a junction capacitance from drain-to-source ( $C_{ds}$ ). These capacitances are characterized as input ( $C_{iss}$ ), output ( $C_{oss}$ ) and reverse transfer ( $C_{rss}$ ) capacitances on data sheets. The relationships between the inter-terminal capacitances and those given on data sheets are shown below. The  $C_{iss}$  can be specified in two ways:

- 1. Drain shorted to source and positive voltage at the gate.
- 2. Positive voltage of the drain in respect to source and zero volts at the gate.

In the latter case, the numbers are lower. However, neither method represents the actual operating conditions in RF applications.



#### **DRAIN CHARACTERISTICS**

One critical figure of merit for a FET is its static resistance in the full-on condition. This on-resistance,  $R_{DS(on)}$ , occurs in the linear region of the output characteristic and is specified at a specific gate-source voltage and drain current. The drain-source voltage under these conditions is termed  $V_{DS(on)}$ . For MOSFETs,  $V_{DS(on)}$  has a positive temperature coefficient at high temperatures because it contributes to the power dissipation within the device.

 $\mathsf{BV}_{\mathsf{DSS}}$  values for this device are higher than normally required for typical applications. Measurement of  $\mathsf{BV}_{\mathsf{DSS}}$  is not recommended and may result in possible damage to the device.

#### GATE CHARACTERISTICS

The gate of the RF MOSFET is a polysilicon material, and is electrically isolated from the source by a layer of oxide. The DC input resistance is very high - on the order of  $10^9 \Omega$ — resulting in a leakage current of a few nanoamperes.

Gate control is achieved by applying a positive voltage to the gate greater than the gate-to-source threshold voltage,  $V_{GS(th)}$ .

**Gate Voltage Rating** — Never exceed the gate voltage rating. Exceeding the rated  $V_{GS}$  can result in permanent damage to the oxide layer in the gate region.

**Gate Termination** — The gates of these devices are essentially capacitors. Circuits that leave the gate open-circuited or floating should be avoided. These conditions can result in turn-on of the devices due to voltage build-up on the input capacitor due to leakage currents or pickup.

**Gate Protection** — These devices do not have an internal monolithic zener diode from gate-to-source. If gate protection is required, an external zener diode is recommended. Using a resistor to keep the gate-to-source impedance low also helps dampen transients and serves another important function. Voltage transients on the drain can be coupled to the gate through the parasitic gate-drain capacitance. If the gate-to-source impedance and the rate of voltage change on the drain are both high, then the signal coupled to the gate may be large enough to exceed the gate-threshold voltage and turn the device on.

#### DC BIAS

Since this device is an enhancement mode FET, drain current flows only when the gate is at a higher potential than the source. RF power FETs operate optimally with a quiescent drain current ( $I_{DQ}$ ), whose value is application dependent. This device was characterized at  $I_{DQ} = 50$  mA, which is the suggested value of bias current for typical applications. For special applications such as linear amplification,  $I_{DQ}$  may have to be selected to optimize the critical parameters.

The gate is a dc open circuit and draws no current. Therefore, the gate bias circuit may generally be just a simple resistive divider network. Some special applications may require a more elaborate bias system.

#### GAIN CONTROL

Power output of this device may be controlled to some degree with a low power dc control signal applied to the gate, thus facilitating applications such as manual gain control, ALC/AGC and modulation systems. This characteristic is very dependent on frequency and load line.



### MOUNTING

The specified maximum thermal resistance of  $4^{\circ}$ C/W assumes a majority of the 0.065" x 0.180" source contact on the back side of the package is in good contact with an appropriate heat sink. As with all RF power devices, the goal of the thermal design should be to minimize the temperature at the back side of the package. Refer to Freescale Application Note AN4005/D, "Thermal Management and Mounting Method for the PLD-1.5 RF Power Surface Mount Package" for additional information.

#### AMPLIFIER DESIGN

Impedance matching networks similar to those used with bipolar transistors are suitable for this device. For examples see Freescale Application Note AN721, "Impedance Matching Networks Applied to RF Power Transistors." Large-signal impedances are provided, and will yield a good first pass approximation.

Since RF power MOSFETs are triode devices, they are not unilateral. This coupled with the very high gain of this device yields a device capable of self oscillation. Stability may be achieved by techniques such as drain loading, input shunt resistive loading, or output to input feedback. The RF test fixture implements a parallel resistor and capacitor in series with the gate, and has a load line selected for a higher efficiency, lower gain, and more stable operating region.

Two-port stability analysis with this device's S-parameters provides a useful tool for selection of loading or feedback circuitry to assure stable operation. See Free-scale Application Note AN215A, "RF Small-Signal Design Using Two-Port Parameters" for a discussion of two port network theory and stability.



### PACKAGE DIMENSIONS





### PRODUCT DOCUMENTATION, TOOLS AND SOFTWARE

Refer to the following documents to aid your design process.

### **Application Notes**

- AN211A: Field Effect Transistors in Theory and Practice
- AN215A: RF Small-Signal Design Using Two-Port Parameters
- AN721: Impedance Matching Networks Applied to RF Power Transistors
- AN4005: Thermal Management and Mounting Method for the PLD 1.5 RF Power Surface Mount Package

#### **Engineering Bulletins**

• EB212: Using Data Sheet Impedances for RF LDMOS Devices

#### Software

• Electromigration MTTF Calculator

For Software and Tools, do a Part Number search at http://www.freescale.com, and select the "Part Number" link. Go to the Software & Tools tab on the part's Product Summary page to download the respective tool.

### **REVISION HISTORY**

The following table summarizes revisions to this document.

| Revision | Date      | Description                                                                                                                                                                                                                                                                                                                            |
|----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10       | Feb. 2008 | <ul> <li>Changed DC Bias I<sub>DQ</sub> value from 150 to 50 to match Functional Test I<sub>DQ</sub> specification, p. 12</li> <li>Added Product Documentation and Revision History, p. 15</li> </ul>                                                                                                                                  |
| 11       | June 2008 | Corrected specified performance values for power gain and efficiency on p. 1 to match typical performance values in the functional test table on p. 2                                                                                                                                                                                  |
| 12       | June 2009 | <ul> <li>Modified data sheet to reflect MSL rating change from 1 to 3 as a result of the standardization of packing process as described in Product and Process Change Notification number, PCN13516, p. 1</li> <li>Added Electromigration MTTF Calculator availability to Product Documentation, Tools and Software, p. 15</li> </ul> |



### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale <sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2008-2009. All rights reserved.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

