











**CSD18511KTT** 

SLPS684-JULY 2017

# CSD18511KTT 40-V N-Channel NexFET™ Power MOSFET

#### **Features**

- Low Q<sub>a</sub> and Q<sub>ad</sub>
- Low R<sub>DS(ON)</sub>
- Low-Thermal Resistance
- Avalanche Rated
- Lead-Free Terminal Plating
- **RoHS Compliant**
- Halogen Free
- D<sup>2</sup>PAK Plastic Package

#### **Applications**

- Secondary Side Synchronous Rectifier
- Motor Control

#### **Description**

This 40-V, 2.1-m $\Omega$ , D<sup>2</sup>PAK (TO-263) NexFET<sup>TM</sup> power MOSFET is designed to minimize losses in power conversion applications.





#### **Product Summary**

| T <sub>A</sub> = 25° | С                             | TYPICAL VA              | UNIT |       |  |
|----------------------|-------------------------------|-------------------------|------|-------|--|
| $V_{DS}$             | Drain-to-Source Voltage       | 40                      |      | ٧     |  |
| $Q_g$                | Gate Charge Total (10 V)      | arge Total (10 V) 63.9  |      |       |  |
| $Q_{gd}$             | Gate Charge Gate-to-Drain     | 9.7                     | nC   |       |  |
| В                    | Drain-to-Source On-Resistance | V <sub>GS</sub> = 4.5 V | 3.2  | mΩ    |  |
| R <sub>DS(on)</sub>  | Diam-to-Source On-nesistance  | V <sub>GS</sub> = 10 V  | 2.1  | 11177 |  |
| $V_{GS(th)}$         | Threshold Voltage             | 1.8                     | ٧    |       |  |

#### **Device Information**(1)

| DEVICE       | QTY | MEDIA        | PACKAGE            | SHIP        |
|--------------|-----|--------------|--------------------|-------------|
| CSD18511KTT  | 500 |              | D <sup>2</sup> PAK | Tape        |
| CSD18511KTTT | 50  | 13-Inch Reel | Plastic Package    | and<br>Reel |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Absolute Maximum Ratings**

| T <sub>A</sub> = 2                   | 5°C                                                                          | VALUE      | UNIT |  |
|--------------------------------------|------------------------------------------------------------------------------|------------|------|--|
| V <sub>DS</sub>                      | Drain-to-Source Voltage                                                      | 40         | ٧    |  |
| $V_{\text{GS}}$                      | Gate-to-Source Voltage                                                       | ±20        | ٧    |  |
|                                      | Continuous Drain Current (Package Limited)                                   | 110        |      |  |
| I <sub>D</sub>                       | Continuous Drain Current (Silicon Limited), $T_C = 25^{\circ}C$              | 194        | Α    |  |
|                                      | Continuous Drain Current (Silicon Limited), $T_C = 100$ °C                   | 137        |      |  |
| $I_{DM}$                             | Pulsed Drain Current <sup>(1)</sup>                                          | 400        | Α    |  |
| $P_D$                                | Power Dissipation                                                            | 188        | W    |  |
| T <sub>J</sub> ,<br>T <sub>stg</sub> | Operating Junction,<br>Storage Temperature                                   | -55 to 175 | °C   |  |
| E <sub>AS</sub>                      | Avalanche Energy, Single Pulse $I_D$ = 56 A, L = 0.1 mH, $R_G$ = 25 $\Omega$ | 156        | mJ   |  |

(1) Max  $R_{\theta JC} = 0.8^{\circ}C/W$ , pulse duration  $\leq$  100  $\mu s$ , duty cycle  $\leq$ 

#### **Gate Charge**







## **Table of Contents**

| 1 | Features 1                                            | 6  | S.2 Community Resources                           |
|---|-------------------------------------------------------|----|---------------------------------------------------|
| 2 | Applications 1                                        | 6  | 5.3 Trademarks                                    |
| 3 | Description 1                                         | 6  | S.4 Electrostatic Discharge Caution               |
| 4 | Revision History2                                     | 6  | S.5 Glossary                                      |
| 5 | Specifications3                                       |    | Mechanical, Packaging, and Orderable              |
|   | 5.1 Electrical Characteristics                        | == | 7.1 KTT Package Dimensions                        |
|   | 5.2 Thermal Information                               |    | 7.2 Recommended PCB Pattern                       |
|   | 5.3 Typical MOSFET Characteristics 4                  |    | 7.3 Recommended Stencil Opening (0.125 mm Stencil |
| 6 | Device and Documentation Support7                     | ,  | Thickness)                                        |
|   | 6.1 Receiving Notification of Documentation Updates 7 |    | ,                                                 |

# 4 Revision History

| DATE      | REVISION | NOTES            |
|-----------|----------|------------------|
| July 2017 | *        | Initial release. |

Product Folder Links: CSD18511KTT



www.ti.com

# 5 Specifications

## 5.1 Electrical Characteristics

 $T_{\Delta} = 25^{\circ}C$  (unless otherwise stated)

|                     | PARAMETER                        | TEST CONDITIONS                                          | MIN TYF   | MAX      | UNIT  |
|---------------------|----------------------------------|----------------------------------------------------------|-----------|----------|-------|
| CTATIO              | CHARACTERISTICS                  | TEST CONDITIONS                                          | WIIIV 111 | IVIAA    | ONIT  |
|                     |                                  |                                                          |           |          |       |
| BV <sub>DSS</sub>   | Drain-to-source voltage          | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$            | 40        |          | V     |
| I <sub>DSS</sub>    | Drain-to-source leakage current  | $V_{GS} = 0 \text{ V}, V_{DS} = 32 \text{ V}$            |           | 1        | μΑ    |
| I <sub>GSS</sub>    | Gate-to-source leakage current   | $V_{DS} = 0 \text{ V}, V_{GS} = 20 \text{ V}$            |           | 100      | nA    |
| $V_{GS(th)}$        | Gate-to-source threshold voltage | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$                    | 1.5 1.8   | 3 2.4    | V     |
| l D                 | Drain-to-source on-resistance    | $V_{GS} = 4.5 \text{ V}, I_D = 100 \text{ A}$            | 3.2       | 4.2      | mΩ    |
| R <sub>DS(on)</sub> | Diani-to-source on-resistance    | $V_{GS} = 10 \text{ V}, I_D = 100 \text{ A}$             | 2.1       | 2.6      | 11122 |
| 9 <sub>fs</sub>     | Transconductance                 | $V_{DS} = 4 \text{ V}, I_{D} = 100 \text{ A}$            | 249       | )        | S     |
| DYNAMI              | C CHARACTERISTICS                |                                                          |           |          |       |
| C <sub>iss</sub>    | Input capacitance                |                                                          | 4570      | 5940     | pF    |
| C <sub>oss</sub>    | Output capacitance               | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 20 V, f = 1 MHz | 454       | 591      | рF    |
| C <sub>rss</sub>    | Reverse transfer capacitance     |                                                          | 235       | 306      | pF    |
| R <sub>G</sub>      | Series gate resistance           |                                                          | 0.0       | 1.8      | Ω     |
| Qg                  | Gate charge total (4.5 V)        |                                                          | 31        |          | nC    |
| Qg                  | Gate charge total (10 V)         |                                                          | 64        |          | nC    |
| $Q_{gd}$            | Gate charge gate-to-drain        | V <sub>DS</sub> = 20 V, I <sub>D</sub> = 100 A           | 9.7       | 7        | nC    |
| $Q_{gs}$            | Gate charge gate-to-source       |                                                          | 17.9      | )        | nC    |
| Q <sub>g(th)</sub>  | Gate charge at V <sub>th</sub>   |                                                          | 7.4       |          | nC    |
| Q <sub>oss</sub>    | Output charge                    | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V            | 20.7      | ,        | nC    |
| t <sub>d(on)</sub>  | Turnon delay time                |                                                          | 8         | 3        | ns    |
| t <sub>r</sub>      | Rise time                        | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 10 V,          | 6         | ;        | ns    |
| t <sub>d(off)</sub> | Turnoff delay time               | $I_{DS} = 100 \text{ A}, R_G = 0 \Omega$                 | 17        | ,        | ns    |
| t <sub>f</sub>      | Fall time                        |                                                          | 3         | 3        | ns    |
| DIODE C             | CHARACTERISTICS                  |                                                          |           |          |       |
| V <sub>SD</sub>     | Diode forward voltage            | I <sub>SD</sub> = 100 A, V <sub>GS</sub> = 0 V           | 0.0       | 1.0      | ٧     |
| Q <sub>rr</sub>     | Reverse recovery charge          | V <sub>DS</sub> = 20 V, I <sub>F</sub> = 100 A,          | 62        | <u> </u> | nC    |
| t <sub>rr</sub>     | Reverse recovery time            | $di/dt = 300 \text{ A/}\mu\text{s}$                      | 31        |          | ns    |
| ••                  |                                  |                                                          |           |          |       |

#### 5.2 Thermal Information

 $T_A = 25^{\circ}C$  (unless otherwise stated)

|                 | THERMAL METRIC                         | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------|-----|-----|-----|------|
| $R_{\theta JC}$ | Junction-to-case thermal resistance    |     |     | 8.0 | °C/W |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance |     |     | 62  | °C/W |

Product Folder Links: CSD18511KTT

# TEXAS INSTRUMENTS

#### 5.3 Typical MOSFET Characteristics

 $T_A = 25$ °C (unless otherwise stated)







Figure 3. Transfer Characteristics

Submit Documentation Feedback



www.ti.com

# **Typical MOSFET Characteristics (continued)**

 $T_A = 25$ °C (unless otherwise stated)







Figure 5. Capacitance



Figure 6. Threshold Voltage vs Temperature



Figure 7. On-State Resistance vs Gate-to-Source Voltage



Figure 8. Normalized On-State Resistance vs Temperature Figure 9. Typical Diode Forward Voltage

# TEXAS INSTRUMENTS

## **Typical MOSFET Characteristics (continued)**

 $T_A = 25$ °C (unless otherwise stated)





Figure 10. Maximum Safe Operating Area

Figure 11. Single Pulse Unclamped Inductive Switching



Figure 12. Maximum Drain Current vs Temperature

Submit Documentation Feedback



www.ti.com SLPS684 – JULY 2017

#### 6 Device and Documentation Support

#### 6.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 6.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 6.3 Trademarks

NexFET, E2E, PowerPAD are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 6.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 6.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

SLPS684-JULY 2017 www.ti.com

# **INSTRUMENTS**

#### Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

#### 7.1 KTT Package Dimensions



#### Notes:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Features may not exist and shape may vary per different assembly sites.

**Table 1. Pin Configuration** 

| POSITION    | DESIGNATION |
|-------------|-------------|
| Pin 1       | Gate        |
| Pin 2 / Tab | Drain       |
| Pin 3       | Source      |

Submit Documentation Feedback Product Folder Links: CSD18511KTT www.ti.com

#### 7.2 Recommended PCB Pattern





For recommended circuit layout for PCB designs, see *Reducing Ringing Through PCB Layout Techniques* (SLPA005).

#### 7.3 Recommended Stencil Opening (0.125 mm Stencil Thickness)



#### Notes:

- 1. This package is designed to be soldered to a thermal pad on the board. See *PowerPAD™ Thermally Enhanced Package* (SLMA002) and *PowerPAD™ Made Easy* (SLMA004) for more information.
- 2. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 3. Board assembly site may have different recommendations for stencil design.

Draduat Folder Links, CCD1

www.ti.com 29-Sep-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type     | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan               | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|------------------|--------------------|------|----------------|------------------------|-------------------------------|---------------------|--------------|----------------------|---------|
| CSD18511KTT      | ACTIVE | DDPAK/<br>TO-263 | KTT                | 2    | 500            | RoHS-Exempt<br>& Green | SN                            | Level-2-260C-1 YEAR | -55 to 175   | CSD18511KTT          | Samples |
| CSD18511KTTT     | ACTIVE | DDPAK/<br>TO-263 | KTT                | 2    | 50             | RoHS-Exempt<br>& Green | SN                            | Level-2-260C-1 YEAR | -55 to 175   | CSD18511KTT          | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 29-Sep-2023

## PACKAGE MATERIALS INFORMATION

www.ti.com 24-Apr-2020

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type  | Package<br>Drawing |   | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CSD18511KTT  | DDPAK/<br>TO-263 | KTT                | 3 | 500 | 330.0                    | 24.4                     | 10.8       | 16.3       | 5.11       | 16.0       | 24.0      | Q2               |
| CSD18511KTTT | DDPAK/<br>TO-263 | KTT                | 3 | 50  | 330.0                    | 24.4                     | 10.8       | 16.3       | 5.11       | 16.0       | 24.0      | Q2               |

www.ti.com 24-Apr-2020



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| CSD18511KTT  | DDPAK/TO-263 | KTT             | 3    | 500 | 340.0       | 340.0      | 38.0        |
| CSD18511KTTT | DDPAK/TO-263 | KTT             | 3    | 50  | 340.0       | 340.0      | 38.0        |



TO-263



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. Features may not exist and shape may vary per different assembly sites.
  4. Reference JEDEC registration TO-263.



TO-263



NOTES: (continued)



<sup>5.</sup> This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002(www.ti.com/lit/slma004) and SLMA004 (www.ti.com/lit/slma004).

<sup>6.</sup> Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.

TO-263



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

  8. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated