

# DS90CP22 800 Mbps 2x2 LVDS Crosspoint Switch

Check for Samples: DS90CP22

#### **FEATURES**

- DC 800 Mbps Low Jitter, Low Skew Operation
- 65 ps (typ) of Pk-Pk Jitter with PRBS = 2<sup>23</sup>-1
   Data Pattern at 800 Mbps
- Single +3.3 V Supply
- Less than 330 mW (typ) Total Power Dissipation
- Non-Blocking "'Switch Architecture"'
- Balanced Output Impedance
- Output Channel-to-Channel Skew is 35 ps (typ)
- Configurable as 2:1 mux, 1:2 demux, Repeater or 1:2 Signal Splitter
- LVDS Receiver Inputs Accept LVPECL Signals
- Fast Switch Time of 1.2ns (typ)
- Fast Propagation Delay of 1.3ns (typ)
- Receiver Input Threshold < ±100 mV</li>
- Available in 16 Lead TSSOP and SOIC Packages
- Conforms to ANSI/TIA/EIA-644-1995 LVDS Standard
- Operating Temperature: -40°C to +85°C

## **DESCRIPTION**

DS90CP22 is a 2x2 crosspoint switch utilizing LVDS (Low Voltage Differential Signaling) technology for low power, high speed operation. Data paths are fully differential from input to output for low noise generation and low pulse width distortion. The nonblocking design allows connection of any input to any output or outputs. LVDS I/O enable high speed data transmission for point-to-point interconnects. This device can be used as a high speed differential crosspoint, 2:1 mux, 1:2 demux, repeater or 1:2 signal splitter. The mux and demux functions are useful for switching between primary and backup circuits in fault tolerant systems. The 1:2 signal splitter and 2:1 mux functions are useful for distribution of serial bus across several rack-mounted backplanes.

The DS90CP22 accepts LVDS signal levels, LVPECL levels directly or PECL with attenuation networks.

The individual LVDS outputs can be put into TRI-STATE by use of the enable pins.

For more details, please refer to the Application Information section of this datasheet.

#### **Connection Diagram**



Figure 1. SOIC-16 Package or TSSOP-16 Package

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





Figure 2. Diff. Output Eye-Pattern in 1:2 split mode @ 800 Mbps Conditions: 3.3 V, PRBS =  $2^{23}$ -1 data pattern,  $V_{ID}$  = 300mV,  $V_{CM}$  = +1.2 V, 200 ps/div, 100 mV/div



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## Absolute Maximum Ratings (1)(2)

| <i>-</i> 9 -                           |                            |                                   |  |  |
|----------------------------------------|----------------------------|-----------------------------------|--|--|
| Supply Voltage (V <sub>CC</sub> )      |                            | -0.3V to +4V                      |  |  |
| CMOS/TTL Input Voltage (EN0, EN1, SEL0 | ), SEL1)                   | -0.3V to (V <sub>CC</sub> + 0.3V) |  |  |
| LVDS Receiver Input Voltage (IN+, IN-) |                            | -0.3V to +4V                      |  |  |
| LVDS Driver Output Voltage (OUT+, OUT- | -0.3V to +4V               |                                   |  |  |
| LVDS Output Short Circuit Current      | Continuous                 |                                   |  |  |
| Junction Temperature                   | +150°C                     |                                   |  |  |
| Storage Temperature Range              | −65°C to +150°C            |                                   |  |  |
| Lead Temperature (Soldering, 4 sec.)   |                            | +260°C                            |  |  |
| Maximum Package Power Dissipation at   | 16L SOIC                   | 1.435 W                           |  |  |
| 25°C                                   | 16L SOIC Package Derating  | 11.48 mW/°C above +25°C           |  |  |
|                                        | 16L TSSOP                  | 0.866 W                           |  |  |
|                                        | 16L TSSOP Package Derating | 9.6 mW/°C above +25°C             |  |  |
| ESD Rating                             | (HBM, 1.5kΩ, 100pF)        | > 5 kV                            |  |  |
|                                        | (EIAJ, 0Ω, 200pF)          | > 250 V                           |  |  |

<sup>(1)</sup> If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

## **Recommended Operating Conditions**

| ·                                 | Min | Тур | Max      | Units |
|-----------------------------------|-----|-----|----------|-------|
| Supply Voltage (V <sub>CC</sub> ) | 3.0 | 3.3 | 3.6      | V     |
| Receiver Input Voltage            | 0   |     | $V_{CC}$ | V     |
| Operating Free Air Temperature    | -40 | +25 | +85      | °C    |

<sup>(2) &</sup>quot;Absolute Maximum Ratings" are these beyond which the safety of the device cannot be verified. They are not meant to imply that the device should be operated at these limits. "Electrical Characteristics" provides conditions for actual device operation.



## Electrical Characteristics(1)

Over recommended operating supply and temperature ranges unless otherwise specified

| Symbo            | l Parameter                                     | Conditions                                               | Min  | Тур         | Max      | Units |
|------------------|-------------------------------------------------|----------------------------------------------------------|------|-------------|----------|-------|
| CMOS/T           | TL DC SPECIFICATIONS (EN0,EN1,SEL0              | ,SEL1)                                                   |      |             |          |       |
| V <sub>IH</sub>  | High Level Input Voltage                        |                                                          | 2.0  |             | $V_{CC}$ | V     |
| V <sub>IL</sub>  | Low Level Input Voltage                         |                                                          | GND  |             | 0.8      | V     |
| I <sub>IH</sub>  | High Level Input Current                        | $V_{IN} = 3.6V \text{ or } 2.0V; V_{CC} = 3.6V$          |      | +7          | +20      | μΑ    |
| I <sub>IL</sub>  | Low Level Input Current                         | $V_{IN} = 0V \text{ or } 0.8V; V_{CC} = 3.6V$            |      | ±1          | ±10      | μA    |
| $V_{CL}$         | Input Clamp Voltage                             | I <sub>CL</sub> = −18 mA                                 |      | -0.8        | -1.5     | V     |
| LVDS O           | UTPUT DC SPECIFICATIONS (OUT0,OUT               | 1)                                                       | •    |             |          |       |
| V <sub>OD</sub>  | Differential Output Voltage                     | $R_L = 75\Omega$                                         | 270  | 365         | 475      | mV    |
|                  |                                                 | $R_L = 75\Omega$ , $V_{CC} = 3.3V$ , $T_A = 25^{\circ}C$ | 285  | 365         | 440      | mV    |
| $\Delta V_{OD}$  | Change in V <sub>OD</sub> between Complimentary | Output States                                            |      |             | 35       | mV    |
| Vos              | Offset Voltage <sup>(2)</sup>                   | 1.0                                                      | 1.2  | 1.45        | V        |       |
| ΔV <sub>OS</sub> | Change in V <sub>OS</sub> between Complimentary | Output States                                            |      |             | 35       | mV    |
| l <sub>OZ</sub>  | Output TRI-STATE Current                        | TRI-STATE Output,                                        |      | ±1          | ±10      | μΑ    |
|                  |                                                 | V <sub>OUT</sub> = V <sub>CC</sub> or GND                |      |             |          |       |
| I <sub>OFF</sub> | Power-Off Leakage Current                       | V <sub>CC</sub> = 0V; V <sub>OUT</sub> = 3.6V or GND     |      | ±1          | ±10      | μΑ    |
| Ios              | Output Short Circuit Current                    | V <sub>OUT+</sub> OR V <sub>OUT-</sub> = 0V              |      | <b>-</b> 15 | -25      | mA    |
| I <sub>OSB</sub> | Both Outputs Short Circuit Current              | V <sub>OUT+</sub> AND V <sub>OUT-</sub> = 0V             |      | -30         | -50      | mA    |
| LVDS RI          | ECEIVER DC SPECIFICATIONS (IN0,IN1)             |                                                          |      |             |          |       |
| V <sub>TH</sub>  | Differential Input High Threshold               | $V_{CM} = +0.05V \text{ or } +1.2V \text{ or } +3.25V,$  |      | 0           | +100     | mV    |
| V <sub>TL</sub>  | Differential Input Low Threshold                | Vcc = 3.3V                                               | -100 | 0           |          | mV    |
| V <sub>CMR</sub> | Common Mode Voltage Range                       | V <sub>ID</sub> = 100mV, Vcc = 3.3V                      | 0.05 |             | 3.25     | V     |
| I <sub>IN</sub>  | land Comment                                    | V <sub>IN</sub> = +3.0V, V <sub>CC</sub> = 3.6V or 0V    |      | ±1          | ±10      | μΑ    |
|                  | Input Current                                   | $V_{IN} = 0V, V_{CC} = 3.6V \text{ or } 0V$              |      | ±1          | ±10      | μΑ    |
| SUPPLY           | CURRENT                                         |                                                          |      |             |          |       |
| I <sub>CCD</sub> | Total Supply Current                            | $R_L = 75\Omega$ , $C_L = 5$ pF, EN0 = EN1 = High        |      | 98          | 125      | mA    |
| I <sub>CCZ</sub> | TRI-STATE Supply Current                        | EN0 = EN1 = Low                                          |      | 43          | 55       | mA    |

<sup>(1)</sup> All typical are given for  $V_{CC}$  = +3.3V and  $T_A$  = +25°C, unless otherwise stated. (2)  $V_{OS}$  is defined and measured on the ATE as  $(V_{OH} + V_{OL}) / 2$ .

#### **AC Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified<sup>(1)</sup>

| Symbol              | Parameter                                         | Conditions | Min | Тур  | Max  | Units |
|---------------------|---------------------------------------------------|------------|-----|------|------|-------|
| T <sub>SET</sub>    | Input to SEL Setup Time (2), (Figure 3 and Figure | 4)         | 0.7 | 0.5  |      | ns    |
| T <sub>HOLD</sub>   | Input to SEL Setup Time (2), (Figure 3 and Figure | 4)         | 1.0 | 0.5  |      | ns    |
| T <sub>SWITCH</sub> | SEL to Switched Output, (Figure 3 and Figure 4)   |            | 0.9 | 1.2  | 1.7  | ns    |
| T <sub>PHZ</sub>    | Disable Time (Active to TRI-STATE) High to Z, F   | igure 5    |     | 2.1  | 4.0  | ns    |
| T <sub>PLZ</sub>    | Disable Time (Active to TRI-STATE) Low to Z, Fig. | gure 5     |     | 3.0  | 4.5  | ns    |
| T <sub>PZH</sub>    | Enable Time (TRI-STATE to Active) Z to High, Fi   | gure 5     |     | 25.5 | 55.0 | ns    |
| T <sub>PZL</sub>    | Enable Time (TRI-STATE to Active) Z to Low, Fig   | gure 5     |     | 25.5 | 55.0 | ns    |
| T <sub>LHT</sub>    | Output Low-to-High Transition Time, 20% to 80%    | , Figure 7 | 290 | 400  | 580  | ps    |
| T <sub>HLT</sub>    | Output High-to-Low Transition Time, 80% to 20%    | , Figure 7 | 290 | 400  | 580  | ps    |

<sup>(1)</sup> The parameters are specified by design. The limits are based on statistical analysis of the device performance over PVT (process, voltage and temperature) range.

T<sub>SET</sub> and T<sub>HOLD</sub> time specify that data must be in a stable state before and after the SEL transition.



## **AC Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified<sup>(1)</sup>

| Symbol                                                    | Parameter                                         | Conditions                                                                            | Min | Тур | Max | Units |
|-----------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------|-----|-----|-----|-------|
| T <sub>JIT</sub>                                          | LVDC Data Dath Dack to Dack litter(3)             | $V_{ID}$ = 300mV; 50% Duty Cycle; $V_{CM}$ = 1.2V at 800Mbps                          |     | 40  | 90  | ps    |
|                                                           | LVDS Data Path Peak to Peak Jitter <sup>(3)</sup> | $V_{ID}$ = 300mV; PRBS=2 <sup>23</sup> -1 data<br>pattern; $V_{CM}$ = 1.2V at 800Mbps |     | 65  | 120 | ps    |
| T <sub>PLHD</sub> Propagation Low to High Delay, Figure 8 |                                                   |                                                                                       | 0.9 | 1.3 | 1.6 | ns    |
|                                                           | Propagation Low to High Delay, Figure 8           | V <sub>CC</sub> = 3.3V, T <sub>A</sub> = 25°C                                         | 1.0 | 1.3 | 1.5 | ns    |
| T <sub>PHLD</sub>                                         | Propagation High to Low Delay, Figure 8           |                                                                                       | 0.9 | 1.3 | 1.6 | ns    |
|                                                           | Propagation High to Low Delay, Figure 8           | V <sub>CC</sub> = 3.3V, T <sub>A</sub> = 25°C                                         | 1.0 | 1.3 | 1.5 | ns    |
| T <sub>SKEW</sub>                                         | Pulse Skew  T <sub>PLHD</sub> - T <sub>PHLD</sub> |                                                                                       |     | 0   | 225 | ps    |
| T <sub>CCS</sub>                                          | Output Channel-to-Channel Skew, Figure 9          |                                                                                       |     | 35  | 80  | ps    |

<sup>(3)</sup> The parameters are specified by design. The limits are based on statistical analysis of the device performance over PVT range with the following equipment test setup: HP70004A (display mainframe) with HP70841B (pattern generator), 5 feet of RG-142 cable with DUT test board and HP83480A (digital scope mainframe) with HP83483A (20GHz scope module).

## **AC Timing Diagrams**



Figure 3. Input-to-Select rising edge setup and hold times and mux switch time



Figure 4. Input-to-Select falling edge setup and hold times and mux switch time

Submit Documentation Feedback





Figure 5. Output active to TRI-STATE and TRI-STATE to active output time



Figure 6. LVDS Output Load



Figure 7. LVDS Output Transition Time



Figure 8. Propagation Delay Low-to-High and High-to-Low

Product Folder Links: DS90CP22

yright © 2000–2013, Texas instruments incorporated





Figure 9. Output Channel-to-Channel Skew in 1:2 splitter mode

### **PIN DESCRIPTIONS**

| Pin Name        | # of Pin | Input/Output | Description                                                                                  |
|-----------------|----------|--------------|----------------------------------------------------------------------------------------------|
| IN+             | 2        | 1            | Non-inverting LVDS input                                                                     |
| IN -            | 2        | 1            | Inverting LVDS input                                                                         |
| OUT+            | 2        | 0            | Non-inverting LVDS Output                                                                    |
| OUT -           | 2        | 0            | Inverting LVDS Output                                                                        |
| EN              | 2        | I            | A logic low on the Enable puts the LVDS output into TRI-STATE and reduces the supply current |
| SEL             | 2        | 1            | 2:1 mux input select                                                                         |
| GND             | 1        | Р            | Ground                                                                                       |
| V <sub>CC</sub> | 1        | Р            | Power Supply                                                                                 |
| NC              | 2        |              | No Connect                                                                                   |

Submit Documentation Feedback



#### **APPLICATION INFORMATION**

#### MODES OF OPERATION

The DS90CP22 provides three modes of operation. In the 1:2 splitter mode, the two outputs are copies of the same single input. This is useful for distribution / fan-out applications. In the repeater mode, the device operates as a 2 channel LVDS buffer. Repeating the signal restores the LVDS amplitude, allowing it to drive another media segment. This allows for isolation of segments or long distance applications. The switch mode provides a crosspoint function. This can be used in a system when primary and redundant paths are supported in fault tolerant applications.

#### **INPUT FAIL-SAFE**

The receiver inputs of the DS90CP22 do not have internal fail-safe biasing. For point-to-point and multidrop applications with a single source, fail-safe biasing may not be required. When the driver is off, the link is inactive. If fail-safe biasing is required, this can be accomplished with external high value resistors. The IN+ should be pull to Vcc with  $10k\Omega$  and the IN- should be pull to Gnd with  $10k\Omega$ . This provides a slight positive differential bias, and sets a known HIGH state on the link with a minimum amount of distortion.

#### **UNUSED LVDS INPUTS**

Unused LVDS Receiver inputs should be tied off to prevent the high-speed sensitive input stage from picking up noise signals. The open input to IN+ should be pull to Vcc with  $10k\Omega$  and the open input to IN- should be pull to Gnd with  $10k\Omega$ .

#### **UNUSED CONTROL INPUTS**

The SEL and EN control input pins have internal pull down devices. Unused pins may be tied off or left as noconnect (if a LOW state is desired).

#### **EXPANDING THE NUMBER OF OUTPUT PORTS**

To expand the number of output ports, more than one DS90CP22 can be used. Total propagation delay through the devices should be considered to determine the maximum expansion. For example, if 2 X 4 is desired, than three of the DS90CP22 are required. A minimum of two device propagation delays  $(2 \times 1.3 \text{ns} = 2.6 \text{ns} \text{ (typ)})$  can be achieved. For a 2 X 8, a total of 7 devices must be used with propagation delay of 3 x 1.3ns = 3.9ns (typ). The power consumption will increase proportional to the number of devices used.

#### PCB LAYOUT AND POWER SYSTEM BYPASS

Circuit board layout and stack-up for the DS90CP22 should be designed to provide noise-free power to the device. Good layout practice also will separate high frequency or high level inputs and outputs to minimize unwanted stray noise pickup, feedback and interference. Power system performance may be greatly improved by using thin dielectrics (4 to 10 mils) for power/ground sandwiches. This increases the intrinsic capacitance of the PCB power system which improves power supply filtering, especially at high frequencies, and makes the value and placement of external bypass capacitors less critical. External bypass capacitors should include both RF ceramic and tantalum electrolytic types. RF capacitors may use values in the range 0.01  $\mu$ F to 0.1  $\mu$ F. It is recommended practice to use two vias at each power pin of the DS90CP22 as well as all RF bypass capacitor terminals. Dual vias reduce the interconnect inductance by up to half, thereby reducing interconnect inductance and extending the effective frequency range of the bypass components.

The outer layers of the PCB may be flooded with additional ground plane. These planes will improve shielding and isolation as well as increase the intrinsic capacitance of the power supply plane system. Naturally, to be effective, these planes must be tied to the ground supply plane at frequent intervals with vias. Frequent via placement also improves signal integrity on signal transmission lines by providing short paths for image currents which reduces signal distortion.

There are more common practices which should be followed when designing PCBs for LVDS signaling.



#### COMPATIBILITY WITH LVDS STANDARD

The DS90CP22 is compatible with LVDS and Bus LVDS Interface devices. It is enhanced over standard LVDS drivers in that it is able to driver lower impedance loads with standard LVDS levels. Standard LVDS drivers provide 330mV differential output with a  $100\Omega$  load. The DS90CP22 provides 365mV with a  $75\Omega$  load or 400mV with  $100\Omega$  loads. This extra drive capability is useful in certain multidrop applications.

In backplane multidrop configurations, with closely spaced loads, the effective differential impedance of the line is reduced. If the mainline has been designed for 100Ω differential impedance, the loading effects may reduce this to the  $70\Omega$  range depending upon spacing and capacitance load. Terminating the line with a  $75\Omega$  load is a better match than with  $100\Omega$  and reflections are reduced.

# OUTO OUT1 EN0 EN1 SEL1 • SEL0 IN0 IN 1

#### **BLOCK DIAGRAM**

**Table 1. Function Table** 

| SEL0 | SEL1 | OUT0 | OUT1 | Mode         |
|------|------|------|------|--------------|
| 0    | 0    | IN0  | IN0  | 1:2 splitter |
| 0    | 1    | IN0  | IN1  | repeater     |
| 1    | 0    | IN1  | IN0  | switch       |
| 1    | 1    | IN1  | IN1  | 1:2 splitter |



## **Typical Performance Characteristics**



Figure 10.

## Peak-to-Peak Output Jitter at V<sub>CM</sub> = +1.2V vs. VID



Figure 12.

#### Peak-to-Peak Output Jitter at V<sub>CM</sub> = +0.4V vs. VID



Figure 11.

#### Peak-to-Peak Output Jitter at V<sub>CM</sub> = +1.6V vs. VID



Figure 13.



## **REVISION HISTORY**

| Cł | hanges from Revision D (April 2013) to Revision E  | Page | E |
|----|----------------------------------------------------|------|---|
| •  | Changed layout of National Data Sheet to TI format |      | ξ |

10





6-Feb-2020

#### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking  | Samples |
|-------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-----------------|---------|
|                   | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)           |         |
| DS90CP22M-8       | NRND   | SOIC         | D       | 16   | 48      | TBD                        | Call TI          | Call TI            | -40 to 85    | DS90CP22M<br>-8 |         |
| DS90CP22M-8/NOPB  | ACTIVE | SOIC         | D       | 16   | 48      | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 85    | DS90CP22M<br>-8 | Samples |
| DS90CP22MT        | NRND   | TSSOP        | PW      | 16   | 92      | TBD                        | Call TI          | Call TI            | -40 to 85    | DS90CP<br>22MT  |         |
| DS90CP22MT/NOPB   | ACTIVE | TSSOP        | PW      | 16   | 92      | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 85    | DS90CP<br>22MT  | Samples |
| DS90CP22MTX/NOPB  | ACTIVE | TSSOP        | PW      | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 85    | DS90CP<br>22MT  | Samples |
| DS90CP22MX-8/NOPB | ACTIVE | SOIC         | D       | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 85    | DS90CP22M<br>-8 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

6-Feb-2020

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 6-Nov-2015

## TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   |    | Dimension designed to accommodate the component length    |
|   |    | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| Γ | P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS90CP22MTX/NOPB  | TSSOP           | PW                 | 16 | 2500 | 330.0                    | 12.4                     | 6.95       | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| DS90CP22MX-8/NOPB | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.3        | 8.0        | 16.0      | Q1               |

www.ti.com 6-Nov-2015



#### \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS90CP22MTX/NOPB  | TSSOP        | PW              | 16   | 2500 | 367.0       | 367.0      | 35.0        |
| DS90CP22MX-8/NOPB | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 35.0        |

# D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated