











TPS61050, TPS61052

SLUS525A - MARCH 2007-REVISED SEPTEMBER 2015

# TPS6105x 1.2-A High-Power White LED Driver 2-MHz Synchronous Boost Converter With I<sup>2</sup>C Compatible Interface

#### **Features**

- Four Operational Modes
  - Torch and Flash up to  $I_{LED} = 1200 \text{ mA}$
  - Voltage-Regulated Boost Converter: 4.5 V, 5 V, and 5.25 V
  - Shutdown: 0.3 µA (Typical)
- Total Solution Circuit Area < 25 mm<sup>2</sup>
- Up to 96% Efficiency
- I<sup>2</sup>C-Compatible Interface up to 400 kbps
- Integrated LED Turnon Safety Timer
- Zero Latency TX-Masking Input (TPS61050)
- Hardware Voltage Mode Selection Input (TPS61052)
- Integrated ADC for LED V<sub>F</sub> Monitoring
- Integrated Low Light Dimming Mode
- LED Disconnect During Shutdown
- Open and Shorted LED Protection
- Overtemperature Protection
- Available in a 12-Pin NanoFree™ (CSP) and 10-Pin QFN Packaging

# **Applications**

- Camera White LED Torch/Flash for Cell Phones, Smart-Phones and PDAs
- Audio Amplifier Power Supply

# Typical Application Schematic



### 3 Description

The TPS6105x device is based on a high-frequency synchronous-boost topology with constant current sink to drive single white LEDs. The device uses an inductive fixed-frequency PWM control scheme using small external components, minimizing input ripple current.

The 2-MHz switching frequency allows the use of small and low profile 2.2-µH inductors. To optimize overall efficiency, the device operates with only a 250-mV LED feedback voltage.

The TPS6105x device not only operates as a regulated current source, but also as a standard voltage-boost regulator. This additional operating mode can be useful to supply other high-power devices in the system, such as a hands-free audio power amplifier, or any other component requiring a supply voltage higher than the battery voltage (refer to TPS61052).

For highest flexibility, the LED current or the desired output voltage can be programmed through an I<sup>2</sup>C compatible interface. To simplify flash synchronization with the camera module, the device offers a trigger pin (FLASH SYNC) for fast LED turnon time.

When the TPS6105x is not in use, it can be put into shutdown mode through the I<sup>2</sup>C-compatible interface, reducing the input current to 0.3 µA (typical). During shutdown, the LED pin is high impedance to avoid leakage current through the LED.

### Device Information<sup>(1)</sup>

| PART NUMBER          | PACKAGE    | BODY SIZE (NOM)   |
|----------------------|------------|-------------------|
| TPS61050<br>TPS61052 | VSON (10)  | 3.00 mm × 3.00 mm |
|                      | DSBGA (12) | 1.96 mm × 1.46 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



### **Table of Contents**

| 1 | Features 1                                            | 7    | .5 Programming                       | 20 |
|---|-------------------------------------------------------|------|--------------------------------------|----|
| 2 | Applications 1                                        | 7    | .6 Register Maps                     | 24 |
| 3 | Description 1                                         | 8 A  | pplication and Implementation        | 29 |
| 4 | Revision History2                                     | 8    | .1 Application Information           | 29 |
| 5 | Pin Configuration and Functions                       | 8    | .2 Typical Applications              | 29 |
| 6 | Specifications4                                       | 9 P  | ower Supply Recommendations          | 38 |
| • | 6.1 Absolute Maximum Ratings                          | 10 L | ayout                                | 38 |
|   | 6.2 ESD Ratings                                       | 1    | 0.1 Layout Guidelines                | 38 |
|   | 6.3 Recommended Operating Conditions                  | 1    | 0.2 Layout Example                   | 38 |
|   | 6.4 Thermal Information                               | 1    | 0.3 Thermal Considerations           | 38 |
|   | 6.5 Electrical Characteristics                        | 11 D | Pevice and Documentation Support     | 40 |
|   | 6.6 I <sup>2</sup> C Interface Timing Characteristics | 1    | 1.1 Device Support                   | 40 |
|   | 6.7 Typical Characteristics                           | 1    | 1.2 Related Links                    | 40 |
| 7 | Detailed Description 11                               | 1    | 1.3 Trademarks                       | 40 |
| - | 7.1 Overview                                          | 1    | 1.4 Electrostatic Discharge Caution  | 40 |
|   | 7.2 Functional Block Diagram                          | 1    | 1.5 Glossary                         | 40 |
|   | 7.3 Feature Description                               | 12 N | lechanical, Packaging, and Orderable |    |
|   | 7.4 Device Functional Modes                           | Ir   | formation                            | 40 |
|   |                                                       | 1    | 2.1 Package Summary                  | 40 |

# 4 Revision History

### Changes from Original (March 2007) to Revision A

Page

Submit Documentation Feedback

Copyright © 2007–2015, Texas Instruments Incorporated



# 5 Pin Configuration and Functions

DRC Package 10-Pin VSON Top View



YZG Package 12-Pin DSBGA Top View



YZG Package 12-Pin DSBGA Bottom View



#### **Pin Functions**

|            | PIN  |        | I/O                                                                                                              | DECORIDEION                                                                                                                                                                                                                              |
|------------|------|--------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME       | VSON | DSBGA  | 1/0                                                                                                              | DESCRIPTION                                                                                                                                                                                                                              |
| AVIN       | 5    | D3     | I                                                                                                                | This is the input voltage pin of the device. Connect directly to the input bypass capacitor.                                                                                                                                             |
| VOUT       | 9    | A2     | 0                                                                                                                | Boost converter output.                                                                                                                                                                                                                  |
| LED        | 6    | D2     | ı                                                                                                                | LED return input. This feedback pin regulates the LED current through the internal sense resistor by regulating the voltage across it. The regulation operates with typically 250 mV dropout voltage. Connect to the cathode of the LED. |
|            |      |        |                                                                                                                  | Flash strobe pulse synchronization input.                                                                                                                                                                                                |
| FLASH_SYNC | 10   | A1     | ı                                                                                                                | FLASH_SYNC = LOW (GND): The device is operating and regulating the LED current to the torch current level (TC).                                                                                                                          |
|            |      |        | FLASH_SYNC = HIGH (VIN): The device is operating and regulating the LED current to the flash current level (FC). |                                                                                                                                                                                                                                          |
| SCL        | 2    | В3     | I                                                                                                                | Serial interface clock line. This pin must not be left floating and must be terminated.                                                                                                                                                  |
| SDA        | 1    | A3     | I/O                                                                                                              | Serial interface address/data line. This pin must not be left floating and must be terminated.                                                                                                                                           |
| GPIO       | 3    | C3     | I/O                                                                                                              | General purpose input/output (refer to REGISTER2). This pin can either be configured as a logic input or as an open-drain output (TPS61050).                                                                                             |
| ENVM       | 3    | C3     | I                                                                                                                | Enable pin for voltage mode boost converter (TPS61052).                                                                                                                                                                                  |
| SW         | 8    | B1, B2 | I/O                                                                                                              | Inductor connection. Drain of the internal power MOSFET. Connect to the switched side of the inductor. SW is high impedance during shutdown.                                                                                             |
| PGND       | 7    | C1, C2 | _                                                                                                                | Power ground. Connect to AGND underneath IC.                                                                                                                                                                                             |
| AGND       | 4    | D1     | _                                                                                                                | Analog ground.                                                                                                                                                                                                                           |
| PowerPAD™  | _    | _      | _                                                                                                                | Internally connected to PGND.                                                                                                                                                                                                            |



### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                      |                                                 | MIN             | MAX | UNIT |
|----------------------|-------------------------------------------------|-----------------|-----|------|
|                      | Voltage on AVIN, VOUT, SW, LED (2)              | -0.3            | 7   | V    |
|                      | Voltage on SCL, SDA, FLASH_SYNC, GPIO, ENVM (2) | -0.3            | 7   | V    |
|                      | Input current on GPIO                           |                 | 25  | mA   |
| $T_A$                | Operating ambient temperature (3)               | -40             | 85  | °C   |
| T <sub>J (MAX)</sub> | Maximum operating junction temperature          |                 | 150 | °C   |
| T <sub>stg</sub>     | Storage temperature                             | <del>-</del> 65 | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

### 6.2 ESD Ratings

|                    |                                                        |                                                                                | VALUE | UNIT |
|--------------------|--------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
|                    | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000                                                                          |       |      |
| V <sub>(ESD)</sub> | V <sub>(ESD)</sub> Electrostatic discharge             | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |
|                    | Machine model (MM)                                     | ±200                                                                           |       |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                                | MIN             | NOM | MAX  | UNIT |
|------------------|------------------------------------------------|-----------------|-----|------|------|
| V <sub>IN</sub>  | Input voltage range                            | 2.5             | 3.6 | 6    | ٧    |
| M                | Output voltage range in Current regulator mode | V <sub>IN</sub> |     | 5.5  | V    |
| V <sub>OUT</sub> | Output voltage range in Voltage regulator mode | 4.5             |     | 5.25 | V    |
| L                | Inductance effective value range               | 1.3             | 2.2 | 2.9  | ٧    |
| C <sub>IN</sub>  | Input capacitance range                        |                 | 10  |      | μΗ   |
| C <sub>OUT</sub> | Output capacitance effective value range       | 3               | 10  | 50   | μF   |
| $T_{J}$          | Operating junction temperature                 | -40             |     | 125  |      |

#### 6.4 Thermal Information

|                      |                                              | TPS        | TPS6105x    |      |  |  |
|----------------------|----------------------------------------------|------------|-------------|------|--|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | DRC (VSON) | YZG (DSBGA) | UNIT |  |  |
|                      |                                              | 10 PINS    | 12 PINS     |      |  |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 48.5       | 82          | °C/W |  |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 67.4       | 0.6         | °C/W |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 23         | 35          | °C/W |  |  |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 1.8        | 2.6         | °C/W |  |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 23.1       | 19.1        | °C/W |  |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 5.3        | N/A         | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(3)</sup> In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A(max)</sub>) is dependent on the maximum operating junction temperature (T<sub>J(max)</sub>), the maximum power dissipation of the device in the application (P<sub>D(max)</sub>), and the junction-to-ambient thermal resistance of the part/package in the application (θ<sub>JA</sub>), as given by the following equation: T<sub>A(max)</sub> = T<sub>J(max)</sub> - (θ<sub>JA</sub> × P<sub>D(max)</sub>).

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 6.5 Electrical Characteristics

Unless otherwise noted the specification applies for  $V_{IN}=3.6~V$  over an operating junction temp. of  $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ . Typical values are for  $T_{A}=25^{\circ}C$ .

|                      | PARAMETER                                  | TEST CONDITIONS                                                                                                                                    | MIN             | TYP   | MAX  | UNIT   |
|----------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|------|--------|
| SUPPLY               | CURRENT                                    |                                                                                                                                                    |                 |       |      |        |
|                      | Input voltage                              |                                                                                                                                                    | 2.5             |       | 6    | V      |
| $V_{IN}$             | Minimum input voltage for start-up         | MODE_CTRL[1:0] = 11, OV[1:0] = 01, $R_L = 10 \Omega$                                                                                               |                 |       | 2.5  | V      |
| Ι <sub>Q</sub>       | Operating quiescent current into AVIN      | MODE CTRL[1:0] = 01, I <sub>LED</sub> = 0 mA                                                                                                       |                 | 8.5   | 0    | mA     |
| ·u                   | Operating quiecoont current into 717111    | MODE_CTRL[1:0] = 00, OV[1:0] ≠ 11                                                                                                                  |                 | 0.3   | 3    | μA     |
| I <sub>SD</sub>      | Shutdown current into AVIN                 | $-40^{\circ}$ C $\leq$ T <sub>J</sub> $\leq$ 85°C<br>MODE_CTRL[1:0] = 00, OV[1:0] = 11<br>$-40^{\circ}$ C $\leq$ T <sub>J</sub> $\leq$ 85°C        |                 | 140   | -    | μA     |
| V <sub>UVLO</sub>    | Undervoltage lockout threshold             | V <sub>IN</sub> falling                                                                                                                            |                 | 2.3   | 2.4  | V      |
| OUTPUT               | -                                          | VIN raining                                                                                                                                        |                 | 2.0   | 2.4  | •      |
| 001101               |                                            | Current regulator mode                                                                                                                             | V <sub>IN</sub> |       | 5.5  |        |
| $V_{OUT}$            | Output voltage                             | Voltage regulator mode                                                                                                                             | 4.5             |       | 5.25 | V      |
|                      | OVP Output overvoltage protection          | V <sub>OUT</sub> rising                                                                                                                            | 5.7             | 6     | 6.25 | V      |
| OVP                  |                                            | VOUT rising                                                                                                                                        | 3.7             | 0.15  | 0.23 | V      |
| D .                  | Output overvoltage protection hysterisis   |                                                                                                                                                    |                 |       |      | v      |
| D                    | Minimum duty cycle                         | 0.25 V ≤ V <sub>LED</sub> ≤ 2 V,                                                                                                                   | -15%            | 7.5%  | 15%  |        |
|                      | LED current accuracy <sup>(1)</sup>        | 50 mA ≤ I <sub>LED</sub> ≤ 250 mA, T <sub>J</sub> = 50°C                                                                                           |                 |       | 1070 |        |
|                      | ,                                          | $0.25 \text{ V} \le \text{V}_{LED} \le 2 \text{ V},$<br>$200 \text{ mA} \le \text{I}_{LED} \le 1200 \text{ mA}, \text{T}_{J} = 50^{\circ}\text{C}$ | -12%            |       | 12%  |        |
|                      | LED current temperature coefficient        |                                                                                                                                                    |                 | 0.08  |      | %/°C   |
|                      | DC output voltage accuracy                 | $2.5 \text{ V} \leq \text{V}_{\text{IN}} \leq 0.9 \text{ V}_{\text{OUT}}, \text{ PWM operation}$                                                   | -3%             |       | 3%   |        |
| $V_{LED}$            | LED sense voltage                          | I <sub>LED</sub> = 1200 mA                                                                                                                         |                 | 250   |      | mV     |
|                      | LED input leakage current                  | $V_{LED} = V_{OUT} = 5 \text{ V}, -40^{\circ}\text{C} \le T_{J} \le 85^{\circ}\text{C}$                                                            |                 | 0.1   | 1    | μA     |
| POWER                | SWITCH                                     |                                                                                                                                                    |                 |       |      |        |
|                      | Switch MOSFET on-resistance                |                                                                                                                                                    |                 | 80    |      |        |
| r <sub>DS(on)</sub>  | Rectifier MOSFET on-resistance             | V <sub>OUT</sub> = V <sub>GS</sub> = 3.6 V                                                                                                         |                 | 80    |      | mΩ     |
| _                    | Switch MOSFET leakage                      |                                                                                                                                                    |                 | 0.1   | 1    |        |
| I <sub>lkg(SW)</sub> | Rectifier MOSFET leakage                   | $V_{DS} = 6 \text{ V}, -40^{\circ}\text{C} \le T_{J} \le 85^{\circ}\text{C}$                                                                       |                 | 0.1   | 1    | μΑ     |
|                      | -                                          | $2.5 \text{ V} \le \text{V}_{\text{IN}} \le 6 \text{ V}$ , ILIM bits = 00                                                                          | 850             | 1000  | 1150 |        |
| I <sub>lim</sub>     | Switch current limit                       | $2.5 \text{ V} \le V_{\text{IN}} \le 6 \text{ V}$ , ILIM bits = 01, 10 <sup>(1)</sup>                                                              | 1275            | 1500  | 1725 | mA     |
| -11111               |                                            | $2.5 \text{ V} \le V_{\text{IN}} \le 6 \text{ V}$ , ILIM bits = 11 <sup>(1)</sup>                                                                  | 1700            | 2000  | 2300 |        |
|                      | Thermal shutdown <sup>(1)</sup>            | 2.5 V 3 V N 3 O V, ILIIVI DIIS = 11                                                                                                                | 140             | 160   | 2000 | °C     |
|                      | Thermal shutdown hysteresis <sup>(1)</sup> |                                                                                                                                                    | 140             | 20    |      | •C     |
| OSCILL               | ·                                          |                                                                                                                                                    |                 | 20    |      | -      |
|                      |                                            |                                                                                                                                                    | 1.8             | 2     | 2.2  | MHz    |
| ADC                  | Oscillator frequency                       |                                                                                                                                                    | 1.0             |       | 2.2  | IVITIZ |
| ADC                  | Desclution                                 |                                                                                                                                                    | 0               |       |      | Dita   |
|                      | Resolution                                 | V 0.05 V                                                                                                                                           | 3               | 10.05 |      | Bits   |
| 004.00               | Total error <sup>(1)</sup>                 | V <sub>LED</sub> = 0.25 V, assured monotonic by design                                                                                             |                 | ±0.25 | ±1   | LSB    |
|                      | CL, GPIO, ENVM, FLASH_SYNC                 |                                                                                                                                                    |                 |       |      |        |
| V <sub>(IH)</sub>    | High-level input voltage                   |                                                                                                                                                    | 1.2             |       |      | V      |
| $V_{(IL)}$           | Low-level input voltage                    |                                                                                                                                                    |                 |       | 0.4  | V      |
| $V_{(OL)}$           | Low-level output voltage (SDA)             | I <sub>OL</sub> = 8 mA                                                                                                                             |                 |       | 0.3  | V      |
| (OL)                 | Low-level output voltage (GPIO)            | DIR = 1, I <sub>OL</sub> = 8 mA                                                                                                                    |                 |       | 0.3  | •      |
| I <sub>(LKG)</sub>   | Logic input leakage current                | Input connected to $V_{IN}$ or GND, $-40^{\circ}C \le T_{J} \le 85^{\circ}C$                                                                       |                 | 0.01  | 0.1  | μA     |
|                      | GPIO pulldown resistance                   | DIR = 0, GPIO ≤ 0.4 V (TPS61050)                                                                                                                   |                 | 400   |      | kΩ     |
|                      | ENVM pulldown resitance                    | ENVM ≤ 0.4 V (TPS61052)                                                                                                                            |                 | 400   |      | kΩ     |
|                      | FLASH_SYNC pulldown resistance             | FLASH_SYNC ≤ 0.4 V                                                                                                                                 |                 | 400   | T    | kΩ     |

<sup>(1)</sup> Assured by design. Not tested in production.



### **Electrical Characteristics (continued)**

Unless otherwise noted the specification applies for  $V_{IN}=3.6~V$  over an operating junction temp. of  $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ . Typical values are for  $T_{A}=25^{\circ}C$ .

| PARAMETER                                                                       | TEST CONDITIONS                                                       | MIN TYP | MAX | UNIT |
|---------------------------------------------------------------------------------|-----------------------------------------------------------------------|---------|-----|------|
| TIMING                                                                          |                                                                       |         |     |      |
|                                                                                 | From shutdown into torch mode I <sub>LED</sub> = 75 mA                | 1.2     |     | ms   |
| Start-up time                                                                   | From shutdown into voltage mode through ENVM $I_{OUT} = 0 \text{ mA}$ | 650     |     | μs   |
| LED current settling time <sup>(2)</sup> triggered by rising edge on FLASH_SYNC | MODE_CTRL[1:0] = 10,<br>I <sub>LED</sub> = from 0 mA to 900 mA        | 400     |     | μs   |
| LED current settling time <sup>(2)</sup> triggered by TX mask                   | MODE_CTRL[1:0] = 10,<br>I <sub>LED</sub> = 900 mA to 150 mA           | 20      |     | μs   |

<sup>(2)</sup> Settling time to ±15% of the target value

# 6.6 I<sup>2</sup>C Interface Timing Characteristics<sup>(1)</sup>

|                                    |                                                          |               | MIN                    | TYP | MAX  | UNIT |
|------------------------------------|----------------------------------------------------------|---------------|------------------------|-----|------|------|
| ,                                  | 001 1 17                                                 | Standard mode |                        |     | 100  |      |
| f <sub>SCL</sub>                   | SCL clock frequency                                      | Fast mode     |                        |     | 400  | kHz  |
|                                    | Due free time between a CTOD and CTADT condition         | Standard mode | 4.7                    |     |      |      |
| t <sub>BUF</sub>                   | Bus free time between a STOP and START condition         | Fast mode     | 1.3                    |     |      | μs   |
|                                    | IIIII ( ) OTABT III                                      | Standard mode | 4                      |     |      | μs   |
| t <sub>HD</sub> ; t <sub>STA</sub> | Hold time (repeated) START condition                     | Fast mode     | 600                    |     |      | ns   |
|                                    | LOW resided of the COL short                             | Standard mode | 4.7                    |     |      |      |
| $t_{LOW}$                          | LOW period of the SCL clock                              | Fast mode     | 1.3                    |     |      | μs   |
|                                    | LIICII married of the CCI plant                          | Standard mode | 4                      |     |      | μs   |
| t <sub>HIGH</sub>                  | HIGH period of the SCL clock                             | Fast mode     | 600                    |     |      | ns   |
|                                    | Cotive time for a repeated CTART condition               | Standard mode | 4.7                    |     |      | μs   |
| t <sub>SU</sub> ; t <sub>STA</sub> | Setup time for a repeated START condition                | Fast mode     | 600                    |     |      | ns   |
| t <sub>SU</sub> ; t <sub>DAT</sub> | Data setup time                                          | Standard mode | 250                    |     |      |      |
|                                    |                                                          | Fast mode     | 100                    |     |      | ns   |
|                                    | Data hold time                                           | Standard mode | 0                      |     | 3.45 |      |
| t <sub>HD</sub> ; t <sub>DAT</sub> |                                                          | Fast mode     | 0                      |     | 0.9  | μs   |
|                                    | Dies time of COL signal                                  | Standard mode | 20 + 0.1C <sub>B</sub> |     | 1000 |      |
| t <sub>RCL</sub>                   | Rise time of SCL signal                                  | Fast mode     | 20 + 0.1C <sub>B</sub> |     | 300  | ns   |
|                                    | Rise time of SCL signal after a repeated START condition | Standard mode | 20 + 0.1C <sub>B</sub> |     | 1000 | 20   |
| t <sub>RCL1</sub>                  | and after an acknowledge bit                             | Fast mode     | 20 + 0.1C <sub>B</sub> |     | 1000 | ns   |
|                                    | Fall times of COL signal                                 | Standard mode | 20 + 0.1C <sub>B</sub> |     | 300  |      |
| t <sub>FCL</sub>                   | Fall time of SCL signal                                  | Fast mode     | 20 + 0.1C <sub>B</sub> |     | 300  | ns   |
|                                    | Dies time of CDA signal                                  | Standard mode | 20 + 0.1C <sub>B</sub> |     | 1000 |      |
| t <sub>RDA</sub>                   | Rise time of SDA signal                                  | Fast mode     | 20 + 0.1C <sub>B</sub> |     | 300  | ns   |
|                                    | Fall time of CDA sinnel                                  | Standard mode | 20 + 0.1C <sub>B</sub> |     | 300  |      |
| t <sub>FDA</sub>                   | Fall time of SDA signal                                  | Fast mode     | 20 + 0.1C <sub>B</sub> |     | 300  | ns   |
|                                    | Catura time for CTOP and ities                           | Standard mode | 4                      |     |      | μs   |
| t <sub>SU</sub> ; t <sub>STO</sub> | Setup time for STOP condition                            | Fast mode     | 600                    |     |      | ns   |
| Св                                 | Capacitive load for SDA and SCL                          |               |                        |     | 400  | pF   |
| C <sub>B</sub>                     | Capacitive load for SDA and SCL                          |               |                        |     | 400  | ŗ    |

 $<sup>\</sup>begin{tabular}{ll} (1) & Assured by design. Not tested in production. \end{tabular}$ 





Figure 1. Serial Interface Timing For F/S-Mode

Submit Documentation Feedback



### 6.7 Typical Characteristics

**Table 1. Table of Graphs** 

| GRAPH TITLE             |                             | FIGURE                       |
|-------------------------|-----------------------------|------------------------------|
| LED Power Efficiency    | vs Input Voltage            | Figure 2, Figure 3           |
| DC Input Current        | vs Input Voltage            | Figure 4                     |
| LED Current             | vs LED Pin Headroom Voltage | Figure 5                     |
| LED Current             | vs LED Current Digital Code | Figure 6, Figure 7, Figure 8 |
| Voltage Mode Efficiency | vs Output Current           | Figure 9                     |
| DC Output Voltage       | vs Load Current             | Figure 10                    |
| DC Output Voltage       | vs Input Voltage            | Figure 11                    |
| Quiescent Current       | vs Input Voltage            | Figure 12                    |
| Shutdown Current        | vs Input Voltage            | Figure 13                    |
| Junction Temperature    | vs GPIO Voltage             | Figure 14                    |



100 I<sub>LED</sub> = 1200 mA (PLED/PIN) - % 70 I<sub>LED</sub> = 500 mA 60 I<sub>LED</sub> = 700 mA Efficiency 50 I<sub>LED</sub> = 900 mA 40 30 핔 20 10 ILIM =2000 mA 2.9 3.3 3.7 4.1 4.5 4.9 5.3 5.5 V<sub>I</sub> - Input Voltage - V

Figure 2. LED Power Efficiency vs Input Voltage

Figure 3. LED Power Efficiency vs Input Voltage





Figure 4. DC Input Current vs Input Voltage

Figure 5. LED Current vs LED Pin Headroom Voltage

Submit Documentation Feedback

Copyright © 2007–2015, Texas Instruments Incorporated











### 7 Detailed Description

#### 7.1 Overview

The TPS6105x family employs a 2-MHz constant-frequency, current-mode PWM converter to generate the output voltage required to drive high-power LEDs. The device integrates a power stage based on an NMOS switch and a synchronous NMOS rectifier. The device also implements a linear low-side current regulator to control the LED current when the battery voltage is higher than the diode forward voltage.

In boost mode, the duty cycle of the converter is set by the error amplifier and the saw-tooth ramp applied to the comparator. Because the control architecture is based on a current-mode control, a compensation ramp is added to allow stable operation at duty cycles larger than 50%. The converter is a fully-integrated synchronous-boost converter, always operating in continuous-conduction mode. This allows low-noise operation, and avoids ringing on the switch pin, which would be seen on a converter when entering discontinuous-conduction mode.

The TPS6105x device not only operates as a regulated current source but also as a standard voltage-boost regulator. In the TPS61052 device, the voltage-mode operation can be activated either by a software command or by means of a hardware signal (ENVM). This additional operating mode can be useful to properly synchronize the converter when supplying other high-power devices in the system, such as a hands-free audio power amplifier, or any other component requiring a supply voltage higher than the battery voltage.

The TPS6105x integrates an I<sup>2</sup>C-compatible interface, allowing transfers up to 400 kbps. This communication interface can be used to

- set the operating mode (shutdown, constant output current mode vs. constant output voltage mode).
- control the brightness of the external LED (torch and flash modes).
- adjust the output voltage (4.5 V / 5 V / 5.25 V) or to program the safety timer.

For more details, refer to the I<sup>2</sup>C *Register Description* section.

The torch and flash functions can be controlled by the  $I^2C$  interface. To simplify flash synchronization with the camera module, the device offers a FLASH\_SYNC strobe input pin to switch (with zero latency) the LED current from flash to torch light. The maximum duration of the flash pulse can be limited by means of an internal user-programmable safety timer (STIM).



### 7.2 Functional Block Diagram



Figure 15. Functional Block Diagram

Submit Documentation Feedback



### **Functional Block Diagram (continued)**



Figure 16. Timer Block Diagram (TPS61050)



### **Functional Block Diagram (continued)**



Figure 17. Timer Block Diagram (TPS61052)

### 7.3 Feature Description

#### 7.3.1 Efficiency

The sense voltage has a direct effect on the converter's efficiency. Because the voltage across the low-side current regulator does not contribute to the output power (LED brightness), the lower the sense voltage, the higher the efficiency will be.

When running in boost mode ( $V_{F(LED)} > V_{IN}$ ), the voltage present at the LED pin of the low-side current regulator is typically 250 mV, which contributes to high power-conversion efficiency.

When running in the linear down-converter mode ( $V_{F(LED)} < V_{IN}$ ), the low-side current regulator drops the voltage difference between the input voltage and the LED forward voltage. Depending on the input voltage and the LED forward voltage characteristic, the converter displays efficiency of approximately 80% to 90%.

#### 7.3.2 Soft-Start

Because the output capacitor always remains biased to the input voltage, the TPS6105x can immediately start switching once it has been enabled through the I<sup>2</sup>C-compatible interface (refer to MODE\_CTRL[1:0] bits). The device starts-up by smoothly ramping up its internal reference voltage, thus limiting the inrush current.

#### 7.3.3 Shutdown

The MODE\_CTRL[1:0] bits are low, the device is forced into shutdown. Depending on the setting of OV[1:0] the device can enter different shutdown modes. In shutdown mode, the regulator stops switching and the LED pin is high impedance thus eliminating any DC conduction path.

Submit Documentation Feedback

Copyright © 2007–2015, Texas Instruments Incorporated



#### Feature Description (continued)

If OV[1:0] ≠ 11, the internal switch and rectifier MOSFET are turned off. VOUT is one body-diode drop below the input voltage and the device consumes only a shutdown current of 0.3 µA (typical). The output capacitor remains biased to the input voltage.

If OV[1:0] = 11, the internal switch MOSFET is turned off and the rectifier MOSFET is turned on. In this shutdown mode there is almost no dropout voltage between the converter's input and output. The shutdown current is 150 μA (typical).

#### 7.3.4 LED Failure Modes

If the LED fails as a short circuit, the low-side current regulator limits the maximum output current and the LED FAILURE (LF) flag will be set.

If the LED fails as an open circuit, the control loop initially attempts to regulate off of its low-side current regulator feedback signal. This drives VOUT higher. Because the open-circuited LED will never accept its programmed current, VOUT must be voltage-limited by means of a secondary control loop. In this failure mode, the TPS6105x limits VOUT to 6 V (typical) and sets the LED FAILURE (LF) flag.

### 7.3.5 Undervoltage Lockout

The undervoltage lockout circuit prevents the device from misoperation at low input voltages. It prevents the converter from turning on the switch or rectifier MOSFET under undefined conditions.

#### 7.3.6 Thermal Shutdown

As soon as the junction temperature, T<sub>1</sub>, exceeds 160°C typical, the device goes into thermal shutdown. In this mode, the boost power stage and the low-side current regulator are turned off, the MODE CTRL[1:0] bits are reset, the OVERTEMP bit is set and can only be reset by a readout.

#### 7.4 Device Functional Modes

#### 7.4.1 Operating Modes: Torch and Flash

Copyright © 2007-2015, Texas Instruments Incorporated

The device operation is more easily understood by referring to the timer block diagram. Depending on the settings of MODE CTRL[1:0] bits the device can enter 4 different operating modes:

- MODE CTRL[1:0] = 00: The device is in shutdown mode.
- MODE CTRL[1:0] = 01: The device is regulating the LED current to the torch current level (TC bits) regardless of the FLASH SYNC input and START FLASH/TIMER (SFT) bit. The safety timer is disabled in this operating mode.
- MODE CTRL[1:0] = 11: The device is regulating a constant output voltage according to OV[1:0] bits settings. The low-side LED current regulator is disabled and the LED is disconnected from the output. In this operating mode, the safety timer is disabled and the general purpose timer (DCTIM) can be used to generate a software time-out (TO) flag. DCTIM start is triggered on the rising edge of START FLASH/TIMER (SFT).
- MODE CTRL[1:0] = 10: The flash pulse can be either trigger by a hardware signal (FLASH SYNC) or by a software bit (SFT).

#### Flash strobe is level sensitive (STT = 0): LED strobe pulse follows FLASH\_SYNC

- FLASH SYNC and (SFT) = 0: LED operation is set to the torch current level and the safety timer is disabled.
- FLASH SYNC or (SFT) = 1: The LED is driven at the flash current level and the safety timer is running.

The maximum duration of the flash pulse is defined in the STIM register.





Figure 18. Torch Mode Operation



Figure 19. Synchronized Flash Strobe



Figure 20. Level Sensitive Safety Timer (Time-Out)





Figure 21. Level Sensitive Safety Timer (Normal Operation + Time-Out)

The safety timer is started by:

- a rising edge of FLASH SYNC signal.
- a rising edge of START FLASH/TIMER (SFT) bit.

The safety timer is stopped by:

- a low level of FLASH SYNC signal or START FLASH/TIMER (SFT) bit.
- a time-out signal (TO).

The START-FLASH/TIMER (SFT) bit is reset by the time-out (TO) signal.

#### The Flash strobe is edge sensitive (STT = 1): The LED strobe pulse is triggered by a rising edge

When FLASH SYNC and START FLASH/TIMER (SFT) are both low, the LED operation is set to the torch current level without time-out.

The duration of the flash pulse is defined in the STIM register. The flash strobe is started by:

a rising edge of FLASH\_SYNC signal.

Copyright © 2007-2015, Texas Instruments Incorporated

a rising edge of START FLASH/TIMER (SFT) bit.

Once running, the timer ignores any triggering signal, and only stops after a time-out (TO). The START-FLASH/TIMER (SFT) bit is reset by the time-out (TO) signal.



Figure 22. Edge Sensitive Timer (Single Trigger Event)



Figure 23. Edge Sensitive Timer (Single Trigger Event)





Figure 24. Edge Sensitive Timer (Multiple Trigger Events)

### 7.4.2 Mode of Operation: Flash Blanking (TPS61050)

The TPS61050 device also integrates a general purpose I/O pin (GPIO) that can be configured either as a standard logic input/output or as a flash masking input (Tx-MASK). This blanking function turns the LED from flash to torch light, thereby reducing almost instantaneously the peak current loading from the battery. The Tx-MASK function has no influence on the safety timer duration.



Figure 25. Synchronized Flash With Blanking Periods

#### 7.4.3 Hardware Voltage Mode Selection (TPS61052)

The TPS61052 device integrates a logic input (ENVM) that can be used to force the converter to run in voltage mode regulation. This additional operating mode can be useful to supply other high power consumption devices in the system (for example, hands-free audio power amplifier) or any other component requiring a supply voltage higher than the battery voltage.

Table 2 gives an overview of the different mode of operation of TPS61052.

Table 2. TPS61052 Operating Modes

| INTERNAL REGISTER SETTINGS MODE_CTRL[1:0] | ENVM | OPERATING MODES                                                                                                                                                                                                                                                             |
|-------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00                                        | 0    | Power stage is in shutdown. The output is either connected directly to the battery (OV[1:0]=11, rectifier is bypassed) or through the rectifer's body diode (OV[1:0]=01). In both case the power stage LC filter is connected in series between the battery and the output. |
| 01                                        | 0    | LED is turned-on for DC light operation. The converter is operating in the current regulation mode (CM). The output voltage is controlled by the forward voltage characteristic of the LED.                                                                                 |
| 10                                        | 0    | LED is turned-on for flash operation. The converter is operating in the current regulation mode (CM). The output voltage is controlled by the forward voltage characteristic of the LED.                                                                                    |
| 11                                        | 0    | LED is turned-off and the converter is operating in the voltage regulation mode (VM). The output voltage is set through the register OV[1:0].                                                                                                                               |
| 00                                        | 1    | LED is turned-off and the converter is operating in the voltage regulation mode (VM). The output voltage is set through the register OV[1:0].                                                                                                                               |



Table 2. TPS61052 Operating Modes (continued)

| INTERNAL REGISTER SETTINGS MODE_CTRL[1:0] | ENVM | OPERATING MODES                                                                                                                                                                                                                                                                 |
|-------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 01                                        | 1    | The converter is operating in the voltage regulation mode (VM) and it's output voltage is set through the register OV[1:0]. The LED is turned-on for torch operation according to the register TC[2:0]. The LED current is regulated by the means of the low-side current sink. |
| 10                                        | 1    | The converter is operating in the voltage regulation mode (VM) and it's output voltage is set through the register OV[1:0]. The LED is turned-on for flash operation according to the register FC[2:0]. The LED current is regulated by the means of the low-side current sink. |
| 11                                        | 1    | LED is turned-off and the converter is operating in the voltage regulation mode (VM). The output voltage is set through the register OV[1:0].                                                                                                                                   |

### 7.4.4 Low Light Dimming Mode

The TPS6105x device features white LED drive capability at very low light intensity. To generate a reduced LED average current, the device employs a 122-Hz fixed frequency PWM modulation scheme. Operation is understood best by referring to the timer block diagram.

The torch current is modulated with a duty cycle defined by the DCTIM[2:0] bits. The low light dimming mode can only be activated in the torch only mode, MODE CTRL[1:0] = 01.



Figure 26. PWM Dimming Principle

White LED blinking can be achieved by turning on/off periodically the LED dimmer through the (DIM) bit, see Figure 27.



Figure 27. White LED Blinking Control



### 7.5 Programming

#### 7.5.1 3-Bit ADC

The TPS6105x device integrates a 3 bit A/D converter to measure the differential voltage across the output and the low-side current regulator. To get a proper settling of the LED forward voltage, the data acquisition is done approximately 10 ms after the start of the flash sequence.

When running in the linear down-mode ( $V_{F(LED)} < V_{IN}$ ), the low-side current regulator drops the voltage difference between the input voltage and the LED forward voltage. This may result in thermal limitations (especially for CSP-12 packaging) when running high LED current under high battery conditions ( $V_{IN} \ge 4.5 \text{ V}$ ) with low forward voltage LEDs and/or high ambient temperature.

The LED forward voltage measurement can be started either by a START FLASH event (FLASH\_SYNC or SFT bit) or by setting ADC[2:0] bits (whilst MODE\_CTRL[1:0]=01 or 10).



Figure 28. LED VF Measurement Principle

#### 7.5.2 Serial Interface Description

I<sup>2</sup>C is a 2-wire serial interface developed by Philips Semiconductor (see I<sup>2</sup>C-Bus Specification, Version 2.1, January 2000). The bus consists of a data line (SDA) and a clock line (SCL) with pullup structures. When the bus is *idle*, both SDA and SCL lines are pulled high. All the I<sup>2</sup>C compatible devices connect to the I<sup>2</sup>C bus through open-drain I/O pins, SDA and SCL. A *master* device, usually a microcontroller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific conditions that indicate the START and STOP of data transfer. A *slave* device receives and/or transmits data on the bus under control of the master device.

The TPS6105x device works as a *slave* and supports the following data transfer *modes*, as defined in the  $^{12}$ C-Bus Specification: standard mode (100 kbps) and fast mode (400 kbps). The interface adds flexibility to the power supply solution, enabling most functions to be programmed to new values depending on the instantaneous application requirements. Register contents remain intact as long as the supply voltage remains greater than approximately 2 V.

The data transfer protocol for standard and fast modes is exactly the same, therefore they are referred to as F/S-mode in this document. The TPS6105x device supports 7-bit addressing; 10-bit addressing and general call address are not supported. The device 7-bit address is defined as 011 0011.



### **Programming (continued)**

#### 7.5.3 F/S-Mode Protocol

The master initiates data transfer by generating a start condition. The start condition is when a high-to-low transition occurs on the SDA line while SCL is high, as shown in Figure 29 All I<sup>2</sup>C-compatible devices should recognize a start condition.



Figure 29. Start and Stop Conditions

The master then generates the SCL pulses, and transmits the 7-bit address and the read/write direction bit R/W on the SDA line. During all transmissions, the master ensures that data is valid. A valid data condition requires the SDA line to be stable during the entire high period of the clock pulse (see Figure 30). All devices recognize the address sent by the master and compare it to their internal fixed addresses. Only the slave device with a matching address generates an acknowledge (see Figure 31) by pulling the SDA line low during the entire high period of the ninth SCL cycle. Upon detecting this acknowledge, the master knows that communication link with a slave has been established.



Figure 30. Bit Transfer on the Serial Interface

The master generates further SCL cycles to either transmit data to the slave (R/W bit 1) or receive data from the slave (R/W bit 0). In either case, the receiver must acknowledge the data sent by the transmitter. So an acknowledge signal can either be generated by the master or by the slave, depending on which one is the receiver. 9-bit valid data sequences consisting of 8-bit data and 1-bit acknowledge can continue as long as necessary.

To signal the end of the data transfer, the master generates a stop condition by pulling the SDA line from low to high while the SCL line is high (see Figure 29). This releases the bus and stops the communication link with the addressed slave. All I<sup>2</sup>C compatible devices must recognize the stop condition. Upon the receipt of a stop condition, all devices know that the bus is released, and they wait for a start condition followed by a matching address.

Attempting to read data from register addresses not listed in this section will result in 00h being read out.



### **Programming (continued)**



Figure 31. Acknowledge on the I<sup>2</sup>C Bus



Figure 32. Bus Protocol

# 7.5.4 TPS6105X I<sup>2</sup>C Update Sequence

The TPS6105x requires a start condition, a valid  $I^2C$  address, a register address byte, and a data byte for a single update. After the receipt of each byte, TPS6105x device acknowledges by pulling the SDA line low during the high period of a single clock pulse. A valid  $I^2C$  address selects the TPS6105x. TPS6105x performs an update on the rising edge of the SCL clock that follows the ACK bit transmission.



### **Programming (continued)**



Figure 33. Write Data Transfer Format In F/S-Mode



Figure 34. Read Data Transfer Format In F/S-Mode

#### **SLAVE ADDRESS BYTE**

| MSB |   |   |   |   |   |   | LSB |
|-----|---|---|---|---|---|---|-----|
| Х   | 0 | 1 | 1 | 0 | 0 | 1 | 1   |

The slave address byte is the first byte received following the START condition from the master device.

#### **REGISTER ADDRESS BYTE**

| MSB |   |   |   |   |   |    | LSB |
|-----|---|---|---|---|---|----|-----|
| 0   | 0 | 0 | 0 | 0 | 0 | D1 | D0  |



Following the successful acknowledgement of the slave address, the bus master will send a byte to the TPS6105x, which will contain the address of the register to be accessed. The TPS6105x contains four 8-bit registers accessible through a bidirectional I<sup>2</sup>C-bus interface. All internal registers have read and write access.

#### 7.6 Register Maps

#### 7.6.1 Register Description



- (1) 400 mA/500 mA current level can only be activated when DIR = 0, Tx-MASK = 1 and GPIO input is set high. This operating mode only applies to TPS61050.
- (2) MODE\_CTRL[1:0] = 00, VOUT is one body diode below the input voltage,  $I_Q = 0.3 \mu A$  (typical).
- (3) MODE\_CTRL[1:0] = 00, rectifier MOSFET is turned on shorting VOUT and SW, I<sub>Q</sub> = 150 µA (typical).

Figure 35. Register0 (Read/Write) (TPS6105X)





Figure 36. Register1 (Read/Write) (TPS6105X)





Time-out flag is reset after readout of the flag. 0: Normal operation (default)

- 1: Thermal shutdown tripped
- (1) Setting bits 3, 4 and 5 (whilst MODE\_CTRL[1:0]=01 or 10) starts an LED forward voltage measurement.
- (2) A write operation on bit 5 and 6 points to the ILIM[1:0] bits.
- (3) A read operation on bit 5 and 6 points to the LF and ADC[2] bits.

Figure 37. Register2 (Read/Write) (TPS61050)





- (1) Setting bits 3, 4 and 5 (whilst MODE\_CTRL[1:0]=01 or 10) starts an LED forward voltage measurement.
- (2) A write operation on bit 5 and 6 points to the ILIM[1:0] bits.
- (3) A read operation on bit 5 and 6 points to the LF and ADC[2] bits.

Figure 38. Register2 (Read/Write) (TPS61052)





Figure 39. Register3 (Read/Write) (TPS6105X)



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The TPS6105x device is based on a high-frequency synchronous-boost topology with constant current sink to drive single white LEDs. The TPS6105x device not only operates as a regulated current source but also as a standard voltage-boost regulator. This additional operating mode can be useful to supply other high-power devices in the system, such as a hands-free audio power amplifier, or any other component requiring a supply voltage higher than the battery voltage.

### 8.2 Typical Applications

#### 8.2.1 Typical Application Schematic



**List Of Components:** 

- L = Wuerth Elektronik WE-PD S Series
- $C_{IN} = C_{OUT} = TDK C1605X5R0J106MT$

Figure 40. Typical Application Schematic

#### 8.2.1.1 Design Requirements

This example illustrates how to use the TPS6105x to drive high power white LED. Table 3 shows the design parameters and example values.

**Table 3. Design Parameters** 

| DESIGN PARAMETERS   | EXAMPLE VALUES |  |  |
|---------------------|----------------|--|--|
| Input voltage range | 3.3 V to 4.2 V |  |  |
| Output voltage      | 5 V            |  |  |
| Flash current       | 500 mA         |  |  |



#### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Inductor Selecton

A boost converter requires two main passive components for storing energy during the conversion. A boost inductor and a storage capacitor at the output are required. The TPS6105x device integrates a current limit protection circuitry. The peak current of the NMOS switch is sensed to limit the maximum current flowing through the switch and the inductor. The typical peak current limit (1000 mA / 1500 mA / 2000 mA) is user selectable through the  $I^2C$  interface.

To optimize solution size the TPS6105x device has been designed to operate with inductance values from a minimum of 1.3  $\mu$ H to a maximum of 2.9  $\mu$ H. In typical high-current white LED applications, TI recommends an inductance of 2.2  $\mu$ H.

To select the boost inductor, TI recommends keeping the possible peak inductor current below the current limit threshold of the power switch in the chosen configuration. The highest peak current through the inductor and the power switch depends on the output load, the input and output voltages. Estimation of the maximum average inductor current and the maximum inductor peak current can be done using Equation 1 and Equation 2:

$$I_{L} \approx I_{OUT} = \frac{V_{OUT}}{\eta \times V_{IN}} \tag{1}$$

$$I_{L}\left(PEAK\right) = \frac{V_{IN} \times D}{2 \times f \times L} + \frac{I_{OUT}}{(1-D) \times \eta} \text{ with } D = \frac{V_{OUT} - V_{IN}}{V_{OUT}}$$
(2)

with:

f = switching frequency (2 MHz)

 $L = inductance value (2.2 \mu H)$ 

 $\eta = \text{estimated efficiency (85\%)}$ 

For example, for an output current of 500 mA at 5 V, the TPS6105x device must be set for a 1000 mA current limit operation together with an inductor supporting this peak current.

The losses in the inductor caused by magnetic hysteresis losses and copper losses are a major parameter for total circuit efficiency.

**MANUFACTURER SERIES DIMENSIONS ILIM SETTINGS** TDK VLF3010AT 2.6 mm × 2.8 mm × 1 mm maximum height 1000 mA (typical) TAIYO YUDEN NR3010 3 mm × 3 mm × 1 mm maximum height **TDK** VLF3014AT 2.6 mm × 2.8 mm × 1.4 mm maximum height 3 mm × 3 mm × 1.5 mm maximum height COILCRAFT LPS3015 1500 mA (typical) **MURATA** LQH3NP 3 mm × 3 mm × 1.5 mm maximum height TOKO FDSE0312 3 mm × 3 mm × 1.2 mm maximum height 2000 mA (typical)

Table 4. List of Inductors

# 8.2.1.2.2 Capacitor Selection

#### 8.2.1.2.2.1 Input Capacitor

For good input voltage filtering low ESR ceramic capacitors are recommended. A 10-µF input capacitor is recommended to improve transient behavior of the regulator and EMI behavior of the total power supply circuit. The input capacitor should be placed as close as possible to the input pin of the converter.

#### 8.2.1.2.2.2 Output Capacitor

The primary parameter necessary to define the output capacitor is the maximum allowed output voltage ripple of the converter. This ripple is determined by two parameters of the capacitor, the capacitance and the ESR. It is possible to calculate the minimum capacitance needed for the defined ripple, supposing that the ESR is zero, by using Equation 3:

$$C_{min} \approx \frac{I_{OUT} \times (V_{OUT} - V_{IN})}{f \times \Delta V \times V_{OUT}}$$
(3)



Parameter f is the switching frequency and  $\Delta V$  is the maximum allowed ripple.

With a chosen ripple voltage of 10mV, a minimum capacitance of  $10\text{ }\mu\text{F}$  is needed. The total ripple is larger due to the ESR of the output capacitor. This additional component of the ripple can be calculated using Equation 4:

$$\Delta V_{\rm ESR} = I_{\rm OUT} \times R_{\rm ESR} \tag{4}$$

The total ripple is the sum of the ripple caused by the capacitance and the ripple caused by the ESR of the capacitor. Additional ripple is caused by load transients. This means that the output capacitor must completely supply the load during the charging phase of the inductor. A reasonable value of the output capacitance depends on the speed of the load transients and the load current during the load change.

For the high current white LED application, a minimum of  $3-\mu F$  effective output capacitance is usually required when operating with 2.2- $\mu H$  (typical) inductors. For solution size reasons, this is usually one or more X5R/X7R ceramic capacitors. For stable operation of the internally compensated control loop, a maximum of 50  $\mu F$  effective output capacitance is tolerable.

Depending on the material, size and margin to the rated voltage of the used output capacitor, degradation on the effective capacitance can be observed. This loss of capacitance is related to the DC bias voltage applied. It is therefore always recommended to check that the selected capacitors are showing enough effective capacitance under real operating conditions.

#### 8.2.1.2.3 Checking Loop Stability

The first step of circuit and stability evaluation is to look from a steady-state perspective at the following signals:

- Switching node, SW
- Inductor current, I<sub>I</sub>
- Output ripple voltage, V<sub>OUT(AC)</sub>

These are the basic signals that must be measured when evaluating a switching converter. When the switching waveform shows large duty cycle jitter or the output voltage or inductor current shows oscillations the regulation loop may be unstable. This is often a result of board layout and/or L-C combination.

The next step in regulation loop evaluation is to perform a load transient test. Output voltage settling time after the load transient event is a good estimate of the control loop bandwidth. The amount of overshoot and subsequent oscillations (ringing) indicates the stability of the control loop. Without any ringing, the loop has usually more than 45° of phase margin.

Because the damping factor of the circuitry is directly related to several resistive parameters (for example, MOSFET  $r_{DS(on)}$ ) that are temperature dependant, the loop stability analysis must be done over the input voltage range, output current range, and temperature range.

#### 8.2.1.3 Application Curves





Submit Documentation Feedback











### 8.2.2 High-Power White LED Solution Featuring Privacy Indicator

Figure 55 shows the typical application where TPS61050 is used to drive high-power white LED with a privacy indicator feature.



Figure 55. High-Power White LED Solution Featuring Privacy Indicator

### 8.2.3 High-Power White LED Solution Featuring No-Latency Turn-Down Through PA TX Signal

Figure 56 shows the typical application where TPS61050 is used to drive high-power white LED, and the RF PA TX signal is used to realize the no-latency turn down function.



Figure 56. High-Power White LED Solution Featuring No-Latency Turn-Down Through PA TX Signal

Submit Documentation Feedback



#### 8.2.4 High-Power White LED Flash Driver And AF/Zoom Motor Drive Supply

Figure 57 shows the typical application where TPS61052 is used as high-power white LED flash driver and meantime to provide the power supply to the AF/Zoom motor driver.



Figure 57. High-Power White LED Flash Driver And AF/Zoom Motor Drive Supply

### 8.2.5 White LED Flash Driver and Audio Amplifier Power Supply Exclusive Operation

Figure 58 shows the typical application where TPS61052 is used as white LED flash driver and it can also be used to provide the power supply to the audio amplifier exclusively by using a logic gate 1G97.



Figure 58. White LED Flash Driver and Audio Amplifier Power Supply Exclusive Operation



### 8.2.6 White LED Flash Driver and Audio Amplifier Power Supply Operating Simultaneously

Figure 59 shows the typical application where TPS61052 is used as white LED flash driver and meantime to provide the power supply to the audio amplifier simultaneously.



Figure 59. White LED Flash Driver and Audio Amplifier Power Supply Operating Simultaneously

### 8.2.7 White LED Flash Driver and Auxiliary Lighting Zone Power Supply

Figure 60 shows the typical application where TPS61052 is used as white LED flash driver and meantime to provide the supply to the auxiliary lighting zone (TCA6507 in this example).



Figure 60. White LED Flash Driver and Auxiliary Lighting Zone Power Supply

Submit Documentation Feedback



## 8.2.8 2 × 300 mA Dual LED Camera Flash

Figure 61 shows the typical application where TPS61050 is used to drive dual LED camera flash (2 × 300 mA).



Figure 61. 2 × 300 mA Dual LED Camera Flash

Product Folder Links: TPS61050 TPS61052



# 9 Power Supply Recommendations

The device is designed to operate from an input voltage supply range from 2.5 V to 6 V. This input supply must be well regulated. If the input supply is located more than a few inches from the converter, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. A typical choice is an electrolytic or tantalum capacitor with a value of  $47 \, \mu F$ .

## 10 Layout

## 10.1 Layout Guidelines

As for all switching power supplies, the layout is an important step in the design, especially at high peak currents and high switching frequencies. If the layout is not carefully done, the regulator could show stability problems as well as EMI problems. Therefore, use wide and short traces for the main current path and for the power ground tracks.

The input capacitor, output capacitor, and the inductor should be placed as close as possible to the IC. Use a common ground node for power ground and a different one for control ground to minimize the effects of ground noise. Connect these ground nodes at any place close to one of the ground pins of the IC.

To lay out the control ground, TI recommends using short traces as well, separated from the power ground traces. This avoids ground shift problems, which can occur due to superimposition of power ground current and control ground current.

## 10.2 Layout Example



Figure 62. Typical PC-Board Layout

#### 10.3 Thermal Considerations

Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependant issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power-dissipation limits of a given component.

Use the following three basic approaches for enhancing thermal performance:

- Improving the power dissipation capability of the PCB design
- · Improving the thermal coupling of the component to the PCB
- Introducing airflow in the system

Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design. The maximum junction temperature (T<sub>J</sub>) of the TPS6105x is 150°C.

Product Folder Links: TPS61050 TPS61052



## **Thermal Considerations (continued)**

The maximum power dissipation gets especially critical when the device operates in the linear down mode at high LED current. For single pulse power thermal analysis (for example, flash strobe), the allowable power dissipation for the device is given by Figure 63.



Figure 63. Single Pulse Power Capability (CSP Package)

Product Folder Links: TPS61050 TPS61052



## 11 Device and Documentation Support

### 11.1 Device Support

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 11.2 Related Links

The following table lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 5. Related Links

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|----------|----------------|--------------|---------------------|---------------------|---------------------|--|
| TPS61050 | Click here     | Click here   | Click here          | Click here          | Click here          |  |
| TPS61052 | Click here     | Click here   | Click here          | Click here          | Click here          |  |

#### 11.3 Trademarks

NanoFree, PowerPAD are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## 12.1 Package Summary



YMLLLLS 6105x

Figure 64. Chip Scale Package (Bottom View)

Figure 65. Chip Scale Package (Top View)

#### Code:

- Y 2 digit date code
- LLLL lot trace code
- S assembly site code

Submit Documentation Feedback

Copyright © 2007–2015, Texas Instruments Incorporated





10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |            |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| TPS61050DRCR     | ACTIVE     | VSON         | DRC                | 10   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | BRV                  | Samples |
| TPS61050DRCT     | ACTIVE     | VSON         | DRC                | 10   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | BRV                  | Samples |
| TPS61050YZGR     | ACTIVE     | DSBGA        | YZG                | 12   | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM  | -40 to 85    | TPS61050             | Samples |
| TPS61050YZGT     | ACTIVE     | DSBGA        | YZG                | 12   | 250            | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM  | -40 to 85    | TPS61050             | Samples |
| TPS61052DRCR     | ACTIVE     | VSON         | DRC                | 10   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | BRW                  | Samples |
| TPS61052DRCT     | ACTIVE     | VSON         | DRC                | 10   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | BRW                  | Samples |
| TPS61052YZGR     | ACTIVE     | DSBGA        | YZG                | 12   | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM  | -40 to 85    | TPS61052             | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 4-May-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS61050DRCR | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS61050DRCT | VSON            | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS61050YZGR | DSBGA           | YZG                | 12 | 3000 | 180.0                    | 8.4                      | 1.75       | 2.25       | 0.81       | 4.0        | 8.0       | Q1               |
| TPS61050YZGT | DSBGA           | YZG                | 12 | 250  | 180.0                    | 8.4                      | 1.75       | 2.25       | 0.81       | 4.0        | 8.0       | Q1               |
| TPS61052DRCR | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS61052DRCT | VSON            | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS61052YZGR | DSBGA           | YZG                | 12 | 3000 | 180.0                    | 8.4                      | 1.75       | 2.25       | 0.81       | 4.0        | 8.0       | Q1               |



www.ti.com 4-May-2023



## \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS61050DRCR | VSON         | DRC             | 10   | 3000 | 338.0       | 355.0      | 50.0        |
| TPS61050DRCT | VSON         | DRC             | 10   | 250  | 210.0       | 185.0      | 35.0        |
| TPS61050YZGR | DSBGA        | YZG             | 12   | 3000 | 182.0       | 182.0      | 20.0        |
| TPS61050YZGT | DSBGA        | YZG             | 12   | 250  | 182.0       | 182.0      | 20.0        |
| TPS61052DRCR | VSON         | DRC             | 10   | 3000 | 356.0       | 356.0      | 35.0        |
| TPS61052DRCT | VSON         | DRC             | 10   | 250  | 210.0       | 185.0      | 35.0        |
| TPS61052YZGR | DSBGA        | YZG             | 12   | 3000 | 182.0       | 182.0      | 20.0        |

# YZG (R-XBGA-N12)

# DIE-SIZE BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. NanoFree™ package configuration.

3 x 3, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated