











TPA2005D1

SLOS369G -JULY 2002-REVISED OCTOBER 2015

# TPA2005D1 1.4-W MONO Filter-Free Class-D Audio Power Amplifier

#### **Features**

- 1.4 W Into 8 Ω From a 5 V Supply at THD = 10% (Typ)
- Maximum Battery Life and Minimum Heat
  - Efficiency With an 8-Ω Speaker:
    - 84% at 400 mW
    - 79% at 100 mW
  - 2.8-mA Quiescent Current
  - 0.5-µA Shutdown Current
- Capable of Driving an 8- $\Omega$  Speaker (2.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V) and a  $4-\Omega$  Speaker (2.5 V ≤ V<sub>DD</sub> ≤ 4.2 V)
- Only Three External Components
  - Optimized PWM Output Stage Eliminates LC Output Filter
  - Internally Generated 250-kHz Switching Frequency Eliminates Capacitor & Resistor
  - Improved PSRR (-71 dB at 217 Hz) and Wide Supply Voltage (2.5 V to 5.5 V) Eliminates Need for a Voltage Regulator
  - Fully Differential Design Reduces RF Rectification & Eliminates Bypass Capacitor
  - Improved CMRR Eliminates Two Input **Coupling Capacitors**
- Space Saving Package
  - 3 mm × 3 mm QFN package (DRB)
  - 2.5 mm × 2.5 mm MicroStar Junior™ BGA Package (ZQY)
  - 3 mm x 5 mm MSOP PowerPAD™ Package (DGN)
- Use TPA2006D1 for 1.8 V Logic Compatibility on Shutdown Pin

## 2 Applications

Ideal for Wireless or Cellular Handsets and PDAs

#### 3 Description

The TPA2005D1 is a 1.4-W high efficiency filter-free class-D audio power amplifier in a MicroStar Junior™ BGA, QFN, or MSOP package that requires only three external components.

Features like 84% efficiency. -71-dB at 217 Hz, improved RF-rectification immunity, and 15 mm<sup>2</sup> total PCB area make the TPA2005D1 ideal for cellular handsets. A fast start-up time of 9 ms with minimal pop makes the TPA2005D1 ideal for PDA applications.

In cellular handsets, the earpiece, speaker phone, and melody ringer can each be driven by the TPA2005D1. The device allows independent gain control by summing the signals from each function while minimizing noise to only 48 μV<sub>RMS</sub>.

The TPA2005D1 has short-circuit and thermal protection.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE                      | BODY SIZE (NOM)   |
|-------------|------------------------------|-------------------|
|             | HVSSOP (8)                   | 3.00 mm × 3.00 mm |
| TPA2005D1   | VSON (8)                     | 3.00 mm x 3.00 mm |
| 11 A2003D1  | BGA MICROSTAR<br>JUNIOR (15) | 2.50 mm x 2.50 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### **Device Layout and Size**



#### Application Circuit





#### **Table of Contents**

| 1 | Features 1                           |    | 9.2 Functional Block Diagram                     | 12              |
|---|--------------------------------------|----|--------------------------------------------------|-----------------|
| 2 | Applications 1                       |    | 9.3 Feature Description                          | 12              |
| 3 | Description 1                        |    | 9.4 Device Functional Modes                      | 16              |
| 4 | Revision History2                    | 10 | Application and Implementation                   | 20              |
| 5 | Device Comparison Table              |    | 10.1 Application Information                     | 20              |
| 6 | Pin Configuration and Functions      |    | 10.2 Typical Applications                        | 20              |
| 7 | Specifications4                      | 11 | Power Supply Recommendations                     | <mark>24</mark> |
| • | 7.1 Absolute Maximum Ratings         |    | 11.1 Power Supply Decoupling Capacitors          | 24              |
|   | 7.2 ESD Ratings                      | 12 | Layout                                           | 25              |
|   | 7.3 Recommended Operating Conditions |    | 12.1 Layout Guidelines                           | 25              |
|   | 7.4 Thermal Information              |    | 12.2 Layout Examples                             | 26              |
|   | 7.5 Electrical Characteristics       | 13 | Device and Documentation Support                 | 28              |
|   | 7.6 Operating Characteristics        |    | 13.1 Community Resources                         | 28              |
|   | 7.7 Typical Characteristics          |    | 13.2 Trademarks                                  | 28              |
| 8 | Parameter Measurement Information 11 |    | 13.3 Electrostatic Discharge Caution             | 28              |
| 9 | Detailed Description 12              |    | 13.4 Glossary                                    | 28              |
| - | 9.1 Overview                         | 14 | Mechanical, Packaging, and Orderable Information | 29              |

#### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision F (July 2008) to Revision G

**Page** 

Added ESD Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.

#### Changes from Revision E (July 2008) to Revision F

Page

| • | Added Capable of Driving an $8-\Omega$ Speaker and a $4-\Omega$ Speaker      | . 1 |
|---|------------------------------------------------------------------------------|-----|
| • | Added Use TPA2006D1 for 1.8 V Logic Compatibility on Shutdown Pin            | . 1 |
| • | Added to Description: The TPA2005D1 has short-circuit and thermal protection | . 1 |
| • | Changed Storage temperature From: -40°C to 85°C To: -40°C to 150°C           | 4   |
| • | Added R <sub>L</sub> Load resistance, to the Abs Max Ratings Table           | 4   |
| • | Added New graph, Figure 3                                                    | 6   |
| • | Changed graph, Figure 4                                                      | 6   |
| • | Added graph, Figure 10                                                       | 6   |
| • | Changed graph, Figure 11                                                     | 6   |
| • | Changed graph, Figure 12                                                     | 6   |
| • | Added graph, Figure 13                                                       | 7   |
| • | Added graph, Figure 20                                                       | 8   |
| • | Added graph, Figure 21                                                       | 8   |
| • | Added graph, Figure 22                                                       | 8   |
| • | Added Any capacitor in the audio path should have a rating of X7R or better. |     |
| • | Deleted Section: 8-Pin QFN 9DRB) Layout                                      | 26  |
|   |                                                                              |     |



#### 5 Device Comparison Table

| DEVICE<br>NUMBER | SPEAKER<br>CHANNELS | SPEAKER AMP<br>TYPE | OUTPUT POWER<br>(W) | PSRR (dB) | SUPPLY MIN (V) | SUPPLY MAX (V) | PACKAGE<br>FAMILY       |     |     |        |
|------------------|---------------------|---------------------|---------------------|-----------|----------------|----------------|-------------------------|-----|-----|--------|
|                  |                     |                     |                     |           |                |                | BGA MICROSTAR<br>JUNIOR |     |     |        |
| TPA2005D1        | Mono                | Class D             | D 1.4               | 1.4       | 1.4            | 1.4            | 75                      | 2.5 | 5.5 | HVSSOP |
|                  |                     |                     |                     |           |                |                | VSON                    |     |     |        |
| TPA2006D1        | Mono                | Class D             | 1.45                | 75        | 2.5            | 5.5            | VSON                    |     |     |        |

# 6 Pin Configuration and Functions



- A. The shaded terminals are used for electrical and thermal connections to the ground plane. All the shaded terminals need to be electrically connected to ground. No connect (NC) terminals still need a pad and trace.
- B. The thermal pad of the DRB and DGN packages must be electrically and thermally connected to a ground plane.

#### **Pin Functions**

|                 | PIN                           |          | 1/0 | DECORIDEION                                    |
|-----------------|-------------------------------|----------|-----|------------------------------------------------|
| NAME            | GQY, ZQY                      | DRB, DGN | I/O | DESCRIPTION                                    |
| GND             | A2, A3, B3, C2, C3,<br>D2, D3 | 7        | ı   | High-current ground                            |
| IN-             | D1                            | 4        | - 1 | Negative differential input                    |
| IN+             | C1                            | 3        | - 1 | Positive differential input                    |
| NC              | B1                            | 2        |     | No internal connection                         |
| SHUTDOWN        | A1                            | 1        | - 1 | Shutdown terminal (active low logic)           |
| Thermal Pad     |                               |          |     | Must be soldered to a grounded pad on the PCB. |
| $V_{DD}$        | B4, C4                        | 6        | - 1 | Power supply                                   |
| V <sub>O-</sub> | A4                            | 8        | 0   | Negative BTL output                            |
| $V_{O+}$        | D4                            | 5        | 0   | Positive BTL output                            |



## 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                      |                                    | MIN           | MAX              | UNIT |
|------------------|--------------------------------------|------------------------------------|---------------|------------------|------|
| V                | Supply voltage <sup>(2)</sup>        | In active mode                     | -0.3          | 6                | ٧    |
| $V_{DD}$         |                                      | In SHUTDOWN mode                   | -0.3          | 7                | V    |
| $V_{I}$          | Input voltage                        |                                    | -0.3          | $V_{DD} + 0.3 V$ | V    |
| $T_A$            | Operating free-air temperat          | ure                                | -40           | 85               | °C   |
| $T_{J}$          | Operating junction tempera           | ture                               | -40           | 85               | Ô    |
| T <sub>stg</sub> | T <sub>stq</sub> Storage temperature |                                    | -65           | 150              | Ô    |
| В                | Load resistance                      | $2.5 \le V_{DD} \le 4.2 \text{ V}$ | 3.2 (Minimum) |                  | Ω    |
| RL               |                                      | $4.2 < V_{DD} \le 6 \text{ V}$     | 6.4 (Minimum) |                  | Ω    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                    |                                                        |                                                                     | VALUE | UNIT |
|--------------------|--------------------------------------------------------|---------------------------------------------------------------------|-------|------|
| ,, Electrostatic   | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±3000                                                               | V     |      |
| V <sub>(ESD)</sub> | discharge                                              | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                 |                                               | MIN | NOM | MAX                  | UNIT |
|-----------------|---------------------------------|-----------------------------------------------|-----|-----|----------------------|------|
| $V_{DD}$        | Supply voltage                  |                                               | 2.5 |     | 5.5                  | ٧    |
| $V_{IH}$        | High-level input voltage        | SHUTDOWN                                      | 2   |     | $V_{DD}$             | ٧    |
| $V_{IL}$        | Low-level input voltage         | SHUTDOWN                                      | 0   |     | 0.8                  | ٧    |
| $R_{l}$         | Input resistor                  | Gain ≤ 20 V/V (26 dB)                         | 15  |     |                      | kΩ   |
| V <sub>IC</sub> | Common mode input voltage range | V <sub>DD</sub> = 2.5 V, 5.5 V, CMRR ≤ -49 dB | 0.5 |     | V <sub>DD</sub> -0.8 | ٧    |
| T <sub>A</sub>  | Operating free-air temperature  |                                               | -40 |     | 85                   | °C   |

#### 7.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              |                                                             | TPA2005D1 |        |        |      |  |  |
|-------------------------------|----------------------------------------------|-------------------------------------------------------------|-----------|--------|--------|------|--|--|
|                               |                                              | THERMAL METRIC <sup>(1)</sup> ZQY  (MicroStar  Junior)  Jun |           |        |        | UNIT |  |  |
|                               |                                              | 15 PINS                                                     | 15 PINS   | 8 PINS | 8 PINS |      |  |  |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 92.7                                                        | 92.7      | 50.9   | 57.2   | °C/W |  |  |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 120.5                                                       | 120.5     | 66.2   | 53.8   | °C/W |  |  |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 104                                                         | 104       | 25.9   | 33.7   | °C/W |  |  |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 3.1                                                         | 3.1       | 1.4    | 1.9    | °C/W |  |  |
| ΨЈВ                           | Junction-to-board characterization parameter | 44.8                                                        | 44.8      | 26     | 33.47  | °C/W |  |  |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance | n/a                                                         | n/a       | 7      | 6.4    | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> For the MSOP (DGN) package option, the maximum V<sub>DD</sub> should be limited to 5 V if short-circuit protection is desired.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.5 Electrical Characteristics

 $T_A = 25$ °C, over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                       | TEST CONDITIONS                                                                                      | MIN                                                        | TYP                                                          | MAX                                                      | UNIT          |
|---------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------|---------------|
| V <sub>OS</sub>     | Output offset voltage (measured differentially) | V <sub>I</sub> = 0 V, A <sub>V</sub> = 2 V/V, V <sub>DD</sub> = 2.5 V to 5.5 V                       |                                                            |                                                              | 25                                                       | mV            |
| PSRR                | Power supply rejection ratio                    | V <sub>DD</sub> = 2.5 V to 5.5 V                                                                     |                                                            | <b>–</b> 75                                                  | -55                                                      | dB            |
| CMRR                | Common mode rejection ratio                     | $V_{DD}$ = 2.5 V to 5.5 V, $V_{IC}$ = $V_{DD}/2$ to 0.5 V, $V_{IC}$ = $V_{DD}/2$ to $V_{DD}$ - 0.8 V |                                                            | -68                                                          | -49                                                      | dB            |
| I <sub>IH</sub>     | High-level input current                        | V <sub>DD</sub> = 5.5 V, V <sub>I</sub> = 5.8 V                                                      |                                                            |                                                              | 50                                                       | μΑ            |
| I <sub>IL</sub>     | Low-level input current                         | $V_{DD} = 5.5 \text{ V}, V_{I} = 0.3 \text{ V}$                                                      |                                                            |                                                              | 1                                                        | μΑ            |
|                     |                                                 | V <sub>DD</sub> = 5.5 V, no load                                                                     |                                                            | 3.4                                                          | 4.5                                                      |               |
| $I_{(Q)}$           | Quiescent current                               | $V_{DD} = 3.6 \text{ V}, \text{ no load}$                                                            |                                                            | 2.8                                                          |                                                          | mA            |
|                     |                                                 | $V_{DD} = 2.5 \text{ V}$ , no load                                                                   |                                                            | 2.2                                                          | 3.2                                                      |               |
| I <sub>(SD)</sub>   | Shutdown current                                | $V_{(SHUTDOWN)} = 0.8 \text{ V}, V_{DD} = 2.5 \text{ V to } 5.5 \text{ V}$                           |                                                            | 0.5                                                          | 2                                                        | μΑ            |
|                     |                                                 | V <sub>DD</sub> = 2.5 V                                                                              |                                                            | 770                                                          |                                                          |               |
| r <sub>DS(on)</sub> | Static drain-source on-state resistance         | $V_{DD} = 3.6 \text{ V}$                                                                             |                                                            | 590                                                          |                                                          | $m\Omega$     |
|                     |                                                 | V <sub>DD</sub> = 5.5 V                                                                              |                                                            | 500                                                          |                                                          |               |
|                     | Output impedance in SHUTDOWN                    | V <sub>(SHUTDOWN)</sub> = 0.8 V                                                                      |                                                            | >1                                                           |                                                          | kΩ            |
| f <sub>(sw)</sub>   | Switching frequency                             | V <sub>DD</sub> = 2.5 V to 5.5 V                                                                     | 200                                                        | 250                                                          | 300                                                      | kHz           |
|                     | Gain                                            |                                                                                                      | $2 \times \frac{142 \text{ k}\Omega}{\text{R}_{\text{I}}}$ | $2 \times \frac{150 \text{ k}\Omega}{\text{R}_{\text{I}}}$ 2 | $\times \frac{158 \text{ k}\Omega}{\text{R}_{\text{I}}}$ | $\frac{V}{V}$ |

# 7.6 Operating Characteristics

 $T_A = 25$ °C, Gain = 2 V/V,  $R_L = 8 \Omega$  (unless otherwise noted)

|                                                                                                                                                       | PARAMETER                            | TEST CONDI                                                                                                           | TIONS                   | MIN | TYP           | MAX | UNIT |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------|-----|---------------|-----|------|
|                                                                                                                                                       |                                      |                                                                                                                      | V <sub>DD</sub> = 5 V   |     | 1.18          |     |      |
|                                                                                                                                                       |                                      | THD + N= 1%, f = 1 kHz, $R_L$<br>= 8 Ω                                                                               | V <sub>DD</sub> = 3.6 V |     | 0.58          |     | W    |
|                                                                                                                                                       |                                      | - 0 22                                                                                                               | V <sub>DD</sub> = 2.5 V |     | 0.26          |     |      |
| Po                                                                                                                                                    | Output power                         |                                                                                                                      | V <sub>DD</sub> = 5 V   |     | 1.45          |     |      |
|                                                                                                                                                       |                                      | THD + N= 10%, f = 1 kHz, $R_L$<br>= 8 Ω                                                                              | V <sub>DD</sub> = 3.6 V |     | 0.75          |     | W    |
|                                                                                                                                                       |                                      | - 0 22                                                                                                               | V <sub>DD</sub> = 2.5 V |     | 0.35          |     |      |
|                                                                                                                                                       |                                      | $P_O = 1$ W, f = 1 kHz, $R_L = 8$                                                                                    | V <sub>DD</sub> = 5 V   |     | 0.18%         |     |      |
| THD+N Total harmonic distortion plunoise                                                                                                              | Total harmonic distortion plus noise | $P_{O} = 0.5 \text{ W}, \text{ f} = 1 \text{ kHz}, R_{L} = 8$                                                        | V <sub>DD</sub> = 3.6 V |     | 0.19%         |     |      |
|                                                                                                                                                       |                                      | $P_O = 200$ mW, $f = 1$ kHz, $R_L = 8 \Omega$                                                                        | V <sub>DD</sub> = 2.5 V |     | 0.20%         |     |      |
| k <sub>SVR</sub>                                                                                                                                      | Supply ripple rejection ratio        | $ f = 217 \text{ Hz}, \ V_{(RIPPLE)} = 200 \\ \text{mV}_{pp} \\ \text{Inputs ac-grounded with } C_i = \\ 2 \ \mu F $ | V <sub>DD</sub> = 3.6 V |     | -71           |     | dB   |
| SNR                                                                                                                                                   | Signal-to-noise ratio                | $P_{O}= 1 \text{ W}, R_{L} = 8 \Omega$                                                                               | V <sub>DD</sub> = 5 V   |     | 97            |     | dB   |
|                                                                                                                                                       |                                      | V <sub>DD</sub> = 3.6 V, f = 20 Hz to 20                                                                             | No weighting            |     | 48            |     |      |
| $V_n \qquad \text{Output voltage noise} \qquad \begin{array}{c} \text{kHz,} \\ \text{Inputs ac-grounded with } C_i = \\ 2 \ \mu \text{F} \end{array}$ | A weighting                          |                                                                                                                      | 36                      |     | $\mu V_{RMS}$ |     |      |
| CMRR                                                                                                                                                  | Common mode rejection ratio          | $V_{IC} = 1 \ V_{pp} \ , f = 217 \ Hz$                                                                               | V <sub>DD</sub> = 3.6 V |     | -63           |     | dB   |
| Z <sub>I</sub>                                                                                                                                        | Input impedance                      | 1,                                                                                                                   |                         | 142 | 150           | 158 | kΩ   |
|                                                                                                                                                       | Start-up time from shutdown          | V <sub>DD</sub> = 3.6 V                                                                                              |                         |     | 9             |     | ms   |



#### 7.7 Typical Characteristics







Figure 11. Output Power vs Load Resistance

Figure 12. Output Power vs Load Resistance

# TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**



Figure 13. Total Harmonic Distortion + Noise vs Output Power



Figure 14. Total Harmonic Distortion + Noise vs Output Power



Figure 15. Total Harmonic Distortion + Noise vs Output Power



Figure 16. Total Harmonic Distortion + Noise vs Frequency



Figure 17. Total Harmonic Distortion + Noise vs Frequency



Figure 18. Total Harmonic Distortion + Noise vs Frequency

Submit Documentation Feedback

Copyright © 2002–2015, Texas Instruments Incorporated





Figure 19. Total Harmonic Distortion + Noise vs Frequency



Figure 20. Total Harmonic Distortion + Noise vs Frequency



Figure 21. Total Harmonic Distortion + Noise vs Frequency



Figure 22. Total Harmonic Distortion + Noise vs Frequency



Figure 23. Total Harmonic Distortion + Noise vs Common Mode Input Voltage



Figure 24. Supply Voltage Rejection Ratio vs Frequency







Figure 25. Supply Voltage Rejection Ratio vs Frequency 25







Figure 27. Supply Voltage Rejection Ratio vs Common-mode Input Voltage

Figure 28. GSM Power Supply Rejection vs Time





Figure 29. GSM Power Supply Rejection vs Frequency

Figure 30. Common-mode Rejection Ratio vs Frequency





#### 8 Parameter Measurement Information



- (1) CI was Shorted for any Common-Mode input voltage measurement .
- (2) A 33-mH inductor was placed in series with the load resistor to emulate a small speaker for efficiency measurements.
- (3) The 30-kHz low-pass filter is required even if the analyzer has a low-pass filter. An RC filter (100 W, 47 nF) is used on each output for the data sheet graphs.

Figure 32. Test Set-up for Graphs

Copyright © 2002–2015, Texas Instruments Incorporated



#### 9 Detailed Description

#### 9.1 Overview

The TPA2005D1 is a high-efficiency filter-free Class-D audio amplifier capable of delivering up to 1.4 W into  $8-\Omega$  loads with 5-V power supply. The fully-differential design of this amplifier avoids the usage of bypass capacitors and the improved CMRR eliminates the usage of input-coupling capacitors. This makes the device size a perfect choice for small, portable applications as only three external components are required.

The advanced modulation used in the TPA2005D1 PWM output stage eliminates the need for an output filter.

#### 9.2 Functional Block Diagram



<sup>†</sup> A2, A3, B3, C2, C3, D2, D3 (terminal labels for MicroStar Junior™package)

#### 9.3 Feature Description

#### 9.3.1 Fully Differential Amplifier

The TPA2005D1 is a fully differential amplifier with differential inputs and outputs. The fully differential amplifier consists of a differential amplifier and a common-mode amplifier. The differential amplifier ensures that the amplifier outputs a differential voltage on the output that is equal to the differential input times the gain. The common-mode feedback ensures that the common-mode voltage at the output is biased around  $V_{DD}/2$  regardless of the common-mode voltage at the input. The fully differential TPA2005D1 can still be used with a single-ended input; however, the TPA2005D1 should be used with differential inputs when in a noisy environment, like a wireless handset, to ensure maximum noise rejection.



#### **Feature Description (continued)**

#### 9.3.1.1 Advantages of Fully Differential Amplifiers

- Input-coupling capacitors not required:
  - The fully differential amplifier allows the inputs to be biased at voltage other than mid-supply. For example, if a codec has a midsupply lower than the midsupply of the TPA2005D1, the common-mode feedback circuit will adjust, and the TPA2005D1 outputs will still be biased at midsupply of the TPA2005D1. The inputs of the TPA2005D1 can be biased from 0.5 V to V<sub>DD</sub> 0.8 V. If the inputs are biased outside of that range, input-coupling capacitors are required.
- Midsupply bypass capacitor, C<sub>(BYPASS)</sub>, not required:
  - The fully differential amplifier does not require a bypass capacitor. This is because any shift in the midsupply affects both positive and negative channels equally and cancels at the differential output.
- · Better RF-immunity:
  - GSM handsets save power by turning on and shutting off the RF transmitter at a rate of 217 Hz. The
    transmitted signal is picked-up on input and output traces. The fully differential amplifier cancels the signal
    much better than the typical audio amplifier.

#### 9.3.2 Efficiency and Thermal Information

The maximum ambient temperature depends on the heat-sinking ability of the PCB system. The derating factor for the 2,5-mm x 2,5-mm MicroStar Junior package is shown in the dissipation rating table. Converting this to  $\theta_{JA}$ :

$$\theta_{\text{JA}} = \frac{1}{\text{Derating Factor}} = \frac{1}{0.016} = 62.5^{\circ}\text{C/W}$$

Given  $\theta_{JA}$  of 62.5°C/W, the maximum allowable junction temperature of 150°C, and the maximum internal dissipation of 0.2 W (worst case 5-V supply), the maximum ambient temperature can be calculated with equation Equation 2.

$$T_A Max = T_J Max - \theta_{JA} P_{Dmax} = 150 - 62.5 (0.2) = 137.5 ^{\circ}C$$
 (2)

Equation Equation 2 shows that the calculated maximum ambient temperature is 137.5°C at maximum power dissipation with a 5-V supply; however, the maximum ambient temperature of the package is limited to 85°C. Because of the efficiency of the TPA2005D1, it can be operated under all conditions to an ambient temperature of 85°C. The TPA2005D1 is designed with thermal protection that turns the device off when the junction temperature surpasses 150°C to prevent damage to the IC. Also, using speakers more resistive than 8- $\Omega$  dramatically increases the thermal performance by reducing the output current and increasing the efficiency of the amplifier.

#### 9.3.3 Eliminating the Output Filter with the TPA2005D1

This section focuses on why the user can eliminate the output filter with the TPA2005D1.

#### 9.3.3.1 Effect on Audio

The class-D amplifier outputs a pulse-width modulated (PWM) square wave, which is the sum of the switching waveform and the amplified input audio signal. The human ear acts as a band-pass filter such that only the frequencies between approximately 20 Hz and 20 kHz are passed. The switching frequency components are much greater than 20 kHz, so the only signal heard is the amplified input audio signal.

#### 9.3.3.2 Traditional Class-D Modulation Scheme

Copyright © 2002-2015, Texas Instruments Incorporated

The traditional class-D modulation scheme, which is used in the TPA005Dxx family, has a differential output where each output is 180 degrees out of phase and changes from ground to the supply voltage,  $V_{DD}$ . Therefore, the differential pre-filtered output varies between positive and negative  $V_{DD}$ , where filtered 50% duty cycle yields 0 volts across the load. The traditional class-D modulation scheme with voltage and current waveforms is shown in Figure 33. Note that even at an average of 0 volts across the load (50% duty cycle), the current to the load is high causing a high loss and thus causing a high supply current.

# TEXAS INSTRUMENTS

#### **Feature Description (continued)**



Figure 33. Traditional Class-D Modulation Scheme's Output Voltage and Current Waveforms Into an Inductive Load With no Input

#### 9.3.3.3 TPA2005D1 Modulation Scheme

The TPA2005D1 uses a modulation scheme that still has each output switching from 0 to the supply voltage. However, OUT+ and OUT- are now in phase with each other with no input. The duty cycle of OUT+ is greater than 50% and OUT- is less than 50% for positive voltages. The duty cycle of OUT+ is less than 50% and OUT- is greater than 50% for negative voltages. The voltage across the load sits at 0 volts throughout most of the switching period greatly reducing the switching current, which reduces any I<sup>2</sup>R losses in the load.



Figure 34. The TPA2005D1 Output Voltage and Current Waveforms Into an Inductive Load



#### **Feature Description (continued)**

#### 9.3.3.4 Efficiency: Why You Must Use a Filter With the Traditional Class-D Modulation Scheme

The main reason that the traditional class-D amplifier needs an output filter is that the switching waveform results in maximum current flow. This causes more loss in the load, which causes lower efficiency. The ripple current is large for the traditional modulation scheme because the ripple current is proportional to voltage multiplied by the time at that voltage. The differential voltage swing is  $2 \times V_{DD}$  and the time at each voltage is half the period for the traditional modulation scheme. An ideal LC filter is needed to store the ripple current from each half cycle for the next half cycle, while any resistance causes power dissipation. The speaker is both resistive and reactive, whereas an LC filter is almost purely reactive.

The TPA2005D1 modulation scheme has little loss in the load without a filter because the pulses are short and the change in voltage is  $V_{DD}$  instead of 2 ×  $V_{DD}$ . As the output power increases, the pulses widen making the ripple current larger. Ripple current could be filtered with an LC filter for increased efficiency, but for most applications the filter is not needed.

An LC filter with a cutoff frequency less than the class-D switching frequency allows the switching current to flow through the filter instead of the load. The filter has less resistance than the speaker that results in less power dissipated, which increases efficiency.

#### 9.3.3.5 Effects of Applying a Square Wave Into a Speaker

If the amplitude of a square wave is high enough and the frequency of the square wave is within the bandwidth of the speaker, a square wave could cause the voice coil to jump out of the air gap and/or scar the voice coil. A 250-kHz switching frequency, however, is not significant because the speaker cone movement is proportional to  $1/f^2$  for frequencies beyond the audio band. Therefore, the amount of cone movement at the switching frequency is small. However, damage could occur to the speaker if the voice coil is not designed to handle the additional power. To size the speaker for added power, the ripple current dissipated in the load needs to be calculated by subtracting the theoretical supplied power,  $P_{SUP\ THEORETICAL}$ , from the actual supply power,  $P_{SUP}$ , at maximum output power,  $P_{OUT}$ . The switching power dissipated in the speaker is the inverse of the measured efficiency, $\eta$  MEASURED, minus the theoretical efficiency,  $\eta$  THEORETICAL.

$$P_{SPKR} = P_{SUP} - P_{SUP} + P_{$$

$$P_{SPKR} = \frac{P_{SUP}}{P_{OUT}} - \frac{P_{SUP THEORETICAL}}{P_{OUT}}$$
 (at max output power) (4)

$$P_{SPKR} = P_{OUT} \left( \frac{1}{\eta_{MEASURED}} - \frac{1}{\eta_{THEORETICAL}} \right) (at max output power)$$
(5)

$$\eta \text{THEORETICAL} = \frac{R_L}{R_L + 2r_{DS(on)}} \text{ (at max output power)}$$
 (6)

The maximum efficiency of the TPA2005D1 with a 3.6 V supply and an  $8-\Omega$  load is 86% from equation Equation 6. Using equation 5 with the efficiency at maximum power (84%), we see that there is an additional 17 mW dissipated in the speaker. The added power dissipated in the speaker is not an issue as long as it is taken into account when choosing the speaker.

#### 9.3.3.6 When to Use an Output Filter

Design the TPA2005D1 without an output filter if the traces from amplifier to speaker are short. The TPA2005D1 passed FCC and CE radiated emissions with no shielding with speaker trace wires 100 mm long or less. Wireless handsets and PDAs are great applications for class-D without a filter.

A ferrite bead filter can often be used if the design is failing radiated emissions without an LC filter, and the frequency sensitive circuit is greater than 1 MHz. This is good for circuits that just have to pass FCC and CE because FCC and CE only test radiated emissions greater than 30 MHz. If choosing a ferrite bead, choose one with high impedance at high frequencies, but low impedance at low frequencies.

Use an LC output filter if there are low frequency (< 1 MHz) EMI sensitive circuits and/or there are long leads from amplifier to speaker.

Figure 35 and Figure 36 show typical ferrite bead and LC output filters.

#### **Feature Description (continued)**



Figure 35. Typical Ferrite Chip Bead Filter (Chip bead example: NEC/Tokin: N2012ZPS121)



Figure 36. Typical LC Output Filter, Cutoff Frequency of 27 kHz

#### 9.3.4 Thermal and Short-Circuit Protection

The TPA2005D1 features thermal and short-circuit protection. When the protection circuit is triggered, the device will enter in shutdown mode, setting the outputs of the device into high impedance. Thermal protection turns the device off when the junction temperature surpasses 150°C to prevent damage to the IC.

#### 9.4 Device Functional Modes

#### 9.4.1 Summing Input Signals with the TPA2005D1

Most wireless phones or PDAs need to sum signals at the audio power amplifier or just have two signal sources that need separate gain. The TPA2005D1 makes it easy to sum signals or use separate signal sources with different gains. Many phones now use the same speaker for the earpiece and ringer, where the wireless phone would require a much lower gain for the phone earpiece than for the ringer. PDAs and phones that have stereo headphones require summing of the right and left channels to output the stereo signal to the mono speaker.

#### 9.4.1.1 Summing Two Differential Input Signals

Two extra resistors are needed for summing differential signals (a total of 5 components). The gain for each input source can be set independently (see equations Equation 7 and Equation 8, and Figure 37).

Gain 1 = 
$$\frac{V_O}{V_{11}}$$
 = 2 ×  $\frac{150 \text{ k}}{R_{11}} \left(\frac{V}{V}\right)$  (7)

Gain 2 = 
$$\frac{V_O}{V_{12}}$$
 = 2 ×  $\frac{150 \text{ k}}{R_{12}} \left( \frac{V}{V} \right)$  (8)

If summing left and right inputs with a gain of 1 V/V, use  $R_{11} = R_{12} = 300 \text{ k}\Omega$ .

This configuration will use resistor values of  $R_{l1} = 3 M\Omega$ , and  $R_{l2} = 150 k\Omega$ 



#### **Device Functional Modes (continued)**



Figure 37. Application Schematic With TPA2005D1 Summing Two Differential Inputs

#### 9.4.1.2 Summing a Differential Input Signal and a Single-Ended Input Signal

Figure 38 shows how to sum a differential input signal and a single-ended input signal. Ground noise can couple in through IN+ with this method. It is better to use differential inputs. The corner frequency of the single-ended input is set by C12, shown in equation Equation 11. To assure that each input is balanced, the single-ended input must be driven by a low-impedance source even if the input is not in use.

Gain 1 = 
$$\frac{V_O}{V_{I1}}$$
 = 2 ×  $\frac{150 \text{ k}}{R_{I1}} \left( \frac{V}{V} \right)$  (9)

Gain 2 = 
$$\frac{V_O}{V_{12}}$$
 = 2 ×  $\frac{150 \text{ k}}{R_{12}} \left(\frac{V}{V}\right)$  (10)

Gain 2 = 
$$\frac{V_{O}}{V_{I2}}$$
 = 2 ×  $\frac{150 \text{ k}}{R_{I2}}$   $\left(\frac{V}{V}\right)$  (10)
$$C_{I2} = \frac{1}{\left(2\pi \times R_{I2} \times f_{c2}\right)}$$

Submit Documentation Feedback Copyright © 2002-2015, Texas Instruments Incorporated



#### **Device Functional Modes (continued)**

If summing a ring tone and a phone signal, the phone signal should use a differential input signal while the ring tone might be limited to a single-ended signal. Phone gain is set at gain 1 = 0.1 V/V, and the ring-tone gain is set to gain 2 = 2 V/V, The resistor values are  $R_{I1}$  = 3 M $\Omega$  and  $R_{I2}$  = 150 k $\Omega$ .

The high pass corner frequency of the single-ended input is set by  $C_{l2}$ . If the desired corner frequency is less than 20 Hz.

$$C_{12} > \frac{1}{\left(2\pi \times 150 \text{k}\Omega \times 20 \text{Hz}\right)}$$
(12)

$$C_{12} > 53nF \tag{13}$$



Figure 38. Application Schematic With TPA2005D1 Summing Differential Input and Single-Ended Input Signals

#### 9.4.1.3 Summing Two Single-Ended Input Signals

Four resistors and three capacitors are needed for summing single-ended input signals. The gain and corner frequencies ( $f_{c1}$  and  $f_{c2}$ ) for each input source can be set independently (see equations through Equation 17, and Figure 39). Resistor,  $R_P$ , and capacitor,  $C_P$ , are needed on the IN+ terminal to match the impedance on the IN-terminal. The single-ended inputs must be driven by low impedance sources even if one of the inputs is not outputting an ac signal.

Gain 1 = 
$$\frac{V_O}{V_{I1}} = 2 \times \frac{150 \text{ k}}{R_{I1}} \left(\frac{V}{V}\right)$$
 (14)

Gain 2 = 
$$\frac{V_O}{V_{I2}}$$
 = 2 ×  $\frac{150 \text{ k}}{R_{I2}}$   $\left(\frac{V}{V}\right)$  (15)

$$C_{I1} = \frac{1}{\left(2\pi \times R_{I1} \times f_{c1}\right)} \tag{16}$$

$$C2 = \frac{1}{\left(2\pi \times R_{12} \times f_{c2}\right)}$$
(17)

$$C_{P} = C_{11} + C_{12}$$
 (18)

$$R_{P} = \frac{R_{I1} \times R_{I2}}{\left(R_{I1} + R_{I2}\right)} \tag{19}$$



#### **Device Functional Modes (continued)**



Figure 39. Application Schematic With TPA2005D1 Summing Two Single-Ended Inputs

#### 9.4.2 Shutdown Mode

The TPA2005D1 can be put in shutdown mode when asserting SHUTDOWN pin to a logic LOW. While in shutdown mode, the device output stage is turned off and set into high impedance, making the current consumption very low. The device exits shutdown mode when a HIGH logic level is applied to SHUTDOWN pin.

Copyright © 2002–2015, Texas Instruments Incorporated



## 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 10.1 Application Information

These typical connection diagrams highlight the required external components and system level connections for proper operation of the device in several popular use cases.

Each of these configurations can be realized using the Evaluation Modules (EVMs) for the device. These flexible modules allow full evaluation of the device in the most common modes of operation. Any design variation can be supported by TI through schematic and layout reviews. Visit <a href="http://e2e.ti.com">http://e2e.ti.com</a> for design assistance and join the audio amplifier discussion forum for additional information.

#### 10.2 Typical Applications

These application circuits detail the recommended component selection and board configurations for the TPA2005D1 device.

#### 10.2.1 TPA2005D1 with Differential Input



Figure 40. Typical TPA2005D1 Differential Input for a Wireless Phone

#### 10.2.1.1 Design Requirements

For this design example, use the parameters listed in Table 1.

**Table 1. Design Requirements** 

| PARAMETER      | EXAMPLE     |
|----------------|-------------|
| Power Supply   | 5 V         |
| Shutdown Input | High > 2 V  |
|                | Low < 0.8 V |
| Speaker        | 8 Ω         |



#### 10.2.1.2 Detailed Design Procedure

#### 10.2.1.2.1 Component Selection

Figure 40 shows the TPA2005D1 typical schematic with differential inputs and Figure 42 shows the TPA2005D1 with differential inputs and input capacitors, and Figure 43 shows the TPA2005D1 with single-ended inputs. Differential inputs should be used whenever possible because the single-ended inputs are much more susceptible to noise.

**Table 2. Typical Component Values** 

| REF DES            | VALUE             | EIA SIZE | MANUFACTURER | PART NUMBER    |  |
|--------------------|-------------------|----------|--------------|----------------|--|
| $R_{l}$            | 150 kΩ (±0.5%)    | 0402     | Panasonic    | ERJ2RHD154V    |  |
| Cs                 | 1 μF (+22%, -80%) | 0402     | Murata       | GRP155F50J105Z |  |
| C <sub>I</sub> (1) | 3.3 nF (±10%)     | 0201     | Murata       | GRP033B10J332K |  |

<sup>(1)</sup>  $C_l$  is only needed for single-ended input or if  $V_{lCM}$  is not between 0.5 V and  $V_{DD}$  - 0.8 V.  $C_l$  = 3.3 nF (with  $R_l$  = 150 k $\Omega$ ) gives a high-pass corner frequency of 321 Hz.

#### 10.2.1.2.2 Input Resistors (R<sub>I</sub>)

The input resistors (R<sub>i</sub>) set the gain of the amplifier according to equation Equation 20.

$$Gain = 2 \times \frac{150 \text{ k}}{R_{\parallel}}$$
 (20)

Resistor matching is important in fully differential amplifiers. The balance of the output on the reference voltage depends on matched ratios of the resistors. CMRR, PSRR, and cancellation of the second harmonic distortion diminish if resistor mismatch occurs. Therefore, it is recommended to use 1% tolerance resistors or better to keep the performance optimized. Matching is more important than overall tolerance. Resistor arrays with 1% matching can be used with a tolerance greater than 1%.

Place the input resistors close to the TPA2005D1 to limit noise injection on the high-impedance nodes.

For optimal performance the gain should be set to 2 V/V or lower. Lower gain allows the TPA2005D1 to operate at its best, and keeps a high voltage at the input making the inputs less susceptible to noise.

#### 10.2.1.2.3 Decoupling Capacitor (C<sub>S</sub>)

The TPA2005D1 is a high-performance class-D audio amplifier that requires adequate power supply decoupling to ensure the efficiency is high and total harmonic distortion (THD) is low. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 1  $\mu$ F, placed as close as possible to the device  $V_{DD}$  lead works best. Placing this decoupling capacitor close to the TPA2005D1 is important for the efficiency of the class-D amplifier, because any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency. For filtering lower-frequency noise signals, a 10  $\mu$ F or greater capacitor placed near the audio power amplifier would also help, but it is not required in most applications because of the high PSRR of this device.

#### 10.2.1.3 Application Curves



Figure 41. Output Power vs Supply Voltage

#### 10.2.2 TPA2005D1 with Differential Input and Input Capacitors



Figure 42. TPA2005D1 Differential Input and Input Capacitors

#### 10.2.2.1 Design Requirements

Please see Design Requirements.

#### 10.2.2.2 Detailed Design Procedure

Please see Detailed Design Procedure.

#### 10.2.2.2.1 Input Capacitors (C<sub>I</sub>)

The TPA2005D1 does not require input coupling capacitors if the design uses a differential source that is biased from 0.5 V to  $\text{V}_{\text{DD}}$  - 0.8 V (shown in Figure 40). If the input signal is not biased within the recommended common-mode input range, if needing to use the input as a high pass filter (shown in Figure 42), or if using a single-ended source (shown in Figure 43), input coupling capacitors are required.

The input capacitors and input resistors form a high-pass filter with the corner frequency, f<sub>c</sub>, determined in equation Equation 21.

$$f_{c} = \frac{1}{\left(2\pi \times R_{I} \times C_{I}\right)}$$
(21)

The value of the input capacitor is important to consider as it directly affects the bass (low frequency) performance of the circuit. Speakers in wireless phones cannot usually respond well to low frequencies, so the corner frequency can be set to block low frequencies in this application.



Equation Equation 22 is reconfigured to solve for the input coupling capacitance.

$$C_{l} = \frac{1}{\left(2\pi \times R_{l} \times f_{c}\right)}$$
(22)

If the corner frequency is within the audio band, the capacitors should have a tolerance of ±10% or better, because any mismatch in capacitance causes an impedance mismatch at the corner frequency and below, and causes pop. Any capacitor in the audio path should have a rating of X7R or better.

For a flat low-frequency response, use large input coupling capacitors (1  $\mu$ F). However, in a GSM phone the ground signal is fluctuating at 217 Hz, but the signal from the codec does not have the same 217 Hz fluctuation. The difference between the two signals is amplified, sent to the speaker, and heard as a 217 Hz hum.

#### 10.2.3 TPA2005D1 with Single-Ended Input



Figure 43. TPA2005D1 Single-Ended Input

#### 10.2.3.1 Design Requirements

Please see Design Requirements.

#### 10.2.3.2 Detailed Design Procedure

Please see Detailed Design Procedure.

Copyright © 2002–2015, Texas Instruments Incorporated



#### 11 Power Supply Recommendations

The TPA2005D1 is designed to operate from an input voltage supply range between 2.5-V and 5.2-V. Therefore, the output voltage range of power supply should be within this range and well regulated. The current capability of upper power should not exceed the maximum current limit of the power switch.

#### 11.1 Power Supply Decoupling Capacitors

The TPA2005D1 requires adequate power supply decoupling to ensure a high efficiency operation with low total harmonic distortion (THD). Place a low equivalent-series-resistance (ESR) ceramic capacitor, typically 0.1  $\mu$ F, within 2 mm of the V<sub>DD</sub> pin. This choice of capacitor and placement helps with higher frequency transients, spikes, or digital hash on the line. In addition to the 0.1  $\mu$ F ceramic capacitor, is recommended to place a 2.2  $\mu$ F to 10  $\mu$ F capacitor on the VDD supply trace. This larger capacitor acts as a charge reservoir, providing energy faster than the board supply, thus helping to prevent any droop in the supply voltage.



#### 12 Layout

#### 12.1 Layout Guidelines

#### 12.1.1 Component Location

Place all the external components close to the TPA2005D1. The input resistors need to be close to the TPA2005D1 input pins so noise does not couple on the high impedance nodes between the input resistors and the input amplifier of the TPA2005D1. Placing the decoupling capacitor, C<sub>S</sub>, close to the TPA2005D1 is important for the efficiency of the class-D amplifier. Any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency.

#### 12.1.2 Trace Width

Make the high current traces going to pins VDD, GND,  $V_{O_+}$  and  $V_{O_-}$  of the TPA2005D1 have a minimum width of 0,7 mm. If these traces are too thin, the TPA2005D1's performance and output power will decrease. The input traces do not need to be wide, but do need to run side-by-side to enable common-mode noise cancellation.

#### 12.1.3 MicroStar Junior™ BGA Specifications

Use the following MicroStar Junior BGA ball diameters:

- 0,25 mm diameter solder mask
- 0,28 mm diameter solder paste mask/stencil
- 0,38 mm diameter copper trace

Figure 44 shows how to lay out a board for the TPA2005D1 MicroStar Junior BGA.



Figure 44. TPA2005D1 MicroStar Junior BGA Board Layout (Top View)



#### 12.2 Layout Examples



Figure 45. TPA2005D1 MicroStar Junior™ BGA Package Layout Example



Figure 46. TPA2005D1 DRB Package Layout Example



#### **Layout Examples (continued)**



Figure 47. TPA2005D1 DGN Package Layout Example



#### 13 Device and Documentation Support

#### 13.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.2 Trademarks

MicroStar Junior, PowerPAD, E2E are trademarks of Texas Instruments. is a trademark of ~ Texas Instruments Incorporated. All other trademarks are the property of their respective owners.

#### 13.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 13.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.







7-Nov-2019

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type               | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|----------------------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|-------------------------|---------|
| TPA2005D1DGN     | ACTIVE | HVSSOP                     | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-1-260C-UNLIM  | -40 to 85    | BAL                     | Samples |
| TPA2005D1DGNG4   | ACTIVE | HVSSOP                     | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-1-260C-UNLIM  | -40 to 85    | BAL                     | Samples |
| TPA2005D1DGNR    | ACTIVE | HVSSOP                     | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-1-260C-UNLIM  | -40 to 85    | BAL                     | Samples |
| TPA2005D1DRBR    | ACTIVE | SON                        | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | BIQ                     | Samples |
| TPA2005D1DRBRG4  | ACTIVE | SON                        | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | BIQ                     | Samples |
| TPA2005D1ZQYR    | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQY                | 15   | 2500           | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-2-260C-1 YEAR | -40 to 85    | AAFI                    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



#### PACKAGE OPTION ADDENDUM

7-Nov-2019

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPA2005D1:

Automotive: TPA2005D1-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

PACKAGE MATERIALS INFORMATION

www.ti.com 7-Nov-2019

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

|   |    | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component length    |
| K | (0 | Dimension designed to accommodate the component thickness |
|   | Ν  | Overall width of the carrier tape                         |
| П | 21 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All difficultions are florifficat | 1                                |                    |    |      |                          |                          | 1          | 1          | 1          | 1          |           |                  |
|-----------------------------------|----------------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                            | Package<br>Type                  | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPA2005D1DGNR                     | HVSSOP                           | DGN                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPA2005D1DRBR                     | SON                              | DRB                | 8  | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPA2005D1DRBR                     | SON                              | DRB                | 8  | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPA2005D1ZQYR                     | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQY                | 15 | 2500 | 330.0                    | 8.4                      | 2.8        | 2.8        | 1.25       | 4.0        | 8.0       | Q1               |

www.ti.com 7-Nov-2019



\*All dimensions are nominal

| Device        | Package Type            | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|-------------------------|-----------------|------|------|-------------|------------|-------------|
| TPA2005D1DGNR | HVSSOP                  | DGN             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TPA2005D1DRBR | SON                     | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPA2005D1DRBR | SON                     | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPA2005D1ZQYR | BGA MICROSTAR<br>JUNIOR | ZQY             | 15   | 2500 | 338.1       | 338.1      | 20.6        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# ZQY (S-PBGA-N15)

# PLASTIC BALL GRID ARRAY



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. MicroStar Junior configuration
- D. Falls within JEDEC MO-225
- E. This package is lead-free.



3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated