



TPS2511-Q1 SLUSBK5A – JUNE 2013 – REVISED JUNE 2013

**USB Dedicated Charging Port Controller and Current Limiting Power Switch** 

Check for Samples: TPS2511-Q1

## **FEATURES**

www.ti.com

- Qualified for Automotive Application
- AEC-Q100 Qualified with the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range
  - Device HMB ESD Classification Level H2
  - Device CDM ESD Classification Level C3B
- Supports a DCP Shorting D+ to D-
- Supports a DCP Applying 2.0 V on D+ and 2.7 V on D- (or 2.7 V on D+ and 2.0 V on D-)
- Supports a DCP Applying 1.2 V on Data Lines
- Automatically Switch D+ and D– Lines Connections for an Attached Device
- Hiccup Mode for Short-Circuit Protection
- Provides CS Pin for USB Cable Compensation
- Programmable Current Limit (ILIM\_SET Pin)
- 80-mΩ typical High-Side MOSFET
- Accurate ±10% Current-Limit at 2.3 A typical
- Meets USB Power Switch Requirements
- Drop-In and List of materials Compatible with TPS2511
- Operating Range: 4.5 V to 5.5 V
- Available in MSOP, 8-Pin Package
- UL Listed and CB File Number E169910

## APPLICATIONS

- Vehicle USB Power Charger
- AC-DC Wall Adapter with USB Port
- Other USB Charger
- Automotive Infotainment Systems

### DESCRIPTION

The TPS2511-Q1 is a USB dedicated charging port (DCP) controller and current limiting power switch. An auto-detect feature monitors USB data line voltage, and automatically provides the correct electrical signatures on the data lines to charge compliant devices among the following charging schemes:

- Divider DCP, required to apply 2.7 V on D+ and 2.0 V on D- or 2.0 V on D+ and 2.7 V on D-;
- BC1.2 DCP, required to short D+ to D-;
- 1.2 V on both D+ and D-.

The TPS2511-Q1 is a 80-m $\Omega$  power-distribution switch intended for applications where heavy capacitive loads and short-circuits are likely to be encountered. This device also provides hiccup mode when the output (OUT) voltage is less than 3.80 V typical or when an over-temperature protection occurs during an overload condition. Accurate and programmable current limit provides flexibility and convenience for applications. The TPS2511-Q1 provides a CS pin for USB cable resistance compensation and a EN pin to turn on and turn off the device.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SLUSBK5A-JUNE 2013-REVISED JUNE 2013

www.ti.com

STRUMENTS

EXAS



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| ORDERING INI ORMATION |            |      |                    |                     |                               |                     |  |  |  |  |  |
|-----------------------|------------|------|--------------------|---------------------|-------------------------------|---------------------|--|--|--|--|--|
| $T_A = T_J$           | PACKAGE    | PINS | TRANSPORT<br>MEDIA | MINIMUM<br>QUANTITY | ORDERABLE<br>DEVICE<br>NUMBER | TOP-SIDE<br>MARKING |  |  |  |  |  |
| 40%C to 125%C         |            | 0    | Tube               | 80                  | TPS2511QDGNQ1                 | 2511Q               |  |  |  |  |  |
| –40°C to 125°C        | MSOP (DGN) | 0    | Tape and Reel      | 2500                | TPS2511QDGNRQ1                | 2511Q               |  |  |  |  |  |

#### **ORDERING INFORMATION**<sup>(1)</sup>

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

### **ABSOLUTE MAXIMUM RATINGS**

Over recommended junction temperature range, voltages are referenced to GND (unless otherwise noted)

|                                             |                                                                                                         | MIN              | MAX                | UNIT |  |  |  |  |  |
|---------------------------------------------|---------------------------------------------------------------------------------------------------------|------------------|--------------------|------|--|--|--|--|--|
| Supply voltage range                        | IN                                                                                                      | -0.3             | 7                  |      |  |  |  |  |  |
| Input voltage range                         | EN, ILIM_SET                                                                                            | N, ILIM_SET –0.3 |                    |      |  |  |  |  |  |
| Voltage range                               | OUT, CS                                                                                                 | -0.3             | 7                  | V    |  |  |  |  |  |
|                                             | IN to OUT                                                                                               | -7               | 7                  | v    |  |  |  |  |  |
|                                             | DP output voltage, DM output voltage                                                                    | -0.3             | IN+0.3 or 5.7      |      |  |  |  |  |  |
|                                             | DP input voltage, DM input voltage                                                                      | -0.3             | IN+0.3 or 5.7      |      |  |  |  |  |  |
| Continuous output sink current              | DP input current, DM input current                                                                      |                  | 35                 |      |  |  |  |  |  |
| Continuous output source current            | DP output current, DM output current                                                                    |                  | 35                 |      |  |  |  |  |  |
| Continuous output sink current              | CS                                                                                                      |                  | 10                 | mA   |  |  |  |  |  |
| Continuous output source current            | ILIM_SET                                                                                                |                  | Internally limited |      |  |  |  |  |  |
|                                             | Human Body Model (HBM) QSS 009-105 (JESD22-A114A) and AEC-Q100 Classification Level H2                  |                  | 2                  | kV   |  |  |  |  |  |
| ESD rating                                  | Charging Device Model (CDM) QSS 009-147 (JESD22-C101B.01)<br>and AEC-Q100 500V Classification Level C3B |                  | 750                | V    |  |  |  |  |  |
| Operating junction temperature,             | TJ                                                                                                      |                  | Internally limited |      |  |  |  |  |  |
| Storage temperature range, T <sub>stg</sub> | ]                                                                                                       | -65              | 150                | °C   |  |  |  |  |  |

#### THERMAL INFORMATION

|                         | THERMAL METRIC <sup>(1)</sup>                | TPS2511-Q1   |       |
|-------------------------|----------------------------------------------|--------------|-------|
|                         |                                              | DGN (8 PINS) | UNITS |
| $\theta_{JA}$           | Junction-to-ambient thermal resistance       | 65.2         |       |
| θ <sub>JCtop</sub>      | Junction-to-case (top) thermal resistance    | 53.3         |       |
| $\theta_{JB}$           | Junction-to-board thermal resistance         | 36.9         | °C/W  |
| $\Psi_{JT}$             | Junction-to-top characterization parameter   | 3.9          | °C/w  |
| ΨJB                     | Junction-to-board characterization parameter | 36.6         |       |
| $\theta_{\text{JCbot}}$ | Junction-to-case (bottom) thermal resistance | 13.4         |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



### **RECOMMENDED OPERATING CONDITIONS**

voltages are referenced to GND (unless otherwise noted), positive current are into pins.

|                       |                                              | MIN  | MAX | UNIT |
|-----------------------|----------------------------------------------|------|-----|------|
| V <sub>IN</sub>       | Input voltage of IN                          | 4.5  | 5.5 |      |
| V cs                  | Input voltage of CS                          | 0    | 5.5 |      |
| V <sub>EN</sub>       | Input voltage of EN                          | 0    | 5.5 | V    |
| V <sub>DP</sub>       | DP data line input voltage                   | 0    | 5.5 |      |
| V <sub>DM</sub>       | DM data line input voltage                   | 0    | 5.5 |      |
| I <sub>DP</sub>       | Continuous sink/source current               |      | ±10 |      |
| I <sub>DM</sub>       | Continuous sink/source current               |      | ±10 | mA   |
| I <del>cs</del>       | Continuous sink current                      |      | 2   |      |
| I <sub>OUT</sub>      | Continuous output current of OUT             |      | 2.2 | А    |
| R <sub>ILIM_SET</sub> | A resistor of current-limit, ILIM_SET to GND | 16.9 | 750 | kΩ   |
| TJ                    | Operating junction temperature               | -40  | 125 | ° C  |

### ELECTRICAL CHARACTERISTICS

Conditions are  $-40^{\circ}C \le (T_J = T_A) \le 125^{\circ}C$ ,  $4.5 V \le V_{IN} \le 5.5 V$ ,  $V_{EN} = V_{IN}$  and  $R_{ILIM\_SET} = 22.1 k\Omega$ . Positive current are into pins. Typical values are at 25°C. All voltages are with respect to GND (unless otherwise noted).

|                          | PARAMETER                                          | TEST CONDITIONS                                                                                                                               | MIN  | TYP  | MAX  | UNIT |
|--------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| POWER SWITCH             | l                                                  | -                                                                                                                                             |      |      |      |      |
|                          |                                                    | I <sub>OUT</sub> = 2 A                                                                                                                        |      | 80   | 125  |      |
| R <sub>DS(on)</sub>      | Static drain-source on-state<br>resistance         | $I_{OUT} = 2 \text{ A}, -40^{\circ}\text{C} \le (T_{J} = T_{A}) \le 85^{\circ}\text{C}$                                                       |      | 80   | 110  | mΩ   |
|                          |                                                    | $I_{OUT} = 2 \text{ A}, T_{J} = T_{A} = 25^{\circ}\text{C}$                                                                                   |      | 80   | 89   |      |
| t <sub>r</sub>           | OUT voltage rise time                              | $C_L = 1 \ \mu F, \ R_L = 100 \ \Omega, \ V_{IN} = 5 \ V \ see \ Figure \ 1, \ Figure \ 3$                                                    |      | 1.0  | 1.5  |      |
| t <sub>f</sub>           | OUT voltage fall time                              | $\label{eq:CL} \begin{array}{l} C_L = 1 \ \mu F, \ R_L = 100 \ \Omega, \ V_{IN} = 5 \ V \ see \\ \hline Figure \ 1, \ Figure \ 3 \end{array}$ | 0.2  | 0.35 | 0.5  | ms   |
| I <sub>REV</sub>         | Reverse leakage current                            | $V_{OUT} = 5.5 \text{ V}, V_{IN} = V_{EN} = 0 \text{ V}$                                                                                      |      | 0.01 | 2    | μA   |
| DISCHARGE                |                                                    |                                                                                                                                               |      |      |      |      |
| R <sub>DCHG</sub>        | Discharge resistance                               | $V_{OUT} = 4 V$                                                                                                                               | 400  | 500  | 630  | Ω    |
| CURRENT LIMIT            |                                                    |                                                                                                                                               |      |      |      |      |
|                          |                                                    | $R_{ILIM\_SET} = 44.2 \text{ k}\Omega$                                                                                                        | 1060 | 1160 | 1270 |      |
| I <sub>OS</sub>          | OUT short-circuit current limit                    | $R_{ILIM\_SET} = 22.1 \text{ k}\Omega$                                                                                                        | 2110 | 2300 | 2550 | mA   |
|                          |                                                    | $R_{ILIM\_SET} = 16.9 \text{ k}\Omega$                                                                                                        | 2760 | 3025 | 3330 |      |
| t <sub>IOS</sub>         | Short-circuit response time <sup>(1)</sup>         | $V_{IN} = 5.0 \text{ V}, \text{ R}_{L} = 50 \text{ m}\Omega, 2 \text{ inches lead}$ length, See Figure 4                                      |      | 1.5  |      | μs   |
| HICCUP MODE              |                                                    |                                                                                                                                               |      |      |      |      |
| V <sub>OUT_SHORT</sub>   | OUT voltage threshold of going<br>into hiccup mode | $V_{IN}$ = 5.0 V, $R_{ILIIM\_SET}$ = 210 k $\Omega$                                                                                           | 3.6  | 3.8  | 4.1  | V    |
| t <sub>OS_DEG</sub>      | On time of hiccup mode <sup>(1)</sup>              | $V_{IN} = 5.0 \text{ V}, \text{ R}_{L} = 0$                                                                                                   |      | 16   |      | ms   |
| t <sub>SC_TURN_OFF</sub> | Off time of hiccup mode <sup>(1)</sup>             | $V_{IN} = 5.0 \text{ V}, \text{ R}_{L} = 0$                                                                                                   |      | 12   |      | S    |
| UNDERVOLTAG              | E LOCKOUT                                          |                                                                                                                                               |      |      |      |      |
| V <sub>UVLO</sub>        | IN UVLO threshold voltage, rising                  |                                                                                                                                               | 3.9  | 4.1  | 4.3  | V    |
|                          | Hysteresis <sup>(1)</sup>                          |                                                                                                                                               |      | 100  |      | mV   |
| SUPPLY CURRE             | NT                                                 |                                                                                                                                               |      |      |      |      |
| I <sub>IN_OFF</sub>      | Disabled, IN supply current                        | $V_{EN} = 0 \text{ V}, V_{IN} = 5.5 \text{ V}, -40^{\circ}\text{C} \le T_{J} \le 85^{\circ}\text{C}$                                          |      | 0.1  | 5    | μA   |
| I <sub>IN_ON</sub>       | Enabled, IN supply current                         | $V_{EN} = V_{IN}, R_{ILIM SET} = 210 \text{ k}\Omega$                                                                                         |      | 180  | 230  | Pr   |

(1) Specified by design. Not production tested.

SLUSBK5A-JUNE 2013-REVISED JUNE 2013



www.ti.com

## ELECTRICAL CHARACTERISTICS (continued)

Conditions are  $-40^{\circ}C \le (T_J = T_A) \le 125^{\circ}C$ ,  $4.5 V \le V_{IN} \le 5.5 V$ ,  $V_{EN} = V_{IN}$  and  $R_{ILIM\_SET} = 22.1 k\Omega$ . Positive current are into pins. Typical values are at 25°C. All voltages are with respect to GND (unless otherwise noted).

|                                | PARAMETER                                                                      | TEST CONDITIONS                                          | MIN  | TYP               | MAX  | UNIT |
|--------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------|------|-------------------|------|------|
| THERMAL SHUTDO                 | WN                                                                             |                                                          |      |                   |      |      |
|                                | <b>T</b>                                                                       | Not in current limit                                     | 155  |                   |      |      |
|                                | Temperature rising threshold <sup>(2)</sup>                                    | In current limit                                         | 135  |                   |      | °C   |
| Hysteresis <sup>(2)</sup>      |                                                                                |                                                          |      | 10                |      |      |
| OUT CURRENT DET                | ECTION                                                                         |                                                          |      |                   |      |      |
|                                | Load detection current threshold,                                              | $R_{ILIM\_SET} = 22.1 \text{ k}\Omega$                   |      | 1060              |      |      |
| Інсс_тн                        | rising <sup>(2)</sup>                                                          | $R_{ILIM\_SET} = 44.2 \text{ k}\Omega$                   |      | 560               |      | mA   |
|                                | Load detection current                                                         | $R_{ILIM\_SET} = 22.1 \text{ k}\Omega$                   |      | 230               |      | A    |
| HCC_TH_HYS                     | Hysteresis <sup>(2)</sup>                                                      | $R_{ILIM\_SET} = 44.2 \text{ k}\Omega$                   |      | 120               |      | mA   |
| Vcs                            | CS output active low voltage <sup>(2)</sup>                                    | $I_{\overline{CS}} = 1 \text{ mA}$                       | 0    | 80                | 140  | mV   |
| t <sub>CS_EN</sub>             | $\overline{\text{CS}}_{(2)}$ deglitch time during turning on                   | $I_{\overline{CS}} = 1 \text{ mA}$                       |      | 8                 |      | ms   |
| ENABLE INPUT (EN)              |                                                                                | 1                                                        | -!   |                   |      |      |
| V <sub>EN_TRIP</sub>           | EN threshold voltage, falling                                                  |                                                          | 0.9  | 1.1               | 1.65 | V    |
| V <sub>EN_TRIP_HYS</sub>       | Hysteresis                                                                     |                                                          | 100  | 200               | 300  | mV   |
| I <sub>EN</sub>                | Leakage current                                                                | $V_{EN} = 0 V \text{ or } V_{EN} = 5.5 V$                | -0.5 |                   | 0.5  | μA   |
| t <sub>on</sub>                | OUT voltage turn-on time                                                       | $C_L = 1 \ \mu F$ , $R_L = 100 \ \Omega$ , see Figure 1, |      | 2.6               | 5    |      |
| t <sub>off</sub>               | OUT voltage turn-off time                                                      | Figure 2                                                 |      | 1.7               | 3    | ms   |
| BC 1.2 DCP MODE (S             | SHORT MODE)                                                                    |                                                          |      |                   |      |      |
| R <sub>DPM_SHORT</sub>         | DP and DM shorting resistance                                                  | $V_{DP} = 0.8 \text{ V}, I_{DM} = 1 \text{ mA}$          |      | 125               | 200  | Ω    |
| R <sub>DCHG_SHORT</sub>        | Resistance between DP/DM and GND                                               | V <sub>DP</sub> = 0.8 V                                  | 400  | 700               | 1300 | kΩ   |
| V <sub>DPL_TH_DETACH</sub>     | Voltage threshold on DP under<br>which the device goes back to<br>divider mode |                                                          | 310  | 330               | 350  | mV   |
| V <sub>DPL_TH_DETACH_HYS</sub> | Hysteresis                                                                     |                                                          |      | 50 <sup>(2)</sup> |      | mV   |
| DIVIDER MODE                   |                                                                                |                                                          |      |                   |      |      |
| V <sub>DP_2.7V</sub>           | DP output voltage                                                              | V <sub>IN</sub> = 5.0 V                                  | 2.57 | 2.7               | 2.84 | V    |
| V <sub>DM_2.0V</sub>           | DM output voltage                                                              | V <sub>IN</sub> = 5.0 V                                  | 1.9  | 2.0               | 2.1  | v    |
| R <sub>DP_PAD1</sub>           | DP output impedance                                                            | I <sub>DP</sub> = -5 μA                                  | 24   | 30                | 40   | k0   |
| R <sub>DM_PAD1</sub>           | DM output impedance                                                            | $I_{DM} = -5 \ \mu A$                                    | 24   | 30                | 40   | kΩ   |
| 1.2 V / 1.2 V MODE             |                                                                                |                                                          |      |                   |      |      |
| V <sub>DP_1.2V</sub>           | DP output voltage                                                              | V <sub>IN</sub> = 5.0 V                                  | 1.12 | 1.2               | 1.28 | V    |
| V <sub>DM_1.2V</sub>           | DM output voltage                                                              | V <sub>IN</sub> = 5.0 V                                  | 1.12 | 1.2               | 1.28 | V    |
| R <sub>DP_PAD2</sub>           | DP output impedance                                                            | $I_{DP} = -5 \text{ uA}$                                 | 80   | 105               | 130  | kΩ   |
| R <sub>DM_PAD2</sub>           | DM output impedance                                                            | I <sub>DM</sub> = -5 uA                                  | 80   | 105               | 130  | kΩ   |

(2) Specified by design. Not production tested.









Figure 3. Power-On and Off







Figure 4. Output Short-Circuit Parameters

TPS2511-Q1 SLUSBK5A-JUNE 2013-REVISED JUNE 2013

#### FUNCTIONAL BLOCK DIAGRAM



6



www.ti.com

### **DEVICE INFORMATION**



#### **PIN FUNCTIONS**

| PIN<br>NAME NO. |   | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                      |  |  |  |  |
|-----------------|---|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                 |   | ITFE''              | DESCRIPTION                                                                                                                                                                                      |  |  |  |  |
| CS              | 4 | 0                   | Active low open -drain output, when OUT current is more than approximately half of the current limit set by a resistor on ILIM_SET pin, the output is active low. Maximum sink current is 10 mA. |  |  |  |  |
| DM              | 7 | I/O                 | Connected to the D– or D+ line of USB connector, provide the correct voltage with an attached portable equipment for DCP detection, high impedance while disabled.                               |  |  |  |  |
| DP 6 I/O        |   | I/O                 | Connected to the D+ or D– line of USB connector, provide the correct voltage with an attached portable equipment for DCP detection, high impedance while disabled.                               |  |  |  |  |
| EN              | 5 | I                   | Logic-level control input, when it is high, turns power switch on, when it is low, turns power switch off and turns DP and DM into the high impedance state.                                     |  |  |  |  |
| GND             | 1 | G                   | Ground connection.                                                                                                                                                                               |  |  |  |  |
| ILIM_SET        | 2 | I                   | External resistor used to set current-limiting threshold, recommended 16.9 k $\Omega \le R_{ILIM\_SET} \le 750 \text{ k}\Omega$ .                                                                |  |  |  |  |
| IN              | 3 | Р                   | Power supply. Input voltage connected to power switch, connect a ceramic capacitor with a value of 0.1-µF or greater from the IN pin to GND as close to the device as possible.                  |  |  |  |  |
| OUT             | 8 | 0                   | Power-switch output. Connect to VBUS of USB                                                                                                                                                      |  |  |  |  |
| PowerPAD        |   | G                   | Ground connection.                                                                                                                                                                               |  |  |  |  |

(1) G = Ground, I = Input, O = Output, P = Power



Figure 5. Test Circuit for System Operation in Typical Characteristics Section

### TPS2511-Q1 SLUSBK5A-JUNE 2013-REVISED JUNE 2013

8 4.8  $V_{IN}$  = 5 V,  $C_{OUT}$  = 22  $\mu$ F,  $R_{ILIM\_SET}$  = 22.1 k $\Omega$ ,  $R_{L}$  = 2.5  $\Omega$ 4 6 4 3.2 out, en, <u>cs</u> - v 2.4 **4** 2 1.6 0 0.8 -2 0 -4 CS OUT EN lout -0.8 -6 -3m -1m -9m -7m -5m 1m Time - s

#### Figure 6. Turn on Delay and Rise Time With 22-µF Load







Figure 7. Turn off Delay and Fall Time With 22-µF Load



**J** 



ISTRUMENTS

**EXAS** 

www.ti.com

**TYPICAL CHARACTERISTICS** 



TPS2511-Q1 SLUSBK5A-JUNE 2013-REVISED JUNE 2013

**TYPICAL CHARACTERISTICS (continued)** 



SLUSBK5A-JUNE 2013-REVISED JUNE 2013



ÈXAS

STRUMENTS



### DETAILED DESCRIPTION

#### Overview

The following overview references various industry standards. It is always recommended to consult the latest standard to ensure the most recent and accurate information.

Rechargeable portable equipment requires an external power source to charge its batteries. USB ports are convenient locations for charging because of an available 5-V power source. Universally accepted standards are required to ensure host and client-side devices meet the power management requirements. Traditionally, USB host ports following the USB 2.0 Specification must provide at least 500 mA to downstream client-side devices. Because multiple USB devices can be attached to a single USB port through a bus-powered hub, it is the responsibility of the client-side device to negotiate the power allotment from the host to guarantee the total current draw does not exceed 500 mA. The TPS2511-Q1 provides 100 mA of current to each USB device. Each USB device can subsequently request more current, which is granted in steps of 100 mA up 500 mA total.. The host may grant or deny the request based on the available current.

Additionally, the success of the USB technology makes the micro-USB connector a popular choice for wall adapter cables. This allows a portable device to charge from both a wall adapter and USB port with only one connector.

One common difficulty has resulted from this. As USB charging has gained popularity, the 500-mA minimum defined by the USB 2.0 Specification or 900 mA defined in the USB 3.0 Specification, has become insufficient for many handsets, tablets and personal media players (PMP) which have a higher rated charging current. Wall adapters and car chargers can provide much more current than 500 mA or 900 mA to fast charge portable devices. Several new standards have been introduced defining protocol handshaking methods that allow host and client devices to acknowledge and draw additional current beyond the 500 mA (defined in the USB 2.0 Specification) or 900 mA (defined in the USB 3.0 Specification) minimum while using a single micro-USB input connector.

The TPS2511-Q1 supports three of the most common protocols:

- USB Battery Charging Specification, Revision 1.2 (BC1.2)
- Chinese Telecommunications Industry Standard YD/T 1591-2009
- Divider Mode

In these protocols there are three types of charging ports defined to provide different charging current to clientside devices. These charging ports are defined as:

- Standard downstream port (SDP)
- Charging downstream port (CDP)
- Dedicated charging port (DCP)

The BC1.2 Specification defines a charging port as a downstream facing USB port that provides power for charging portable equipment.

Table 1 shows different port operating modes according to the BC1.2 Specification.

| 1 5           |                                   |                                                                 |  |  |  |  |  |  |  |  |  |
|---------------|-----------------------------------|-----------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| PORT TYPE     | SUPPORTS USB 2.0<br>COMMUNICATION | MAXIMUM ALLOWABLE CURRENT<br>DRAWN<br>BY PORTABLE EQUIPMENT (A) |  |  |  |  |  |  |  |  |  |
| SDP (USB 2.0) | Yes                               | 0.5                                                             |  |  |  |  |  |  |  |  |  |
| SDP (USB 3.0) | Yes                               | 0.9                                                             |  |  |  |  |  |  |  |  |  |
| CDP           | Yes                               | 1.5                                                             |  |  |  |  |  |  |  |  |  |
| DCP           | No                                | 1.5                                                             |  |  |  |  |  |  |  |  |  |

#### Table 1. Operating Modes Table

The BC1.2 Specification defines the protocol necessary to allow portable equipment to determine what type of port it is connected to so that it can allot its maximum allowable current drawn. The hand-shaking process is two steps. During step one, the primary detection, the portable equipment outputs a nominal 0.6 V output on its D+ line and reads the voltage input on its D- line. The portable device concludes it is connected to a SDP if the voltage is less than the nominal data detect voltage of 0.3 V. The portable device concludes that it is connected to a Charging Port if the D- voltage is greater than the nominal data detect voltage of 0.3V and less than 0.8 V.

Copyright © 2013, Texas Instruments Incorporated

SLUSBK5A-JUNE 2013-REVISED JUNE 2013



The second step, the secondary detection, is necessary for portable equipment to determine between a CDP and a DCP. The portable device outputs a nominal 0.6 V output on its D- line and reads the voltage input on its D+ line. The portable device concludes it is connected to a CDP if the data line being remains is less than the nominal data detect voltage of 0.3 V. The portable device concludes it is connected to a DCP if the data line being remains is detect voltage of 0.3 V. The portable device concludes it is connected to a DCP if the data line being read is greater than the nominal data detect voltage of 0.3 V.

### **Dedicated Charging Port (DCP)**

A dedicated charging port (DCP) is a downstream port on a device that outputs power through a USB connector, but is not capable of enumerating a downstream device, which generally allows portable devices to fast charge at their maximum rated current. A USB charger is a device with a DCP, such as a wall adapter or car power adapter. A DCP is identified by the electrical characteristics of its data lines. The following DCP identification circuits are usually used to meet the handshaking detections of different portable devices.

#### Short the D+ Line to the D- Line

The USB BC1.2 Specification and the Chinese Telecommunications Industry Standard YD/T 1591-2009 define that the D+ and D– data lines should be shorted together with a maximum series impedance of 200  $\Omega$ . This is shown in Figure 24.



Figure 24. DCP Short Mode

# Divider1 (DCP Applying 2.0 V on D+ Line and 2.7 V on D– Line) or Divider2 (DCP Applying 2.7 V on D+ Line and 2.0 V on D– Line)

There are two charging schemes for divider DCP. They are named after Divider1 and Divider2 DCPs that are shown in Figure 25 and Figure 26. The Divider1 charging scheme is used for 5-W adapters, Divider1 applies 2.0 V to the D+ line and 2.7 V to the D- data line. The Divider2 charging scheme is used for 10-W adapters and applies 2.7 V on the D+ line and 2.0 V is applied on the D- line.





#### Applying 1.2 V to the D+ Line and 1.2 V to the D- Line

As shown in Figure 27, some tablet USB chargers require 1.2 V on the shorted data lines of the USB connector. The maximum resistance between the D+ line and the D- line is 200  $\Omega$ .



Figure 27. DCP Applying 1.2 V to the D+ Line and 1.2 V to the D– Line

The TPS2511-Q1 is a combination of a current-limiting USB power switch and an USB DCP identification controller. Applications include vehicle power charger, wall adapters with USB DCP and other USB chargers. The TPS2511-Q1 DCP controller has the auto-detect feature that monitors the D+ and D– line voltages of the USB connector, providing the correct electrical characteristics on the DP and DM pins for the correct detections of compliant portable devices to fast charge. These portable devices include smart phones, 5-V tablets and personal media players.

The TPS2511-Q1 power-distribution switch is intended for applications where heavy capacitive loads and shortcircuits are likely to be encountered, incorporating a 70-m $\Omega$ , N-channel MOSFET in a single package. This device provides hiccup mode when in current limit and OUT voltage is less than 3.8 V (typ) or an over temperature protection occurs under an overload condition. Hiccup mode operation can reduce the output shortcircuit current down to several milliamperes. The TPS2511-Q1 provides a logic-level enable EN pin to control the device turn-on and tuen-off and an open drain output  $\overline{CS}$  for compensating V<sub>BUS</sub> to account for cable I × R voltage loss.

#### DCP Auto-Detect

The TPS2511-Q1 integrates an *auto-detect* feature to support divider mode, short mode and 1.2 V / 1.2 V mode. If a divider device is attached, 2.7 V is applied to the DP pin and 2.0 V is applied to the DM pin. If a BC1.2-compliant device is attached, the TPS2511-Q1 automatically switches into short mode. If a device compliant with the 1.2 V / 1.2 V charging scheme is attached, 1.2 V is applied on both the DP pin and the DM pin. The functional diagram of DCP auto-detect feature is shown in Figure 28.

TPS2511-Q1 SLUSBK5A – JUNE 2013 – REVISED JUNE 2013



Figure 28. TPS2511-Q1 DCP Auto-Detect Functional Diagram

### **Overcurrent Protection**

During an overload condition, the TPS2511-Q1 maintains a constant output current and reduces the output voltage accordingly. If the output voltage falls below 3.8 V for 16 ms, the TPS2511-Q1 turns off the output for a period of 12 seconds as shown in Figure 29. This operation is referred to as hiccup mode. The device stays in hiccup mode (power cycling) until the overload condition is removed. Therefore the average output current is significantly reduced to greatly improve the thermal stress of the device while the OUT pin is shorted.



Figure 29. OUT Pin Short-Circuit Current in Hiccup Mode

Two possible overload conditions can occur. In the first condition, the output has been shorted before the device is enabled or before the voltage of IN has been applied. The TPS2511-Q1 senses the short and immediately switches into hiccup mode of constant-current limiting. In the second condition, a short or an overload occurs while the device is enabled. At the instant the overload occurs, high currents may flow for several microseconds before the current-limit circuit can react. The device operates in constant-current mode for a period of 16 ms after the current-limit circuit has responded, then switches into hiccup mode (power cycling).

**EXAS** 

NSTRUMENTS

www.ti.com



(1)

#### www.ti.com

#### **Current-Limit Threshold**

The TPS2511-Q1 has a current-limiting threshold that is externally programmed with a resistor. Equation 1 and Figure 30 help determine the typical current-limit threshold:

$$I_{OS\_TYP} = \frac{51228}{R_{ILIM}}$$

where

- $I_{OS\_TYP}$  is in mA and  $R_{ILIM}$  is in  $k\Omega$
- $I_{OS_TYP}$  has a better accuracy if  $R_{ILIM}$  is less than 210 k $\Omega$



Figure 30. Typical Current Limit vs Programming Resistor

### Current Sensing Report (CS)

The  $\overline{CS}$  open-drain output is asserted immediately when the OUT pin current is more than about half of the current limit set by a resistor on ILIM\_SET pin. Built-in hysteresis improves the ability to resist current noise on the OUT pin. The  $\overline{CS}$  output is active low. The recommended operating sink current is less than 2 mA and maximum sink current is 10 mA.

#### Undervoltage Lockout (UVLO) and Enable (EN)

The undervoltage lockout (UVLO) circuit disables the power switch and other functional circuits until the input voltage reaches the UVLO turn-on threshold. Built-in hysteresis prevents unwanted oscillations on the output due to input voltage drop from large current surges.

The logic input of the EN pin disables all of the internal circuitry while maintaining the power switch off. A logichigh input on the EN pin enables the driver, control circuits, and power switch. The EN input voltage is compatible with both TTL and CMOS logic levels.

SLUSBK5A-JUNE 2013-REVISED JUNE 2013



www.ti.com

### Soft-Start, Reverse Blocking and Discharge Output

The power MOSFET driver incorporates circuitry that controls the rise and fall times of the output voltage to limit large current and voltage surges on the input supply, and provides built-in soft-start functionality. The TPS2511-Q1 power switch blocks current from the OUT pin to the IN pin when turned off by the UVLO or disabled. The TPS2511-Q1 includes an output discharge function. A 500- $\Omega$  (typ.) discharge resistor dissipates stored charge and leakage current on the OUT pin when the device is in UVLO or disabled. However as this circuit is biased from the IN pin, the output discharge is not active when the input approaches 0 V.

### **Thermal Sense**

The TPS2511-Q1 provides thermal protection from two independent thermal sensing circuits that monitor the operating temperature of the power distribution switch and turn off for 12 seconds (typ) if the temperature exceeds recommended operating conditions. The device operates in constant-current mode during an overcurrent condition and OUT pin voltage is above 3.8 V (typ), which has a relatively large voltage drop across power switch. The power dissipation in the package is proportional to the voltage drop across the power switch, so the junction temperature rises during the over-current condition. The first thermal sensor turns off the power switch when the die temperature exceeds 135°C and the device is within the current limit. The second thermal sensor turns off the power switch when the die temperature exceeds 155°C regardless of whether the power switch is in current limit. Hysteresis is built into both thermal sensors, and the switch turns on after the device has cooled approximately 10°C. The switch continues to cycle off and on until the fault is removed.



#### **APPLICATION INFORMATION**

#### **Programming the Current Limit Threshold**

The user-programmable R<sub>ILIM</sub> resistor on the ILIMIT\_SET pin sets the current limit. The TPS2511-Q1 uses an internal regulation loop to provide a regulated voltage on the ILIM\_SET pin. The current-limiting threshold is proportional to the current sourced out of the ILIM\_SET pin. The recommended 1% resistor range for R<sub>ILIM</sub> is between 16.9 k $\Omega$  and 750 k $\Omega$  to ensure stability of the internal regulation loop, although not exceeding 210 k $\Omega$  results in a better accuracy. Many applications require that the minimum current limit remain above a certain current level or that the maximum current limit remain below a certain current level, so it is important to consider the tolerance of the overcurrent threshold when selecting a value for R<sub>ILIM</sub>. The Equation 2 and Equation 3 calculate the resulting overcurrent thresholds for a given external resistor value (R<sub>ILIM</sub>). The traces routing the R<sub>ILIM</sub> resistor to the TPS2511-Q1 should be as short as possible to reduce parasitic effects on the current limit accuracy. The equations and the graph below can be used to estimate the minimum and maximum variation of the current limit threshold for a predefined resistor value. This variation disregards the inaccuracy of the resistor itself.

$$I_{OS\_MIN} = \frac{51228}{R_{ILIM}^{1.030}}$$

where

- $I_{OS_{MIN}}$  is in mA
- $R_{ILIM}$  is in  $k\Omega$

$$I_{OS}MAX = \frac{51228}{R_{ILIM}^{0.967}}$$

where

- I<sub>OS MAX</sub> is in mA
- R<sub>II IM</sub> is in kΩ







Figure 32. Current Limit Threshold vs Current Limit Resistance

(2)



SLUSBK5A-JUNE 2013-REVISED JUNE 2013



(7)

#### **Current Limit Setpoint Example**

In the following example, choose the ILIM\_SET resistor to ensure that TPS2511-Q1 does not trip off under worst case conditions of current limit and resistor tolerance (assume 1% resistor tolerance). For this example,  $I_{OS_{MIN}} = 2100 \text{ mA}$ .

$$I_{\text{OS}}_{\text{MIN}} = \frac{51228}{\mathsf{R}_{\text{ILIM}}^{1.03}} = 2100 \text{ mA}$$

$$(51228) \frac{1}{1.03} = (51228) \frac{1}{1.03}$$

$$(4)$$

$$\mathsf{R}_{\mathsf{ILIM}} = \left(\frac{51228}{\mathsf{I}_{\mathsf{OS}}\_\mathsf{MIN}}\right)^{1.03} = \left(\frac{51228}{2100}\right)^{1.03} = 22.227 \,\mathrm{k\Omega}$$
(5)

Including resistor tolerance, target nominal resistance value:

$$\mathsf{R}_{\mathsf{ILIM}} = \frac{22.227 \,\mathrm{k}\Omega}{1.01 \,\mathrm{k}\Omega} = 22.007 \,\mathrm{k}\Omega \tag{6}$$

Choose:

 $R_{ILIM} = 22.0 \text{ k}\Omega$ 

#### **V**<sub>BUS</sub> Voltage Drop Compensation

Figure 33 shows a USB charging design using the TPS2511-Q1. In general V<sub>BUS</sub> has some voltage loss due to USB cable resistance and TPS2511-Q1 power switch on-state resistance. The sum of voltage loss is likely several hundred millivolts from  $5V_{OUT}$  to  $V_{PD_{\_IN}}$  that is the input voltage of PD while the high charging current charges the PD. For example, in Figure 34, assuming that the loss resistance is 170 m $\Omega$  (includes 100 m $\Omega$  of USB cable resistance and 70 m $\Omega$  of power switch resistance) and  $5V_{OUT}$  is 5.0 V, the input voltage of PD ( $V_{PD_{\_IN}}$ ) is about 4.66 V at 2.0 A. (see Figure 34)

The charging current of most portable devices is less than their maximum charging current while  $V_{PD_{-IN}}$  is less than the certain voltage value. Furthermore actual charging current of PD decreases with input voltage falling. Therefore, a portable devices cannot accomplish a fast charge with its maximum charging rated current if  $V_{BUS}$  voltage drop across the power path is not compensated at the high charging current. The TPS2511-Q1 provides CS pin to report the high charging current for USB chargers to increase the 5V<sub>OUT</sub> voltage. This is shown by the solid lines of Figure 34.



Figure 33. TPS2511-Q1 Charging System Schematic Diagram





Figure 34. TPS2511-Q1 CS Function

Equation 8 through Equation 11 refer to Figure 33.

The power supply output voltage is calculated in Equation 8.

$$5V_{OUT} = \frac{(R_1 + R_2 + R_3) \times V_{FB}}{R_3}$$
(8)

 $5V_{OUT}$  and  $V_{FB}$  are known. If  $R_3$  is given and  $R_1$  is fixed,  $R_2$  can be calculated. The  $5V_{OUT}$  voltage change with compensation is shown in Equation 9 and Equation 10.

$$\Delta V = \frac{(R_2 + R_3) \times R_1 \times V_{FB}}{R_3 \times R_4}$$

$$\Delta V = \left(\frac{5V_{OUT}}{V_{FB}} - \frac{R_1}{R_3}\right) \frac{R_1 \times V_{FB}}{R_4}$$
(9)
(10)

If  $R_1$  is less than  $R_3$ , then Equation 10 can be simplified as Equation 11.

$$\Delta V \approx \frac{5V_{OUT} \times R_1}{R_4}$$
(11)

#### Divide Mode Selection of 5-W and 10-W USB Chargers

The TPS2511-Q1 provides two types of connections between the DP pin and the DM pin and between the D+ data line and the D– data line of the USB connector for a 5-W USB charger and a 10-W USB charger with a single USB port. For a 5-W USB charger, the DP pin is connectd to the D– line and the DM pin is connected to the D+ line. This is shown in Figure 37 and Figure 38. It is necessary to apply DP and DM to D+ and D– of USB connector for 10-W USB chargers. See Figure 35 and Figure 36. Table 2. shows different charging schemes for both 5-W and 10-W USB charger solutions

#### Table 2. Charging Schemes for 5-W and 10-W USB Chargers

|                  | 00                          |                               |           |  |  |  |  |  |
|------------------|-----------------------------|-------------------------------|-----------|--|--|--|--|--|
| USB CHARGER TYPE | CONTAINING CHARGING SCHEMES |                               |           |  |  |  |  |  |
| 5-W              | Divider1                    | 1.2 V on both D+ and D– Lines | BC1.2 DCP |  |  |  |  |  |
| 10-W             | Divider2                    | 1.2 V on both D+ and D– Lines | BC1.2 DCP |  |  |  |  |  |

SLUSBK5A-JUNE 2013-REVISED JUNE 2013

www.ti.com

UDG-13103

TPS2511-Q1 5.0 V V<sub>BUS</sub> TPS2511-Q1 Power 3 IN OUT 8 5.0 V Supply V<sub>BUS</sub> Connector Power 3 IN OUT 8 D-Supply 5 EN 7 DM USB Connector D-5 EN DM 7 D+  $\overline{cs}$ DP 4 6 USB D+ 4 CS DP 6 GND ILIM SET 2 GND 1 GND 2 ILIM\_SET GND 1 PAD RILIM PAD ≶ RILIM UDG-13102





Figure 37. 5-W USB Charger Application with Power Switch

Figure 36. 10-W USB Charger Application without Power Switch



Figure 38. 5-W USB Charger Application without Power Switch

#### **Layout Guidelines**

- TPS2511-Q1 placement. Place the TPS2511-Q1 near the USB output connector and at lest 22-µF OUT pin filter capacitor. Connect the exposed Power PAD to the GND pin and to the system ground plane using a via array.
- **IN pin bypass capacitance.** Place the 0.1-µF bypass capacitor near the IN pin and make the connection using a low-inductance trace.
- ILIM\_SET pin connection. Current limit set point accuracy can be compromised by stray leakage from a higher voltage source to the ILIM\_SET pin. Ensure that there is adequate spacing between IN pin copper/trace and ILIM\_SET pin trace to prevent contaminant buildup during the PCB assembly process. The traces routing the R<sub>ILIM</sub> resistor to the device should be as short as possible to reduce parasitic effects on the current-limit accuracy.



10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS2511QDGNQ1    | ACTIVE        | HVSSOP       | DGN                | 8    | 80             | RoHS & Green    | NIPDAUAG                             | Level-2-260C-1 YEAR  | -40 to 125   | 2511Q                   | Samples |
| TPS2511QDGNRQ1   | ACTIVE        | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green    | NIPDAUAG                             | Level-2-260C-1 YEAR  | -40 to 125   | 2511Q                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF TPS2511-Q1 :

Catalog: TPS2511

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

## PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nor | ninal |
|-------------------------|-------|
|-------------------------|-------|

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS2511QDGNRQ1 | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS2511QDGNRQ1 | HVSSOP       | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |



5-Jan-2022

### TUBE



#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS2511QDGNQ1 | DGN          | HVSSOP       | 8    | 80  | 330    | 6.55   | 500    | 2.88   |

## **DGN 8**

## **GENERIC PACKAGE VIEW**

## PowerPAD VSSOP - 1.1 mm max height

3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## **PACKAGE OUTLINE**

# **DGN0008E**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



# **DGN0008E**

# **EXAMPLE BOARD LAYOUT**

# PowerPAD VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.

9. Size of metal pad may vary due to creepage requirement.



## **DGN0008E**

## **EXAMPLE STENCIL DESIGN**

## PowerPAD VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated