

## **FEATURES AND BENEFITS DESCRIPTION**

- AEC-Q100 qualified
- Wide input voltage range of 4.5 to 36 V
- Operates down to 3.9 V ( $V_{IN}$  falling) for idle stop, and up to 40 V for load dump
- Integrated boost converter with DMOS switch and OVP protection up to 39 V
- 10 fully integrated LED current sinks, with individually programmable current up to 60 mA per channel
- I<sup>2</sup>C<sup>™</sup> interface for programming LED current, PWM dimming, and various protection thresholds per channel
- Ability to drive multiple loads from a single IC
- Extensive PWM dimming (up to 10,000:1 at 100 Hz), individually programmable for each channel
- Extensive diagnostics and fault reporting

*Continued on the next page…*

## **PACKAGE:**



The A8517 is a programmable multi-output LED driver, which can be used for a variety of LED driver applications. It integrates a current-mode boost converter with internal power switch and 10 current sinks. The IC operates from 4.5 to 36 V, and is able to withstand up to 40 V load-dump conditions encountered in automotive systems.

The I2C interface allows the user to set the LED currents individually, up to 60 mA per LED channel. Adjacent channels may be combined to drive higher-current LED strings. The PWM dimming duty cycle is independently controlled for each LED channel, and each channel can be enabled/disabled independently if needed.

This flexibility makes the A8517 a single solution for a wide range of LED applications, in some cases offering the ability to replace two or more LED driver ICs with a single device.

*Continued on the next page…*

## **APPLICATIONS:**

Automotive:

- **Infotainment**
- Cluster
- Center-stack lighting
- Head-up display (HUD)
- Daytime running lights (DRL)



**Typical Application Drawing**

## **Wide Input Voltage, Fault Tolerant, Independently Controlled A8517 22 The End of the United State Input voltage, Fault Tolerarit, independently Controlled A8517 <b>22**

#### **FEATURES AND BENEFITS (continued)**

- Thermal warning and derating of LED current at higher temperatures
- Buffered PWM dimming control for all channels to facilitate localized dimming applications
- Polyphase PWM dimming: LED currents staggered to reduce light flickering and input ripple current
- Synchronize boost switching frequency: 400 kHz to 2.3 MHz to allow operation below or above the AM band
- Programmable frequency dithering to reduce EMI
- Typical LED current accuracy of 0.7%, and LED-to-LED matching accuracy of 0.8%
- Protection Features
	- □ Open/shorted LED pin detection
	- □ Programmable LED string short detection
	- □ Open/shorted external components (including boost inductor, Schottky diode, FSET resistor and so forth)
	- □ Input overcurrent protection against output to GND short
- □ Cycle-by-cycle switch current limit
- □ Overtemperature, and output overvoltage and undervoltage protection

#### **DESCRIPTION (continued)**

The control loop is optimized to achieve very high dimming ratios using only PWM control, to react smoothly to supply voltage transients and step changes, and to eliminate night flash in display backlight applications when starting up at very low PWM duty cycle.

The A8517 detects and protects against a wide variety of fault conditions, and two-way communication allows fault status to be reported. It provides protection against output short and overvoltage, open or shorted diode, open or shorted LED pin, shorted boost switch or inductor, and IC overtemperature. A dual cycle-by-cycle current limit protects the internal switch against switch overcurrent. If required, the IC can drive an external PFET as an input-disconnect switch that is triggered by integrated current sense.

#### **SELECTION GUIDE**



[1] Contact Allegro™ for additional packing options.

#### **Table of Contents**





## **SPECIFICATIONS**

#### **ABSOLUTE MAXIMUM RATINGS [1]**



[1] Operation at levels beyond the ratings listed in this table may cause permanent damage to the device. The Absolute Maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to Absolute Maximum-rated conditions for extended periods may affect device reliability.

#### **THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information**



[2] Additional thermal information available on the Allegro website.





**Functional Block Diagram**



## **PINOUT DIAGRAM AND TERMINAL LIST TABLE**



#### **Package LP, 28-Pin TSSOP Pinout Diagram**

#### **Terminal List Table**





**ELECTRICAL CHARACTERISTICS [1]: Valid at VIN = 16 V , TA = 25°C, EN = VEN(H) , indicates speci昀椀cations valid across**  the full operating temperature range with T<sub>A</sub> = T<sub>J</sub> = –40°C to 125°C and with typical specifications at T<sub>A</sub> = 25°C; unless oth**erwise speci昀椀ed**



*Continued on the next page…*



#### ELECTRICAL CHARACTERISTICS <sup>[1]</sup> (continued): Valid at V<sub>IN</sub> = 16 V , T<sub>A</sub> = 25℃, EN = V<sub>EN(H)</sub>, ● indicates specifications valid across the full operating temperature range with T<sub>A</sub> = T」= –40°C to 125°C and with typical specifications at T<sub>A</sub> = 25°C; unless otherwise specified



*Continued on the next page…*



ELECTRICAL CHARACTERISTICS <sup>[1]</sup> (continued): Valid at V<sub>IN</sub> = 16 V , T<sub>A</sub> = 25℃, EN = V<sub>EN(H)</sub>, ● indicates specifications valid across the full operating temperature range with T<sub>A</sub> = T」= –40°C to 125°C and with typical specifications at T<sub>A</sub> = 25°C; **unless otherwise specified** 



[1] For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

[2] Ensured by design and characterization, not production tested.





## **CHARACTERISTIC PERFORMANCE**









LED strings = 10 parallel, 60 mA each  $LEDs = 7$  series each string LED V<sub>REG</sub> = 0.85 V<br>V<sub>IN</sub> = 12 V  $V<sub>OUT</sub>$  hysteresis = 0.45 V Dimming PWM duty cycle  $= 2\%$  at 200 Hz Polyphase mode = on (each on at assigned time slot)

C1 (Yellow) =  $V_{OUT}$  (5 V/div)<br>C4 (Green) =  $I_{LED}$  (200 mA/div)<br>Time scale = 1 ms/div

#### A8517 evaluation PCB:

 $L_1 = 10 \mu H$ ,  $C_{OUT5} = 68 \mu F / 50 V$  polymer electrolytic, C<sub>OUT4</sub> = 2.2 μF/<br>50 V 1206 ceramic, R<sub>Z</sub> = 10 kΩ, C<sub>Z</sub> = 5.6 nF, C<sub>P</sub> = 120 pF

**Transient Response to Step-Change In PWM Duty Cycle ( 2% to 0.02%)**



#### Test conditions:

LED strings = 10 parallel, 60 mA each  $LEDs = 7$  series each string  $V_{IN} = 12 V$ Dimming PWM duty cycle = change from 2% to 0.02% at 200 Hz (PWM on-time change from  $100 \mu s$  to  $1 \mu s$ ) Polyphase mode = on

#### Scope traces:

C1 (Yellow) =  $V_{OUT}$  (5 V/div)<br>C3 (Blue) = I<sup>2</sup>C clock (5 V/div)  $C4$  (Green) =  $I_{LED}$  (20 mA/div)<br>Time scale = 10 ms/div

#### A8517 evaluation PCB:

 $L_1$  = 10  $\mu$ H, C<sub>OUT5</sub> = 68  $\mu$ F / 50 V polymer electrolytic,  $C_{\text{OUT4}} = 2.2 \mu\text{F}$ 50 V 1206 ceramic,  $R_Z = 10$  kΩ,  $C_Z = 5.6$ nF,  $C_p = 120$  pF



#### Test conditions:

LED strings = 10 parallel, 60 mA each LEDs = 7 series each string  $V_{IN}$  = 12 V Dimming PWM duty cycle = 2% at 200 Hz<br>Polyphase mode = off (all simultaneously on)

#### Scope traces:

C1 (Yellow) =  $V_{OUT}$  (5 V/div)<br>C4 (Green) =  $I_{LED}$  (200 mA/div)  $Time scale = 1$  ms/div

A8517 evaluation PCB:

 $L_1 = 10 \mu H$ ,  $C_{OUT5} = 68 \mu F / 50 V$  polymer electrolytic, C<sub>OUT4</sub> = 2.2 μF/<br>50 V 1206 ceramic, R<sub>Z</sub> = 10 kΩ, C<sub>Z</sub> = 5.6 nF, C<sub>P</sub> = 120 pF



**Transient Response to Step-Change**

#### Test conditions:

LED strings = 10 parallel, 60 mA each<br>LEDs = 7 series each string series each string  $\rm V_{IN}$  = 12 V Dimming PWM duty cycle = change from 0.02% to 2% at 200 Hz (PWM on-time change from 1  $\mu$ s to 100  $\mu$ s) Polyphase mode = on

#### Scope traces:

C1 (Yellow) =  $V_{OUT}$  (5 V/div)<br>C3 (Blue) = I<sup>2</sup>C clock (5 V/div) C4 (Green) =  $I_{LED}$  (20 mA/div)<br>Time scale = 10 ms/div

#### A8517 evaluation PCB:

 $L_1 = 10 \mu H$ ,  $C_{OUT5} = 68 \mu F / 50 V$  polymer electrolytic,  $C_{\text{OUTI4}} = 2.2 \mu\text{F}$ 50 V 1206 ceramic,  $R_Z = 10$  kΩ,  $C_Z = 5.6$ nF,  $C_P$  = 120 pF





LED strings = 10 parallel, 60 mA each LEDs = 7 series each string  $V_{IN}$  = change from 16 V to 8 V Dimming PWM duty cycle  $= 0.02\%$  at 200 Hz

C1 (Yellow) =  $V_{OUT}$  (5 V/div)<br>C3 (Blue) =  $V_{IN}$  (5 V/div)  $C4$  (Green) =  $I_{LED}$  (20 mA/div)<br>Time scale = 10 ms/div

#### A8517 evaluation PCB:

 $L_1 = 10 \mu H$ ,  $C_{\text{OUT5}} = 68 \mu F / 50 \text{ V polymer}$ electrolytic, C<sub>OUT4</sub> = 2.2 μF/<br>50 V 1206 ceramic, R<sub>Z</sub> = 10 kΩ, C<sub>Z</sub> = 5.6 nF,  $C_p = 120$  pF



#### Test conditions:

LED strings = 10 parallel, 60 mA each  $LEDs = 7$  series each string  $V_{IN}$  = change from 8 V to 16 V Dimming PWM duty cycle  $= 0.02\%$  at 200 Hz

#### Scope traces:

C1 (Yellow) =  $V_{OUT}$  (5 V/div)<br>C3 (Blue) =  $V_{IN}$  (5 V/div) C4 (Green) =  $I_{LED}$  (20 mA/div)<br>Time scale = 10 ms/div

A8517 evaluation PCB:

 $\rm L_1$  = 10  $\rm \mu H,$   $\rm C_{OUT5}$  = 68  $\rm \mu F/50$  V polymer electrolytic, C<sub>OUT4</sub> = 2.2 μF/<br>50 V 1206 ceramic, R<sub>Z</sub> = 10 kΩ, C<sub>Z</sub> = 5.6 nF,  $C_P$  = 120 pF

#### **Transient Response to Step-Change** In  $V_{IN}$  (16 V to 8 V) PWM Duty Cycle 100%



#### Test conditions:

LED strings = 10 parallel, 45 mA each LEDs = 7 series each string<br> $V_{IN}$  = change from 16 V to 8 V  $Dim{Dimming}$  PWM duty cycle =  $100\%$ 

#### Scope traces:

C1 (Yellow) = V<sub>OUT</sub> (5 V/div)<br>C3 (Blue) = V<sub>IN</sub> (5 V/div)<br>C4 (Green) = I<sub>LED</sub> (20 mA/div) Time scale =  $10$  ms/div

#### A8517 evaluation PCB:

 $L_1 = 10 \mu H$ ,  $C_{OUT5} = 68 \mu F / 50 V$  polymer electrolytic, C<sub>OUT4</sub> = 2.2 μF/<br>50 V 1206 ceramic, R<sub>Z</sub> = 10 kΩ, C<sub>Z</sub> = 5.6 nF,  $C_p = 120$  pF

#### **Transient Response to Step-Change** In  $V_{IN}$  (8 V to 16 V) PWM Duty Cycle 100%



#### Test conditions:

LED strings = 10 parallel, 45 mA each LEDs = 7 series each string  $V_{IN}$  = change from 8 V to 16 V  $Dim{Dimming PWM}$  duty cycle =  $100\%$ 

#### Scope traces:

 $C1$  (Yellow) =  $V_{OUT}$  (5 V/div) C3 (Blue) =  $V_{IN}$  (5 V/div)<br>C4 (Green) =  $I_{LED}$  (20 mA/div) Time scale =  $10$  ms/div

#### A8517 evaluation PCB:

 $L_1 = 10 \mu H$ ,  $C_{\text{OUT5}} = 68 \mu F / 50 \text{ V polymer}$ electrolytic, C<sub>OUT4</sub> = 2.2 μF/<br>50 V 1206 ceramic, R<sub>Z</sub> = 10 kΩ, C<sub>Z</sub> = 5.6 nF, C<sub>P</sub> = 120 pF





Test conditions:

LED strings = 10 parallel, 60 mA each  $LEDs = 7$  series each string LED V<sub>REG</sub> = 0.85 V<br>V<sub>IN</sub> = 12 V  $V_{\text{OUT}}$  hysteresis = 0.45 V<br>Dimming PWM duty cycle = 20% Polyphase mode = on

#### Scope traces:

C1 (Yellow) =  $V_{OUT}$  (500 mV, AC/div) C2 (Red) =  $V_{SW}$  (10 V/div)<br>C4 (Green) =  $I_L$  (inductor current)(200 mA/ div) Time scale = 200 ns/div

A8517 evaluation PCB:

 $L_1 = 10 \mu H$ ,  $C_{\text{OUT5}} = 68 \mu F / 50 \text{ V polymer}$ electrolytic, C<sub>OUT4</sub> = 2.2 μF/<br>50 V 1206 ceramic, R<sub>Z</sub> = 10 kΩ, C<sub>Z</sub> = 5.6 nF, C<sub>P</sub> = 120 pF



LED strings = 10 parallel LEDs = 7 series each string f<sub>SW</sub> = 2 MHz<br>Dimming PWM duty cycle = 100% Polyphase mode = on

 $L_1$  = 10  $\mu$ H, C<sub>OUT5</sub> = 68  $\mu$ F/50 V polymer electrolytic, C<sub>OUT4</sub> = 2.2 μF/<br>50 V 1206 ceramic, R<sub>Z</sub> = 10 kΩ, C<sub>Z</sub> = 5.6 nF, C<sub>P</sub> = 120 pF

#### **Temperature Rise versus V<sub>IN</sub> 8 series LEDs in 10 parallel strings**



LED strings = 10 parallel LEDs = 8 series each string  $f_{SW} = 2 \text{ MHz}$ <br>Dimming PWM duty cycle =  $100\%$ Polyphase mode = on

Test conditions:

A8517 evaluation PCB:

 $L_1$  = 10  $\mu$ H, C<sub>OUT5</sub> = 68  $\mu$ F/50 V polymer electrolytic, C<sub>OUT4</sub> = 2.2 μF/<br>50 V 1206 ceramic, R<sub>Z</sub> = 10 kΩ, C<sub>Z</sub> = 5.6 nF, C<sub>P</sub> = 120 pF



## **FAULT HANDLING**

### **Input Overcurrent Protection**

**Case 1. Normal startup when using input disconnect switch**



**Case 2. Output-to-GND short fault occurred before startup**



#### **Case 3. Output-to-GND short occurred during normal operation**



#### **Test conditions:**

Q1 = AO4421 C<sub>GS</sub> = 10 nF<br>V<sub>IN</sub> = 12 V  $R_{\text{SENSE}}^{\text{IN}}$  = 18 m $\Omega$ 

GATE is being slowly pulled down (from  $V_{IN}$  to  $V_{IN}$  – 6.8 V) to control the inrush current.

#### **Scope traces:**

C1 (Yellow) =  $V_{IN}$  (2 V/div) C2 (Red) = V<sub>GATE</sub> (2 V/div)<br>C3 (Blue) = V<sub>OUT</sub> (5 V/div)  $C4$  (Green) =  $I_{IN}$  (1 A/div) Time scale =  $200$   $\mu$ s/div

#### **Test conditions:**

 $Q1 = AO4421$ C<sub>GS</sub> = 10 nF<br>V<sub>IN</sub> = 12 V  $R_{\text{SENSE}} = 18 \text{ m}\Omega$ 

Startup into a VOUT-to-GND short. GATE is pulled high as soon as the input current > 5.8 A, in order to turn off the input disconnect switch.

#### **Scope traces:**

C1 (Yellow) = V<sub>IN</sub> (2 V/div)<br>C2 (Red) = V<sub>GATE</sub> (2 V/div)<br>C3 (Blue) = V<sub>OUT</sub> (5 V/div)<br>C4 (Green) = I<sub>IN</sub> (1 A/div)<br>Time scale = 50 µs/div

#### **Test conditions:**

Q1 = AO4421 C<sub>GS</sub> = 10 nF<br>V<sub>IN</sub> = 12 V  $R_{\text{SENSE}} = 18 \text{ m}\Omega$ 

Output shorted to GND during normal operation, causing a huge inrush current. GATE is pulled high, in order to turn off the input disconnect switch and prevent damage to the power supply.

#### **Scope traces:**

C1 (Yellow) =  $V_{IN}$  (2 V/div) C2 (Red) = V<sub>GATE</sub> (2 V/div)<br>C3 (Blue) = V<sub>OUT</sub> (5 V/div)<br>C4 (Green) = I<sub>IN</sub> (5 A/div) Time scale =  $10 \mu s$ /div



## **Switch Overcurrent Protection**



#### **Test conditions:**

LED strings = 10 parallel, 60 mA each LEDs = 7 series each string f<sub>SW</sub> = 1 MHz<br>V<sub>IN</sub> = 6.5 V

V<sub>IN</sub> intentionally lowered to the point where SW cycle-by-cycle current limit is tripped.<br>SW operating at maximum on-time initially. Inductor current ramps up and trips cycle-by-cycle current limit (≈ 4.2 A). Present on-time is truncated immediately. Next switching cycle starts normally.

#### **Scope traces:**

C2 (Red) = V<sub>SW</sub> (10 V/div)<br>C4 (Green) = I<sub>L</sub> (1 A/div) Time scale =  $500$  ns/div

## **LED String Open Fault Detection**



#### **Test conditions:**

LED strings = 10 parallel, 60 mA each LEDs = 7 series each string  $f_{SW} = 2 MHz$  $V_{IN} = 12 V$ 

One LED string is disconnected during normal operation. After output trips OVP, the offending LED string is removed from regulation, while other strings continue to function correctly.

#### **Scope traces:**

 $C1$  (Yellow) =  $V<sub>FLAG</sub>$  (5 V/div) C2 (Red) = V<sub>SW</sub> (10 V/div)<br>C3 (Blue) = V<sub>OUT</sub> (5 V/div)<br>C4 (Green) = I<sub>LED</sub> (100 mA/div)<br>Time scale = 200 µs/div



## **Protection Against Open/Missing BOOST Diode**

**Case 1. BOOST diode becomes open during normal operation**



#### **Test conditions:**

BOOST diode becomes open during normal operation. Energy stored in inductor causes a high voltage across SW. SW DMOS conducts at V<sub>SW</sub> > 75 V to discharge the energy safely. IC shuts<br>off after detecting an overvoltage condition at the SW pin.

#### **Scope traces:**

 $C2$  (Red) =  $V_{SW}$  (20 V/div) C3 (Blue) = V<sub>FLAG</sub> (2 V/div)<br>Time scale = 500 ns/div

#### **Case 2. BOOST diode missing during startup**



#### **Test conditions:**

BOOST diode is missing during startup. Energy stored in inductor gradually builds up, causing higher and higher voltage across the SW pin. Eventually the IC shuts off after detecting an<br>overvoltage fault at the SW pin (V<sub>SW</sub> > 50 V).

#### **Scope traces:**

 $C2$  (Red) =  $V_{SW}$  (20 V/div) C3 (Blue) = V<sub>FLAG</sub> (2 V/div)<br>Time scale = 200 ns/div



## **FUNCTIONAL DESCRIPTION**

The A8517 is an I2C programmable, multi-channel LED driver for automotive lighting applications. It incorporates a currentmode boost controller with internal DMOS boost switch, and 10 integrated current sinks to regulate currents up to 10 LED strings. Each LED string can be independently enabled or disabled, with its own LED current and PWM duty cycle programmed through I 2C registers.

## **Enabling the IC**

The IC turns on when a logic high signal,  $V_{EN(H)}$ , is applied on the EN pin, and the input voltage present on the VIN pin is greater than the UVLO threshold,  $V_{\text{INUV(ON)}}$ . The EN pin is rated for 40 V, so it can be tied directly to  $V_{IN}$  for certain applications (see Application Information section). In addition, if the FSET/SYNC pin is pulled low, the IC does not power up.

The A8517 performs a detailed startup sequence, flow chart and timing diagram are shown in Figures 4a to 4c. Before the LEDs are enabled, the device goes through a system check to determine if there are any possible fault conditions that might prevent the system from functioning correctly. Once the LEDs pass the "LED short during start up" test the  $\overline{\text{FLAG}}$  pin will be pulled low for a short period of time. If no subsequent faults are detected during this startup sequence, the IC pulls down the GPO2 pin to signal to the system controller that the A8517 is ready to receive I2C commands.

The system controller programs the A8517 internal registers through I2C Write commands, in order to configure individual LED strings before they can be turned on. On initial startup I<sup>2</sup>C should first send a clear command to bit 2 of register bank number 56 , this ensures that an erroneous fault does not prevent the LEDs turning on. This command is only required on power up and/or enable (via EN pin) of the A8517. I<sup>2</sup>C can now communicate regularly with the A8517. Ensure I2C only enables populated LED's. If v tries to enable unpopulated LED strings an illegal action is declared and no LEDs will turn on.

In the event of a genuine fault during start up, the  $\overline{\text{FLAG}}$  pin is pulled low, and the system controller can issue I2C Read commands to investigate the status of fault registers. In this instance I 2C should not clear bit 2 of register bank number 56.

The device enters into shutdown mode when the EN pin is pulled low,  $V_{EN(L)}$ .

#### **Frequency Selection and Synchronization**

The internally-generated switching frequency of the boost converter,  $f_{SW}$ , is set by the resistor  $R_{FSET}$ , connected from the FSET/SYNC pin to GND. The frequency can be set in the range from 400 kHz to 2.3 MHz. The switching frequency is determined according to the following equation:

$$
f_{SW} (MHz) = 19.9 / R_{FSET} (k\Omega) + 0.01
$$
 (1)

Figure 1 illustrates how  $f_{SW}$  varies with  $R_{FSET}$ .



**RFSET Resistor**

Alternatively, the switching frequency can also be synchronized using an external clock signal on the FSET/SYNC pin. The external clock should be a logic signal between 400 kHz and 2.3 MHz. If the A8517 is started up with a valid external SYNC signal, but the SYNC signal is lost during normal operation, then one of the following happens:

1. If the external SYNC signal becomes high impedance (open), the A8517 waits for approximately 6 μs from the last edge detected, before it resumes normal operation at the switching frequency set by RFSET. No fault flag is generated.

2. If the external SYNC signal gets stuck low (shorted to ground), the A8517 will still attempt to operate at the switching frequency set by RFSET. However, since RFSET is shorted to GND by the external SYNC signal, it will trip the FSET to GND short fault and shut down the output. The Fault Flag is pulled low in this case.



To avoid the outcome of the second scenario above, the circuit shown in Figure 2 can be used. In this case, after the external SYNC signal goes low, the A8517 will continue to operate normally at the switching frequency set by  $R_{\text{FSET}}$ .



but it suffers from higher leakage current at hot.

#### **Figure 2: Low FSET\_SYNC Signal Fault Counteraction Circuit**

## **PWM Dimming**

The PWM dimming period (hence the PWM frequency) is defined by the 13-bit PWM\_Period register. It is programmable at any time through the I<sup>2</sup>C interface, in 1.5 µs increments, as:

*PWM\_Period = (N + 1) × 1.5 (µs)* (2)

where N is the value contained in the register.

The PWM on-time (hence the PWM duty cycle) for each LED string is defined by the corresponding 16-bit register. The PWM on-time can be adjusted in 0.15 µs increments. This is illustrated in Figure 3. The smallest PWM on-time is 1 µs. This corresponds to a 5000:1 ratio at a 200 Hz PWM frequency.



#### **Figure 3: PWM On-time Comparator Circuit**





**Figure 4a: Startup and Fault 11 Detect Flow Chart**





**Figure 4b: Startup and FAULT11 Detect Flow Chart (Cont.)**







## **Output Current and Voltage**

For optimal efficiency, the output of the boost stage is dynamically adjusted to the minimum voltage required for all active LED strings. This is expressed by the following equation:

$$
V_{OUT} = MAX(V_{LED1}, V_{LED2}, \dots V_{LED10})
$$

$$
+ V_{REG} + V_{HYST}
$$
(3)

where

VLEDx is the voltage drop across an LED string (only the enabled LED strings are considered),

 $V<sub>REG</sub>$  is the regulation voltage of the LED current sink (0.85 V (typ)), and

V<sub>HYST</sub> is the hysteresis control voltage at the output (typically 0.25 V).

The boost output voltage is protected by the OVP threshold, which can be programmed up to 39 V. This is sufficient for driving up to 10 white LEDs in series.

The current through each LED string can be programmed through I 2C registers to between 1 and 64 mA, in 1 mA steps.

## **Boost Frequency Dithering**

The Boost Dithering function allows the user to randomize the main switching frequency within a certain frequency range. By shifting the main switching frequency of the regulator in a pseudo-random fashion around the main switching frequency, the overall system noise magnitude can be greatly reduced. Note that the frequency dithering function is not available when an external synchronization signal is used at the FSET/SYNC pin.

This spread spectrum functionality is achieved by a programmable register (0x05[BD1:BD0]. A non-zero number enables the boost dithering and sets the modulation index of 5%, 10%, or 15% of  $f_{SW}$ . For example, if 10 % dithering is selected, then the switching frequency will jump between a low of 1.8 MHz and a high of 2.2 MHz, as governed by the pseudo-random pattern.

Every two switching cycles, the switching frequency may randomly jump between low and high levels. The random pattern repeats itself after 92 switching cycles. This is illustrated by the timing diagram in Figure 5.



**Figure 5: A8517 Dithering Scheme at 2 MHz ±10% (frequency jumps between 1.8 MHz and 2.2 MHz, as governed by a 46-bit pseudorandom pattern)**



## **Wide Input Voltage, Fault Tolerant, Independently Controlled A8517 22 The End of the United State Input voltage, Fault Tolerarit, independently Controlled A8517 <b>22**

## **Polyphase Grouping**

During PWM operation, by default each of the ten LED channels starts at a separate time slot, or phase, (Figure 6, top panel) and with a specified on-time setting. If required, two or more adjacent LED channels can be grouped by programming to turn on and off simultaneously (Figure 6, bottom panel). By tying the corresponding pins together on the PCB, it is possible to combine several channels to drive higher-current LED strings (see Typical Application schematics).

Each LED channel has an LED channel enable bit (0x00 to 0x01) and an LED PWM on-time setting register (0x10 to 0x23). In normal PWM operation, any enabled LED channel is turned on starting at its own time slot, and remains on for the duration controlled by its own PWM on-time register. By staggering the time

slots for LED channels, the input ripple current is reduced during PWM operation.

If necessary, such as when more than 1 channel is required to drive an LED string at current higher than 60 mA, the user can group two or more adjacent LED channels together, so that they turn on/off simultaneously. Grouping is done by setting the corresponding bits in the Polyphase Grouping registers (0x08 and 0x09).

A grouped LED channel starts in the same time slot as the lowernumbered channel, and inherits the PWM Dimming On-Time of that lower-numbered channel (the original time slot of the grouped channel is not used). If more than one adjacent channels are grouped, the entire group starts at the time slot of the lowestnumbered channel in the group, and inherits that on-time setting.



Polyphase PWM Operation without Grouping – Each LED channel turns-on at a separate, sequential periodic time slot. The LED on-times are individually programmable, so any individual phase can overlap later time slots.The LED current for each channel is individually programmed.



Polyphase PWM Operation with Grouping - The starting time slot and the PWM on-time for each group is determined by the time slot and the on-time of the lowest-numbered channel within that group, so all LED channels in the same group turn-on and turn-off together. Each time slot is sequential and periodic, and unused time slots are maintained. Any individual phase can overlap later time slots. The LED current for each channel is individually programmed, regardless of grouping.

**Figure 6: Polyphase Operation**



For example, in Figure 6, LED1 and LED2 are grouped together, so they start at PWM slot 1 and follow the on-time of LED1. Similarly, LED3, LED4, and LED5 are grouped together, so they start at PWM slot 3 and follow the on-time of LED3.

If the first LED channel in a polyphase group is disabled through the LED enable register, then all the LEDs in this group are disabled. If any other LED channels in a group are disabled, all of the other LED channels in the group remain enabled, with the PWM on-time of the first LED channel in the group.

## **Boost Output Voltage Regulation**

Output from the boost stage is adaptively adjusted, based on the voltage required by all the enabled LED strings. This ensures minimum power loss at the LED current sinks, and reduces input power consumption.

During operation, the LED string with the highest voltage drop is the dominant string, and it is used to determine the boost output voltage regulation. Because each LED string can be individually enabled/disabled dynamically, which string is dominant can shift at different times.

 As an example, assume LED channels 1, 3, and 5 are currently enabled. Further assume that voltage drops across the LED strings are 21 V, 23 V, and 25 V respectively. The boost output voltage will be regulated to the highest LED string voltage (25 V) plus the regulation voltage required by the LED current sink (0.85 V typical):

#### **Table 1: LED String Voltages**



For LED strings 1 and 3, the extra voltage is absorbed by their current sinks. When the LED string voltages are poorly balanced (as in this example), excessive power loss can build up at the current sinks. Consider adding ballast resistors to the LED strings with lower voltage drops, so that less heat is dissipated by the IC.

## **Output Hysteresis**

The A8517 superposes a minimum output hysteresis of 0.25 V on top of the LED regulation voltage. The OVP pin provides output voltage feedback during hysteresis control mode. An example of

output voltage is show in Figure 7.

When the dominant LED is on, boost stage starts switching to keep the corresponding LED<sub>x</sub> pin voltage regulated to  $V_{REG}$ . After the dominant LED is turned off, the switching continues until boost output reaches  $V_{TH(+)}$ . The output is then regulated between  $V_{TH(-)}$  and  $V_{TH(+)}$  through hysteresis control, before the next time dominant LED is on again.

## **Soft Start Timing**

The soft-start function performs the following sequence of operation:

- 1. At startup, the boost stage initially switches at the minimum SW on-time continuously. This allows output voltage to build-up, even at the minimum PWM duty cycle.
- 2. The switch on-time increases as the COMP pin voltage starts to rise (the COMP voltage controls the boost stage switching duty cycle, which in turn controls the boost output voltage).
- 3. Soft start ramp duration is 100 ms, which allows the LED to cycle 10 times at a 100 Hz PWM frequency.
- 4. Soft start can finish earlier, either due to the LED current reaching regulation, or because output voltage reaches 90% of OVP.
- 5. To prevent output voltage from reaching 90% of OVP prematurely (while the COMP voltage is still too low), the design should ensure there is sufficient output capacitance, such that it takes longer to build up  $V_{\text{OUT}}$  at the minimum SW on-time.
- 6. During soft start, the PWM on-time needs to be at least 1.5 µs to guarantee reliable detection once LED current reached regulation. If the startup on-time is set lower (at  $1 \mu s$ , for example), soft start may be terminated later when output reached 90% OVP level.

It is important not to set OVP level too much higher than the normal operating voltage of LED strings. In particular, make sure that:

$$
V_{LED} + V_{REG} < V_{OVP} < V_{LED} + V_{REG} + V_{SD}
$$

where  $V_{LED}$  is the worst-case/highest voltage drop across LED strings.  $V_{REG}$  is the LED pin regulation volatge (around 1 V).  $V_{SD}$  is the LED string short-detect threshold (programmable between 5 and 12 V).

For Boost configuration with 7 to 10 LEDs in series, OVP is typically set at ~5 V above the worst-case LED string voltage. For SEPIC configuration with lower number of LEDs in series, OVP may be set closer to the LED voltage.



## **Wide Input Voltage, Fault Tolerant, Independently Controlled A8517 22 The State II and State II and A8517 28517 288517 288517 288517 22C** Interface

## **Input Disconnect Switch**

The A8517 has a gate driver for an external PMOS that can be used to provide an input disconnect protection function. During normal startup, the PMOS is turned on gradually to avoid large inrush current. In the event there is a direct short at the boost stage (either SW or VOUT shorted to GND), high input current will cause the PMOS to turn off.

The input disconnect current threshold is calculated by:

 $I_{INMAX} = V_{INS(TH)} / R_{INS}$  (4) where  $V_{INS(TH)} = 105$  mV (typ).

Under normal operation, the input current is protected by the cycle-by-cycle boost switch current limit. Only in case of a direct short at boost output or SW pin will the input disconnect switch be activated. Therefore the input disconnect current threshold is typically set slightly higher than the switch current limit. For example, choose  $R_{INS} = 0.02 \Omega$  to set  $I_{INMAX} = 5.25$  A approximately.

During normal power-up sequence, as soon as EN goes high, the

GATE pin will start to be pulled low by a  $115 \mu A$  (typ) current. How quickly the external PMOS turns on depends on the gate capacitance,  $C_{GS}$ , of the PMOS. If the gate capacitance is very low, the inrush current may still exceed 5 A momentarily and trip the input disconnect protection. In this case, an external  $C_{GS}$  may be added to slow down the PMOS turn-on. A typical value of 10 nF should be sufficient in most cases.

When selecting the external PMOS, check for the following parameters:

- Drain-source breakdown voltage:  $B_{VDSS}$  > –50 V
- Gate threshold voltage: ensure it is fully enhanced at  $V_{GS}$  $= -4$  V, and cut-off at  $-1$  V
- $R_{DS(on)}$ : ensure the on-resistance is rated at  $V_{GS} = -4.5$  V or similar, not at  $-10$  V; derate it for higher temperatures

The PMOS gate voltage is clamped by the A8517 such that  $V_{GS}$  =  $V_{IN} - V_{GATE} \le 8$  V. This is to prevent the gate-source of external PMOS from breaking down due to higher input voltage. In case of very low input voltage, however,  $V_{GS}$  is limited by  $V_{IN}$ . Therefore it is important to select a PMOS with a lower gate threshold voltage.



#### **Test conditions:**

LED1 and LED2 = 8 series (dominant LED string), LED4, LED5, LED6 = 7 series All other channels disabled 60 mA each enabled channel LED V<sub>REG</sub> = 0.85 V<br>V<sub>IN</sub> = 12 V  $V_{\text{OUT}}$  hysteresis = 0.25 V

#### **Scope traces:**

C1 (Yellow) =  $V_{GPO1}$  PWM period (5 V/div) C3 (Blue) = V<sub>OUT</sub> (1 V/div, offset = 24 V)<br>C4 (Green) = Total I<sub>LEDx</sub> (50 mA/div)<br>Time scale = 500 µs/div

#### **A8517 evaluation PCB:**

 $L_1$  = 10 µH,  $C_{OUT5}$  = 68 µF/50 V polymer electrolytic, C<sub>OUT4</sub> = 2.2 μF /<br>50 V 1206 ceramic, R<sub>Z</sub> = 10 kΩ, C<sub>Z</sub> = 5.6 nF,  $C_P = 120 pF$ 





## **System Failure Detection and Protection**

The A8517 is designed to detect and protect against a multitude of system-level failures. Some of those possible faults are illustrated in Figure 8 and the A8517 is described in Table 2.



**Figure 8: Examples of System Fault Modes**

#### **Table 2: System Failure Mode**





## **Fault Handling**

The A8517 can detect and monitor 12 different fault modes internally. Some can be programmed for latching (flag set, system controller action required) or for auto restart after flag set and condition cleared. Faults are listed in Table 3.

In the event of a fault, registers 0x38 and 0x39 hold the fault status to allow the master to read what type of fault (such as OCP, OVP, open LED, and so forth) has been detected.

### **INTERNAL STATE MONITORING**

There are two general-purpose output pins, GPO1 and GPO2, that can be programmed to monitor selected internal status bits directly. This allows those pins to be used as special IRQ (interrupt request) lines for the system. The system can also monitor non-critical fault occurrences (such as temperature warning or SW current limit) while the IC continues to run. GPO1 and GPO2 are open-drain outputs, and an external pull-up resistor is required at each pin to set the logic-high level required.

### **LED THERMAL SHUTDOWN AND DERATING**

The A8517 TSD (Thermal Shutdown) threshold is set to 170°C (typ). If the die temperature reaches the TSD threshold, boost and LED drivers are disabled. The IC will restart after the die temperature has fallen to 20° C below the TSD threshold.

The A8517 also has an optional thermal derating function controlled by a register bit. The LED derating bit enables or disables the Thermal Derating feature, which cuts-back on LED current when the die temperature gets too close to the thermal shutdown threshold. When enabled, the LED current starts decreasing as die temperature rises above 20° from TSD. The Thermal Derating feature is disabled by default, which means the IC will continue to operate at full LED current until the TSD threshold is reached. Current derating is illustrated by Figure 9.

## **LED PIN SHORT TO GND CHECK BEFORE STARTUP**

When the IC is enabled for the first time, it checks to determine if any LED pins are shorted to GND and/or are not used (LED string not populated). An internal 60 µA current source pulls all LED pin voltages high. Any LED pin with voltage below 120 mV is considered shorted to GND. Any LED pin with voltage above 270 mV is considered in use (see Figure 10). If any LED channel is unused, that LED pin must be connected to GND through a 4.7 k $\Omega$  resistor (note: there is an internal gated parallel resistor

of 8 k $\Omega$ , so the combined sense resistance is 3 k $\Omega$ ). The user can further disable any LED channel through I2C programming. All unused LED channels are taken out of regulation at this point and will not contribute to the boost regulation loop. If any LED pin is shorted to ground, the IC will not proceed with soft start until the short is removed for the LED pin. This prevents the A8517 from powering up and putting an uncontrolled amount of current through the LEDs.



**Figure 9: Thermal Derating and Shutdown Protection Features**







#### **LED PIN OPEN/SHORT FAULT DURING NORMAL OPERATION**

During startup and normal operation, all enabled LED channels are supposed to ramp up in current until each channel regulation target is reached. If any channel is below regulation, it will request the boost output voltage to rise, so the higher voltage can help more current to flow through its LED string. But in the event that an LED pin is either open or shorted to ground, there can be no current flowing through its LED driver. The boost voltage will continue to rise until the OVP fault is tripped.

This function is used in conjunction with general fault 8 (overvoltage protection), so it can be monitored by the  $I<sup>2</sup>C$  master. When this bit is set to 0, the corresponding LED channel is within regulation and operating correctly (or the LED channel has been previously disabled). When the OVP fault is tripped the bit is set to 1.

When the OVP fault is tripped, any enabled LED channel that is not in regulation is tested for ground-short again:

• If an unregulated channel is shorted to ground, the boost stage is shutdown completely and will not attempt auto-restart. This is to prevent uncontrolled current from flowing through the LED string. Fault flag is set to signal an LED to GND short fault (#11). The corresponding bit in the LED Pin Shorted to GND status register is set. The user can then read this register to determine which LED channel is shorted.

• If an unregulated channel is not shorted to ground, the IC will remove the offending channel from regulation, and resume normal operation for other channels. The FLAG pin (which was previously set to signal an OVP fault) is then cleared. The corresponding bit in the Latched Status LEDs in Regulation registers (0x3A and 0x3B) is set. The user can then read this register to determine which LED channel is open.

#### **Note:**

**If the OVP level is programmed too low in the OVP Threshold register for the LED string with highest forward voltage, the LED driver may not be able to reach regulation during startup. In this case, the IC**  will treat the LED pin as open. The offending LED **pin is removed from regulation and the rest of the LED channels will resume normal operation.**

**DALLEGR** 

#### **Table 3: Internal Fault Modes**



*Continued on the next page…*



## **Wide Input Voltage, Fault Tolerant, Independently Controlled Multi-Channel LED Driver with I<sup>2</sup>C Interface Wide Input voltage, Fault Tolerant, Independently Controlled<br>Multi-Channel LED Driver with I<sup>2</sup>C Interface**

#### **Table 3: Internal Fault Modes (continued)**



\*Only the offending LED driver is turned off. All other enabled LED drivers continue to work as normal.



## **Wide Input Voltage, Fault Tolerant, Independently Controlled A8517 22 The End of the United State Input voltage, Fault Tolerarit, independently Controlled A8517 <b>22**

## **APPLICATION INFORMATION**

## **Typical Applications**

The A8517 is highly flexible and supports a wide range of application system configurations. Three example application configurations are described in this section:

- Application A. Driving two high-current, balanced LED strings
- Application B. Driving unbalanced LED strings
- Application C. SEPIC converter





LED current sinks are combined to drive two high-current LED strings. Unused LED pins are connected to GND through  $4.7 \text{ k}\Omega$ resistors. As long as the two LED strings are well-balanced, the

heat dissipation from the LED current sources (LED1 through LED4 and LED6 through LED9) can be minimized.



## **Wide Input Voltage, Fault Tolerant, Independently Controlled A8517 22 The End of the United State Input voltage, Fault Tolerant, independently Controlled A8517**



**Application B: Circuit Diagram Showing the A8517 Used to Drive Four Unbalanced LED Strings: Separate Strings for White, Red, Green, and Blue LEDs**

The white LED string is assumed to have the greatest current and voltage drops across the LEDs. To reduce the power dissipation at other LED current sinks (LED4 through LED9), ballast resis-

tors may be inserted into the LED strings to dissipate part of the heat externally. LED channels for each string should be grouped by programming the Polyphase register.



#### Application C: The A8517 can be used in a SEPIC (Single-Ended Primary Inductor Converter) Configuration

The main advantage of SEPIC is that output voltage can be either higher or lower than the input voltage. In contrast, the output voltage of a boost converter must be higher than the input. One limitation of SEPIC configurations is that the voltage stress across SW is higher than for boost converters:

- For boost:  $V_{SW} = V_{OUT}$
- For SEPIC:  $V_{SW} = V_{IN} + V_{OUT}$

Therefore care must be taken to ensure that  $V_{IN} + V_{OUT} < 40 V$ for a SEPIC configuration.



## **Wide Input Voltage, Fault Tolerant, Independently Controlled A8517 22 The State II and State II and A8517 28517 288517 288517 288517 22C** Interface

## **Design Example**

This section provides a method for selecting component values when designing an application using the A8517. The results are diagrammed in the schematic shown in Figure 11 at the end of this design example.

The following requirements are considered for this design example:

- $V_{IN}$ : 10 to 14 V
- Quantity of LED channels (strings), n: 10
- Quantity of series LEDs per channel, nsl: 7
- LED current per channel,  $I_{LED}$ : 60 mA
- LED voltage drop,  $V_f$ : 3 V at 60 mA
- Boost diode forward voltage,  $V_d$ : 0.4 V
- $f_{SW}$ : 2 MHz
- PWM dimming frequency: 200 Hz at 100% duty cycle
- Polyphase feature is turned on
- At 12 V and 60 mA/channel, the IC case temperature rise is measured to be 40 $\rm ^{o}C$ . At lower  $\rm V_{IN}$ , the IC case and junction temperature rise will increase. Therefore, if proper cooling is not applied, output current derating would be required.

STEP 1: Determining the output voltage. The output voltage is determined by the following equation:

$$
V_{OUT} = nsI \times V_f + V_{LED} + 0.45 \, (V) \tag{5}
$$

The regulated  $V_{LED}$  is 0.85 V. The fixed 0.45 V is related to the output-implemented voltage hysteresis control. During PWM dimming on-time,  $V_{LED}$  is regulated to 0.85 V. During PWM dimming off-time, the output voltage hysteresis control is 0.45 V. Substituting into equation 5:

$$
V_{OUT} = 7 \times 3 (V) + 0.85 (V) + 0.45 (V) = 22.3 V.
$$

STEP 2: Determining the OVP threshold limit. This is the maximum voltage based on the LED requirements. The regulation voltage,  $V_{\text{LED}}$  of the A8517 is 0.85 V. A constant term, 5 V, is added to give some margin to the design:

$$
V_{OUT(OVP)} = nsl \times V_f + V_{LED} + 0.45 (V) + 5 (V)
$$
 (6)

Substituting into equation 6:

 $V_{OUT(OVP)} = 7 \times 3 (V) + 0.85 (V) + 0.45 (V) + 5 (V) = 27.3 V$ . In the OVP Threshold register  $(0x04)$ , set the OVP threshold to 28 V.

STEP 3: At this point, a quick check should be done to determine if the conversion ratio is acceptable for the selected frequency. First, determine the maximum duty cycle:

$$
D_{MAX} = 1 - t_{SWOFFIME}(max) \times f_{SW} \tag{7}
$$

where  $t_{SWOFFIME}(max)$ , 85 ns, is found in the datasheet. Substituting into equation 7:

$$
D_{MAX} = 1 - (0.085 \; (\mu s) \times 2 \; (MHz)) = 0.83 \; .
$$

Then the theoretical maximum voltage,  $V_{\text{OUTMAX}}$ , is calculated as:

$$
V_{OUTMAX} = [V_{INMIN} / (1 - D_{MAX})] - V_d ,
$$
 (8)

where  $V_d$  is the boost diode forward voltage. Substituting into equation 8:

$$
V_{OUTMAX} = [10 (V) / (1 - 0.83)] - 0.4 (V) = 58.42 V.
$$

The theoretical maximum voltage value must be greater than the value  $V_{\text{OUT(OVP)}}$ . If this is not the case, the switching frequency of the boost converter must be reduced to meet the maximum duty cycle requirements.

STEP 3: Selecting the inductor. The inductor must be chosen such that it can handle the necessary input current. In most applications due to stringent EMI requirements the system must operate in continuous conduction mode (CCM) at least throughout the normal selected input voltage range and nominal output current.

STEP 3a: Determining the maximum operating duty cycle in CCM. The duty cycle is calculated as follows:

$$
D_{CCM(MAX)} = 1 - V_{INMIN} / (V_{OUT(OVP)} + V_d) ,
$$
  
and substituting into equation 9:

$$
D_{CCM(MAX)} = 1 - 10(V) / (28 (V) + 0.4 (V)) = 0.65.
$$

STEP 3b: Determining the maximum and minimum input current to the system. The minimum input current will dictate the inductor value. The maximum input current will dictate the current rating of the inductor.



First, calculate the maximum input current. The input current is output-determined, so:

$$
I_{OUT} = n \times I_{LED},\tag{10}
$$

given  $I_{LED} = 60$  mA, substituting into equation 10:

$$
I_{OUT} = 10 \times 0.060 (A) = 0.6 (A).
$$

 $I_{\text{OUT}}$  can be used to calculate the maximum input current:

$$
I_{INMAX} = (V_{OUT(OVP)} \times I_{OUT}) / (V_{INMIN} \times \eta) , \qquad (11)
$$

where η is the efficiency value, which can be obtained from efficiency curves in this datasheet (at  $f_{SW} = 2 \text{ MHz}$ ). It is approximately 80% under these conditions. Substituting into equation 11:

$$
I_{INMAX} = (28 \, (V) \times 0.60 \, (A)) / (10 \, (V) \times 0.8) = 2.1 \, A \, .
$$

Similarly, calculate the minimum input current:

$$
I_{INMIN} = (V_{OUT} \times I_{OUT}) / (V_{INMAX} \times \eta) , \qquad (12)
$$

where  $V_{\text{OUT}}$  is determined by equation 5, and  $\eta$  is the efficiency value, which can be obtained from efficiency curves in this datasheet (at  $f_{SW} = 2 \text{ MHz}$ ). It is approximately 85% under these conditions. Substituting into equation 12:

$$
I_{INMIN} = (22.3 \, (V) \times 0.60 \, (A)) / (14 \, (V) \times 0.85) = 1.12 \, A \, .
$$

STEP 3c: Determining the inductor value. To ensure that the inductor operates in continuous conduction mode, the value of the inductor must be set such that the  $\frac{1}{2}$  inductor ripple current is not greater than the average minimum input current:

$$
\Delta I_L = I_{INMAX} \times k_{ripple} \,. \tag{13}
$$

A practical starting point is to consider  $k_{\text{triple}}$  to be 40% of the maximum inductor current. Substituting into equation 13:

$$
\varDelta I_L = 2.1 \, (A) \times 0.4 = 0.84 \, A
$$

The inductor value can then be calculated as:

$$
L_I = V_{INMIN} / ( \Delta I_L \times f_{SW}) \times D_{CCM(MAX)}.
$$
 (14)

where  $D_{\text{CCM}(MAX)}$  is calculated as in equation 9. Substituting into equation 14:

$$
L_1 = 10 \, (V) / (0.84 \, (A) \times 2 \, (MHz)) \times 0.65 = 3.87 \, \mu H
$$

Double-check to make sure that the  $\frac{1}{2}$  inductor ripple current is less than  $I_{INMIN}$ , by applying equations 12 and 13:

 $I_{INMIN}$  > (1/2) ×  $\Delta I_L$ 

$$
1.12 > 0.42 A.
$$

For lower ripple current, smaller output capacitor, and higher efficiency, we selected the inductor value to be  $10 \mu$ H.

STEP 3d: This step is used to verify that there is sufficient slope compensation for the chosen inductor.

The ripple current when  $L = 10 \mu H$  is given by:

$$
\Delta I_{Lused} = (V_{INMIN} \times D_{CCM(MAX)}) / (L_{used} \times f_{SW})
$$
 (15)  
Substituting into equation 15:

 $\Delta I_{Lused} = (10 \, (V) \times 0.65) / (10 \, (\mu H) \times 2.0 \, (MHz)) = 0.325 \, A$ .

The minimum required slope compensation is proportional to the switching frequency and it is given by:

$$
S_{E(MINREQ)} = \frac{\Delta I_{Lused} \times (\Delta s \times 10^6)}{\left(\frac{1}{f_{SW}}\right) \times (1 - D_{CCM(MAX)})}
$$
(16)

where Δs is taken from Riddley's formula:

$$
\Delta s = I - 0.18/D_{CCM(MAX)} \tag{17}
$$

$$
= 1 - 0.18 / 0.65 = 0.723.
$$

Substituting into equation 16:

$$
S_{E(MINREQ)} = \frac{0.325 (A) \times (0.723 \times 10^6)}{\left(\frac{1}{2.0 (MHz)}\right) \times (1 - 0.65)}
$$
  
= 1.34 A / \mu s

At 2 MHz switching frequency, 2.3A/µs slope compensation is implemented in the A8517 (programmable through the I2C interface). If the implemented value is less than the figure calculated using equation 16, then the inductor value must be increased.

STEP 3e: Determining the inductor current rating. The minimum inductor current rating can be calculated as follows:

$$
I_{LMIN} = I_{INMAX} + I/2 \times \Delta I_L
$$
 (18)  
= 2.1 (A) + 0.325 (A) / 2  
= 2.26 A



The inductor current rating should be higher than 2.26 A. Because the converter must operate properly until OCP is triggered, it is recommended to select the inductor current rating to be same as the OCP limit, which is 3.8 A. An inductor current rating of 4 A is good.

STEP 4: Selecting the switching frequency. The switching frequency is set by the resistor connected from the FSET/SYNC pin to GND. Using the component values from Figure 2, to operate at a 2 MHz switching frequency R<sub>FSET</sub> should be 10 kΩ.

STEP 5: Choosing the output boost Schottky diode. The Schottky diode must be chosen taking the following four characteristics into account when it is used in LED lighting circuitry:

- Current rating
- Reverse voltage
- Leakage current
- Reverse recovery charge

Current Rating – The diode should be able to handle the same peak current as the inductor:

$$
I_{dp} = I_{INMAX} + \Delta I_{Lused} / 2
$$
 (19)  
= 2.1 (A) + 0.325 (A) / 2  
= 2.26 A

Reverse Voltage – The reverse voltage rating should be larger than the maximum output voltage. In this case, it is  $V_{OUT(OVP)}$ .

Leakage Current – The third major component in deciding the boost Schottky diode is the reverse leakage current characteristic. This characteristic is especially important when PWM dimming is implemented. During PWM off-time, the boost converter is not switching. This results in a slow bleeding off of the output voltage due to leakage currents. Leakage current can be a large contributor especially at high temperatures. For the diode that was selected in this design, the leakage current varies between 1 and 100 µA.

Reverse Recovery Charge – For higher efficiency, the reverse recovery charge should be as small as possible. This charge and the boost switch output capacitor charge are the contributors for the boost turn-on loss. This turn-on loss at high output voltage and high switching frequency becomes significant. A Vishay Schottky diode SS2PH10 2A 100V is selected for this design.

STEP 6: Choosing the output capacitors. The output capacitors

must be chosen such that they can provide filtering for both the boost converter and for the PWM dimming function. In addition, the output capacitors should be big enough to hold and maintain the output voltage within acceptable voltage ripple range during PWM dimming off-time. The major contributor is the leakage current,  $I_{LK}$ . This current is the combination of the OVP sense, as well as the leakage current of the Schottky diode. In this design, the PWM dimming frequency is 200 Hz and the minimum PWM dimming duty cycle is 0.02%. Typically, the voltage variation on the output during PWM dimming should be less than 0.5 V so that no audible hum can be heard.

The selected diode leakage current at a 150°C junction temperature and 30 V output is 100 µA, and the leakage current through OVP pin is 30 µA. The total leakage current can be calculated as follows:

$$
I_{lk} = I_{LKG(diode)} + I_{LKGOVP}
$$
\n
$$
= 100 \mu A + 30 \mu A
$$
\n
$$
= 130 \mu A
$$
\n(20)

To accommodate this, the output capacitance can be calculated as follows:

$$
C_{OUT} = \frac{I_{ik} \times (1 - D_{MIN})}{f_{SW/PWM} \times V_{COUT}}
$$
  
= 
$$
\frac{130 (\mu A) \times (1 - 0.02)}{200 (Hz) \times 0.450 (V)}
$$
 (21)  
= 1.42  $\mu$ F

where  $D_{MIN}$  is the minimum dimming duty cycle and  $f_{SW(PWM)}$  is the PWM dimming frequency.

A capacitor larger than  $1.42 \mu$ F should be selected. It should be noted that the ceramic capacitor value is reduced with DC voltage bias. The capacitance value at 30 V output may drop by 40%.  $4.7 \mu$ F and  $2.2 \mu$ F, 50 V ceramic capacitors are good choice for this design:



It is also necessary to note that, if a high dimming ratio of 5000:1 must be maintained at lower input voltages, then larger output capacitors will be needed.



## **Wide Input Voltage, Fault Tolerant, Independently Controlled A8517 22 The State II and State II and A8517 28517 288517 288517 288517 22C** Interface

The rms current through the capacitor is given by:

$$
C_{OUTrms} = I_{OUT} \times \sqrt{\frac{D_{CCM(MAX)} + \frac{AI_{Lused}}{I_{INMAX} \times 12}} (22)
$$
  
= 0.6 (A) ×  $\sqrt{\frac{0.65 + \frac{0.325 (A)}{2.1 (A) \times 12}}{1 - 0.65}}$   
= 0.826 A

The output capacitor must have a current rating of at least 0.826 A. The capacitors selected in this design have a combined current rating of 3 A.

STEP 7: Selecting the input capacitor. The input capacitor must be selected such that it provides a good filtering of the input voltage waveform. A good rule of thumb is to set the input voltage ripple,  $\Delta V_{IN}$ , to be 1% of the minimum input voltage. To accommodate this, the input capacitance can be calculated as follows:

$$
C_{\text{IN}} = \frac{\Delta I_{\text{Lused}}}{8 \times f_{\text{SW}} \times \Delta V_{\text{IN}}}
$$
  
= 
$$
\frac{0.325 \text{ (A)}}{8 \times 2 \text{ (MHz)} \times 0.1 \text{ (V)}}
$$
  
= 0.203 \mu F (23)

The rms current through the capacitor is given by:

$$
C_{I N rms} = I_{OUT} \times \frac{\frac{\Delta I_{Lused}}{I_{INMAX}}}{(1 - D_{CCMAAX}) \times \sqrt{I2}}
$$
\n
$$
= 0.6 (A) \times \frac{0.325 (A)}{(1 - 0.65) \times \sqrt{I2}}
$$
\n
$$
= 0.076 A
$$
\n(24)

 $4.7 \mu$ F and  $2.2 \mu$ F, 50 V ceramic capacitors are good choice for this design, shown in the following table:



If long wires are used for the input, it is necessary to use a much larger input capacitor. A larger input capacitor is also required to have stable input voltage during line transients.

STEP 8: Choosing the input disconnect switch components. Choose a P-channel MOSFET disconnect switch with current rating the same or higher than the IC trip threshold current limit, Set the limit to be 5 A.

The IC trip current limit,  $I_{LIM}$ , can be set by the input current sense resistor. When the IC detects  $V_{INSTRIP}$ , 105 mV (typ), across the input current sense resistor, it turns off the disconnect switch. The sense resistor value can be calculated as follows:

$$
R_{SENSE} = V_{INSTRIP} / I_{LIM}
$$
\n
$$
= 0.105 (V) / 5 (A)
$$
\n
$$
= 0.021 \Omega
$$
\n(25)

A 18 m $\Omega$  / 0.5 W, 1206 resistor is selected. Therefore, the actual current limit is calculated by rearranging equation 25:

*ILIM = 0.105 V / 0.018 Ω = 5.8 A*

The AO4421 6.2 A / 60 V P-channel MOSFET is selected.

STEP 9: Selecting the ADDR pin resistor value. Use a  $0 \Omega$  resistor address 100 0000.

STEP 10: Selecting the SDA pin pull-up resistor. Use a 2 k $\Omega$ resistor to  $V_{CC}$ .

STEP 11: Selecting the  $\overline{\text{FLAG}}$ , GPO1, and GPO2 pull-up resistors. For each of these output pins, use a 10 k $\Omega$  resistor to V<sub>CC</sub>.

STEP 12: Selecting the output LEDs. High power white 3000 K 85 CRI Duris E5 (LCW JDSHEC-EUFQ-5R8T-1) LEDs were selected.

STEP 13: Selecting  $C_{Q1}$ , placed from the drain of Q1 to GND. The purpose of this capacitor is to absorb the negative spike generated by L1 when the input disconnect switch is turned off. Use a small value such as  $1 \mu$ F / 50 V ceramic. A large value may trip OCP during startup or a fast VIN transient.

STEP 14: See appendix A for a detailed description of how to calculate R<sub>Z</sub>, C<sub>Z</sub>, and C<sub>P</sub>. Using L<sub>1</sub> = 10  $\mu$ H, C<sub>OUT</sub> = (4.7  $\mu$ F + 2.2  $\mu$ F), and f<sub>C</sub> = 30 kHz, the calculation results for R<sub>Z</sub>, C<sub>Z</sub>, and  $C_P$  are: R<sub>Z</sub> = 240 Ω,  $C_Z$  = 220 nF, and  $C_P$  = 100 pF.





**Figure 11: Schematic Diagram Showing Calculated Components from the Above Design Example**



## **Wide Input Voltage, Fault Tolerant, Independently Controlled A8517 22 The End of the United State Input voltage, Fault Tolerarit, independently Controlled A8517 <b>22**

## **PACKAGE OUTLINE DRAWING**







## **APPENDIX A: PROGRAMMING INFORMATION**

The I2C registers are setup in clusters. Each cluster has an 8-bit register in a group which is called register bank (RB).

The I<sup>2</sup>C interface communicates with the system via separate read and write registers, as shown in Figure A-1.



**Figure A-1: I2C Interface Communication Structure**



**Figure A-2: I2C Interface During Normal Operation**



## **I 2C Interface Description**

The A8517 provides an I2C-compliant serial interface that exchanges commands and data between a system microcontroller (master) and the A8517 (slave). Two bus lines, SCL and SDA, provide access to the internal control registers. The clock input on the SCL pin is generated by the master, while the SDA line functions as either an input or an open drain output for the A8517, depending on the direction of the data flow.

The I<sup>2</sup>C input thresholds depend on the  $V_{DD}$  voltage of the A8517. The threshold levels across the operating  $V_{DD}$  range are compatible with 3 V logic.

## **Timing Considerations**

I 2C communication is composed of several steps, in the following sequence:

- 1. Start Condition. Defined by a negative edge on the SDA line, while SCL is high (see Figure A-3).
- 2. Address Cycle. 7 bits of address, plus 1 bit to indicate write (0) or read (1), and an acknowledge bit (see Figure A-4).
- 3. Data Cycles. Reading or writing 8 bits of data followed by an acknowledge bit (see Figure A-4).
- 4. Stop Condition. Defined by a positive edge on the SDA line, while SCL is high (see Figure A-3).

It is possible for the Start or Stop condition to occur at any time during a data transfer. The A8517 always responds by resetting the data transfer sequence. Except to indicate a Start or Stop condition, SDA must be stable while the clock is high (Figure A-3). SDA can only be changed while SCL is low.







**(B) Clock and Data Bit Synchronization**

## **Figure A-3: Bit Transfer on the I2C Bus**



**Figure A-4: Complete Data Transfer Pulse Train**



## **Wide Input Voltage, Fault Tolerant, Independently Controlled A8517 22 The State II and State II and State II and A8517 288517 2288 Multi-Channel LED Driver with I** and the Multi-Channel LED Driver with I

The state of the Read/Write bit  $(R/\overline{W})$  is set low to indicate a Write cycle and set high to indicate a Read cycle.

The master monitors for an acknowledge bit to determine if the slave device is responding to the address byte sent to the A8517. When the A8517 decodes the 7-bit address field as a valid address, it acknowledges by pulling SDA low during the ninth clock cycle.

During a data write from the master, the A8517 pulls SDA low during the clock cycle that follows each data byte, in order to indicate that the data has been successfully received.

After sending either an address byte or a data byte, the master

device must release the SDA line before the ninth clock cycle, in order to allow the handshaking to occur.

## **I 2C Command Write to the A8517**

The master controls the A8517 by programming it as a slave. To do so, the master transmits data bits to the SDA input of the A8517, synchronized with the clocking signal the master transmits simultaneously on the SCL input (Figure A-5).

A complete transmission begins with the master pulling SDA low (Start bit), and completes with the master releasing the SDA line (Stop bit). Between these points, the master transmits a pattern of address bits with a Write command bit ( $R/\overline{W}$ ), then the register



**Figure A-5: Writing to Single and to Multiple Registers**



address, and finally the data. The address therefore consists of two bytes, comprised of the A8517 chip address, with the write enable bit, followed by the address of the individual register.

After each byte, the slave A8517 acknowledges by transmitting a low to the master on the SDA line. After writing data to a register the master must provide a Stop bit if writing is completed. Otherwise, the master can continue sending data to the device and it will automatically increase the register value by one for additional data byte. This allows faster data entry but restricts the data entry to sequential registers.

## **I 2C Command Read from the A8517**

The master can read back the register values of the A8517. The Read command is given in the  $R/\overline{W}$  bit of the address byte. To do so, the master transmits data bits to the SDA input of the A8517, synchronized with the clocking signal the master transmits simultaneously on the SCL input. The pulse train is shown in figure 16. A complete transmission begins with the master pulling SDA low (Start bit), and completes with the master releasing the SDA pin (Stop bit). Between these points, the master transmits a pattern of chip address with the Read command ( $R/\overline{W}$ = 1) and then the address of the register to be read. Again, the address consists of two bytes, comprising the address of the A8517 (chip address) with the read enable bit, followed by the address of the individual register. The bus master then executes a Master Restart, reissues the slave address, then the A8517 exports the data byte for that register, synchronized with the clock pulse supplied by the master. The master must provide the clock pulses, as the A8517 slave does not have the capability to generate them.

If the master does not send an non-acknowledge bit  $(AK = 1)$ after receiving the data, the A8517 will continue sending data from the sequential registers after the addressed one, as shown in Figure 16. After the master provides an non-acknowledge bit, the A8517 will stop sending the data. After that, if additional register reads are required, the process must start over again.

## **Order of Reading and Writing Registers**

All I2C registers can be read back in any order, either one byte at a time or multiple bytes sequentially.

As for writing, however, the following register pairs must be written sequentially as a 16-bit word (MSB/LSB):

- Reg0x00-01 = LED channel enable
- Reg0x02-03 = LED PWM period
- $Reg0x10-11 = LED1$  PWM on-time
- Reg0x12-13 = LED2 PWM on-time ...
- Reg0x22-23 = LED10 PWM on-time

## **Dealing with Incomplete Transmission**

There is no restriction on how slow the I<sup>2</sup>C clock can be. Suppose the Master sent out part of a data byte and then paused, the Slave will wait for the rest of the byte indefinitely. The proper way for the Master to terminate an incomplete transmission is to send out either a STOP command or a new START command. The Slave will then discard the previously received incomplete data.





**Figure A-6: Reading from Single and to Multiple Registers**



## **Wide Input Voltage, Fault Tolerant, Independently Controlled Multi-Channel LED Driver with I<sup>2</sup>C Interface Wide Input voltage, Fault Tolerant, Independently Controlled<br>Multi-Channel LED Driver with I<sup>2</sup>C Interface**

## **Register Map**

#### **Table A-1: Register Banks and Bit Names**



*Continued on the next page…*



## **Wide Input Voltage, Fault Tolerant, Independently Controlled Multi-Channel LED Driver with I<sup>2</sup>C Interface Wide Input voltage, Fault Tolerant, Independently Controlled<br>Multi-Channel LED Driver with I<sup>2</sup>C Interface**

#### **Table A-1: Register Banks and Bit Names (continued)**



\* R/W = Read and Write, W = Write only, R = Read only, R/COW = Read and Clear-On-Write (by writing a '1' to the bit field).



## **Register Field Reference**

#### **LED Enable**

#### Address: 0x00:0x01



## **LED Enable\_M [9:8]**

LED Enable Settings (MSB Byte) Enables or disables LED strings 9 to 10.



## **Note:**

**If any LED is unpopulated (signalled by having a 4.7 kΩ resistor from the LEDx pin to GND) , but during startup it is incorrectly set to Enable in this register, the IC considers this an error and will not proceed with startup. This is summarized in the following table:** 



#### **LED Enable\_L [7:0]** LED Enable Settings (LSB Byte)

Enables or disables LED strings 1 to 8.





#### **LED PWM Period**

Address: 0x02:0x03



#### **PWM\_Period\_H [12:8]** PWM Dimming Period (MSB Byte) **PWM\_Period\_L [7:0]**





This register allows the user to set a wide variety of PWM dimming periods. Bit resolution is 1.5 µs. The actual PWM period is defined as  $(N+1) \times 1.5$  µs, where N is the combined value stored in these two register banks. A 13-bit total programming capability allows the user program up to approximately a 10 ms PWM period (a 100 Hz PWM frequency).

The smallest recommended PWM period is 45  $\mu$ s (22 kHz PWM frequency). The maximum recommended PWM period is 9.830 ms, which corresponds to a setting of XXX1 1001 1001 1000 (calculated as:  $(6552+1) \times 1.5 \text{ }\mu\text{s} =$ 9.8295 ms).

It is possible for the user to program a longer PWM period, but doing so will not allow 100% PWM dimming because the LED on-time counter can be programmed only up to a maximum of 9.830 ms. So for example, if the user programs the maximum period (XXX1 1111 1111 1111), this gives a PWM period of  $(8191+1) \times 1.5 \text{ }\mu\text{s} = 12.288 \text{ ms}$ , so all LEDs would be limited to an 80% PWM duty cycle.

The reset setting is  $0x0ff = 4095$ . This corresponds to a PWM period of  $(4095+1) \times 1.5 \text{ }\mu\text{s} = 6.144 \text{ ms } (162.8 \text{ Hz} \text{ } PWh \text{ } free$ quency).

*Example*: To set the PWM frequency to 400 Hz:

- 1. PWM period =  $1/400 = 2.5$  ms
- 2. Number of steps =  $2.5 \text{ ms} / 1.5 \text{ }\mu\text{s} = 1667$
- 3. The required LED PWM\_Period register value is then 1666 (XXX0 0110 1000 0010):

RB2 = 0000 0110 (MSB)

RB3 = 1000 0010 (LSB)



#### **OVP Threshold**

Address: 0x04



### **OVP [4:0]**

OVP Trip Point

Sets the OVP trip point multiplier. Bit resolution is 1.0 V. The OVP trip point can be set anywhere from 8 V (00000) to 39 V (11111). Example: The reset value of 0x1C, 28 decimal, gives an OVP trip point of: 8 V + (1.0 V  $\times$  28) = 36 V.



#### **Boost Dithering and Thermal Derating** Address: 0x05



#### **TD [2]**

LED Derating Enable

Enables the Thermal Derating function.



#### **BDx [1:0]** Boost Dither Enable and Magnitude

Enable and set the multiplier for the main switching frequency dithering feature. Not available when external synchronization signal is used (through FSET/SYNC pin). Example: Value of 11 sets ±15% (step size x number of steps =  $5\% \times 3$ ). If  $f_{SW} = 600$  kHz, ±90 kHz: lower frequency = 510 kHz, upper frequency = 690 kHz.





#### **Fault Mode**

Address: 0x06:0x07



### **FAULT CNTRL\_M [11:8]**

Fault Control Mode Settings (MSB Byte)

Sets the fault handling behavior for faults 9 through 12. Certain bits are non-programmable (default value only) for safety reasons.



#### **FAULT CNTRL\_L [7:0]** Fault Control Mode Settings (LSB Byte)

Sets the fault handling behavior for faults 8 through 1. Certain bits are non-programmable (default value only) for safety reasons.





## **Wide Input Voltage, Fault Tolerant, Independently Controlled A8517 22 The End of the United State Input voltage, Fault Tolerarit, independently Controlled A8517 <b>22**

#### **Polyphase Grouping**

Address: 0x08:0x09



#### **POLYPHASE\_M [8]**

LED String Grouping (MSB Byte)

Enables grouping with LED10.



An ungrouped LED channel starts PWM operation in a separate time slot, with duty cycle specified by the corresponding PWM Dimming On-Time register.

A grouped LED channel starts in the same time slot as the next lower-numbered channel, and inherits the PWM Dimming On-Time of that lower-numbered channel (the original time slot of the grouped channel is not used). If more than one adjacent channels are grouped, the entire group starts at the time slot of the lowest-numbered channel in the group, and inherits that on-time setting. Example: Set bit 6 to group LED8 with LED7 (start and duty cycle according to LED7), also set bit 5 to group LED8 and LED7 with LED6 (start and duty cycle according to LED6).

## **POLYPHASE\_L [7:0]**

LED String Grouping (LSB Byte)

Enables grouping with LED10 through LED2. Note: LED1 is not included, because there is no lower-number LED channel, but it can be grouped by setting LED2.





#### **LED Short-Detect Threshold**

Address: 0x0A: 0x0E



#### **SDTx\_x [6:4], [2:0]** LED String Short Detect Threshold

Allows adjustment of the LED string short-detect threshold for each LED channel to prevent false tripping if the voltage drop across all LED strings varies by more than one LED V<sub>f</sub> during normal operation.





## **Wide Input Voltage, Fault Tolerant, Independently Controlled Multi-Channel LED Driver with I<sup>2</sup>C Interface Wide Input voltage, Fault Tolerant, Independently Controlled<br>Multi-Channel LED Driver with I<sup>2</sup>C Interface**

## **General Purpose Output Selection**





#### **GPO1 [4:3]** General Purpose Output 1 Data

Select data type to be output on the GPO1 pin.



#### **GPO2 [1:0]** General Purpose Output 2 Data

Select data type to be output on the GPO2 pin.







#### **LEDx\_TON\_M [15:8]** LED PWM On-Time (MSB Byte) **LEDx\_TON\_L [7:0]** LED PWM On-Time (LSB Byte)



Set PWM dimming on-time multiplier for each LED channel. 16 bits are required for each channel. Bit resolution is 150 ns.

Let  $T = LED$  PWM Period, and  $t_{ON} = PWM$  Dimming On-Time, then the PWM dimming percentage =  $t_{ON}$  / T.

Although the minimum on-time that can be set by the register is 150 ns, in practice it is strongly advised to keep the on-time at 1 µs or above. This implies a maximum dimming ratio of 5000:1 at 200 Hz PWM frequency. Therefore, the minimum  $t_{ON}$ multiplier is 7 (0000 0000 0000 0111 in binary), which gives  $150 \text{ ns} \times 7 = 1.05 \text{ µs}.$ 

The maximum  $t_{ON}$  multiplier is 65,535 (1111 1111 1111 1111 in binary), which gives  $150 \text{ ns} \times 65,535 = 9.83 \text{ ms}$ . When all 16 bits are 1, or when  $t_{ON} > T$ , the LEDs are on all the time.

The default register value  $= 0x0000$ , which means all LED channels are off, even if they are enabled by RB0 and RB1. Therefore it is necessary to update the LED on-time registers first, in order to turn on LED strings.

The registers must be written as MSB followed by LSB. Update is allowed only after LSB write is complete. All ten registers are buffered initially, until a Write operation is performed on register 0x24, at which time all 10 channels are updated together.



#### **PWM On-Time Update**

Address: 0x24



### **LOAD [0]**

Enable Load PWM On-Time Update

All PWM on-time registers are buffered and do not take effect until a Write operation is performed on register 0x24 (the actual data written does not matter). When the write operation is complete, all 10 channel data are updated together. This feature is vital for applications that require synchronized update for all LED brightness, such as for localized dimming.





#### **LED Regulation Voltage and Output Hysteresis**

Address: 0x25



### **DUMMYLOAD [7]**

#### Enable Startup Output Load Resistance

Enables a resistive load of approximately 4.3 kΩ connected to VOUT during startup process. The load is removed after startup is completed.



#### **LEDREG [3]**

Enable Augmented LED Regulation Voltage

The A8517 has a minimum LED Regulation voltage of 0.85 V (typ). Lower regulation voltage is generally preferred, because it means less power loss across the LEDx current sinks. In certain situations (such as during input voltage transients at extremely low PWM duty cycles) it may be advantageous to set the regulation voltage higher in order to maintain current regulation.



#### **OUTHYS [1]** Enable Augmented Output Hysteresis

The A8517 has a minimum output voltage hysteresis of 0.25 V. Lower hysteresis is generally preferred, because excessive ripple voltage may lead to audible noises from output ceramic capacitors. But larger ripple may be required to reduce the frequency of the hysteresis control loop. The correct value should be determined through experimentation.



#### **SLOPE [0]**

#### Enable Reduced Slope Compensation

Slope compensation is necessary in current-mode control circuits in order to avoid instability at > 50% SW duty cycle. The A8517 allows selection between two slope compensation values for best results.





## **Wide Input Voltage, Fault Tolerant, Independently Controlled Multi-Channel LED Driver with I<sup>2</sup>C Interface Wide Input voltage, Fault Tolerant, Independently Controlled<br>Multi-Channel LED Driver with I<sup>2</sup>C Interface**

#### **LEDx DC Current Address: 0x26: 0x2F**



#### **LEDx\_CURRENT [5:0] LED Current Sink Capacity**

Sets DC sink current capability multiplier for each LED channel. Bit resolution is 1 mA. Each LED channel has a base current of 1 mA. Default is 0x1F = 32 mA.





#### **Fault Status Address: 0x30:0x31**



#### **FSx [11:0] General Fault Status**

Reports status of the 12 general faults. In the event of a fault condition  $(FTAG)$  pin is pulled low), the system controller can read these registers to determine which fault condition has occurred. For certain faults, such as LED pin open/short, other status registers are available to be read to determine which LED circuit caused the fault.

Note: Some fault types are followed by auto-restart. For such faults, if the fault is subsequently resolved, the corresponding bit is cleared in the General Fault Status register. Despite that, to allow the system controller the option of diagnosing the problem, the incident remains recorded in the Latched Status registers (0x38 through 0x43) until a reset occurs.



#### **Active LED In-Regulation Status Address: 0x32:0x33**



#### **REGx [9:0] LED Voltage Fault Status**

Sets a bit for each LED channel, when an LED driver is not in regulation and the output exceeds the OVP threshold. Used with FAULT 8.





#### **LED Pin Shorted to GND Status**



#### **LGSx [9:0] LED Short to GND Fault Status**

This bit is set if an LED pin voltage is found to remain at GND level during startup (prevents further initialization). Used with FAULT 10.



#### **LED String Short-Detect Status**

**Address: 0x36:0x37**



#### **LSDx [9:0] LED String Short Detect Status**

This bit is set if an LED pin voltage goes above its preset voltage limit, as set by its corresponding LED pin Short-Detect Threshold register. Used with FAULT 12.



#### **Latched Status Registers Address: 0x38:0x43 (RB56 to RB67)**

Retain the status of faults that have been detected, allowing the system controller to poll them by an I<sup>2</sup>C Read to diagnose problems. All bits are cleared after a Read for the register.



## **APPENDIX B: FEEDBACK LOOP COMPONENTS CALCULATION FOR PEAK CURRENT CONTROL BOOST CONVERTER USED IN LED DRIVERS APPLICATIONS**

This appendix provides an examination of the factors involved in calculating the transfer function of a peak current controlled boost converter, an output to control transfer function, and recommendations for stabilizing the feedback loop closed system. An example of a complete small signal model of a peak-currentmode boost converter is shown in Figure B-2. The A8517 is an example of a boost converter that drives 10 LED strings with 10 LEDs in each string.

## **Power Stage Transfer Function**

Using a frequency-based model, the transfer function (control to output) of boost power stage peak-current control is given by the following equation:

$$
T_{p}(f) = A_{p} \times \frac{\left(1 + \frac{2 \times \pi \times f \times j}{\omega_{z}}\right) \times \left(1 - \frac{2 \times \pi \times f \times j}{\omega_{\text{RHP}}}\right)}{\left(1 + \frac{2 \times \pi \times f \times j}{\omega_{p}}\right) \times \left(1 + \frac{2 \times \pi \times f \times j}{\omega_{b} \times \omega_{s}} + \frac{(2 \times \pi \times f \times j)^{2}}{\omega_{s}^{2}}\right)} (B-I)
$$

 $A<sub>p</sub>$  is the DC gain,

 $\omega_Z$  is the angular frequency of the output capacitor ESR zero,  $f_7$ ,

 $\omega_{\text{RHP}}$  is the angular frequency of the right-half plane zero,  $f_{RHP}$ ,

 $\omega_{\rm p}$  is the angular frequency of the output load pole,  $f_{\rm p}$ ,

 $Q_D$  is the inductor peak current sampling double pole quality or damping factor, and

 $\omega_{\rm S}$  is the double-pole angular frequency oscillation.

Figure A-1 shows the plot of the power stage logarithmic transfer function as gain,  $G_{P(f)}$ , versus frequency. with  $G_{P(f)}$  given by:

$$
G_P(f) = 20 \times \log(|T_P(f)|) \tag{B-2}
$$

The next sections define the components of  $T<sub>p</sub>(f)$ .

 $A_p$ , DC gain

The DC gain is defined as follows:

$$
A_{P} = \frac{1 \quad D(nom)}{R_{I}} \times \frac{R_{S} \times R_{EQ}}{R_{S} + R_{D} + R_{EQ}} \tag{B-3}
$$

where

• D is the PWM duty cycle, calculated as:

$$
D(nom) = (V_{OUT} - V_{IN}(nom)) / V_{OUT}
$$
 (B-4)

where

$$
V_{OUT} = N_L \times V_f + V_{REG} + V_D + V_H \tag{B-5}
$$

and  $N_L$  is the quantity of LEDs per string,

 $V_f$  is the nominal forward voltage drop for each LED diode,

 $V_{REG}$  is the current sink regulated voltage for each LED string,

 $V_D$  is the Schottky diode forward voltage drop and

 $V_H$  is the output hysteresis-control voltage.

- $R_I$  is the current sense resistor, which is connected in series with the boost power switch,
- $R<sub>S</sub>$  is the LED sink pin sense resistor, which is usually located inside the IC and can be calculated from the following equation:

$$
R_S = V_{REG} / I_{LED}
$$
 (B-6)







## **Wide Input Voltage, Fault Tolerant, Independently Controlled A8517 2011 Transfer Let Transfer United State III A8517 288517 2011 Multi-Channel LED Driver with I** and the Multi-Channel LED Driver with I

where  $I_{LED}$  is the current through one LED string,

 $R_{\text{EO}}$  is the output nominal operating resistance, which is given by the following equation:

 $R_{EO} = V_{OUT} / I_{LEDT}$  (B-7)

where  $I_{\text{LEDT}}$  is the total output current through all LED strings:

$$
I_{LEDT} = N_S \times I_{LED} \tag{B-8}
$$

and  $N<sub>S</sub>$  is the total quantity of LED strings, and

- $R_D$  is the total dynamic resistance of one LED string, which can be measured in the lab, as follows:
- 1. Get a load board with one string of LEDs.
- 2. Apply an external DC voltage across all LEDs in one string through a current limit resistor,  $R = 10 \Omega$ .
- 3. Change the DC voltage to get 90% of one string current. Then measure the voltage across all LEDs in one string.
- 4. Repeat step 3 until reaching 100% of one string current.
- 5. Calculate  $R_D = (V_2 V_1) / (I_2 I_2)$ .  $V_2$  is the voltage across all LEDs in one string at  $I_2 = 100\%$  of one string LED current.  $V_1$ is the voltage across all LEDs in one string at  $I_1 = 90\%$  of one string LED current.

 $Q_D$ , inductor peak current sampling double pole quality

$$
Q_D = \frac{1}{\pi \times [0.5 - D(nom) + (1 - D(nom)) \times IFSC]} \quad (B-9)
$$

where

 IFSC is the implemented factor of inductor slope compensa tion, and is given by:

$$
IFSC = (ISC / CSC) \times FSC
$$
 (B-10)

and

ISC is the IC implemented slope compensation in  $A/\mu s$ . At 2 MHz switching frequency,  $ISC = 2.3 A/\mu s$ . However, it changes as the switching frequency changes. It is normalized to a 2 MHz swtiching frequency. At a switching frequency different from 2 MHz the implemented slope compensation can be calculated from:

$$
ISC = 2.3 (A/\mu s) \times (f_{SW}/2 (MHz)) (B-11)
$$

CSC is the calculated slope compensation also in  $A/\mu s$ , given by:

$$
CSC = \frac{\Delta I \times FSC \times 10^{-6}}{(1/f_{SW}) \times (1-D(max))}
$$
 (B-12)

and

$$
\Delta I = (V_{IN}(min) \times D(max)) / L_1 \times f_{SW}, \text{ and } (B-13)
$$

FSC is the Ridley's factor slope compensation, given by:

$$
FSC = 1 - 0.18 / D(max) \qquad (B-14)
$$

 $\omega_Z$ , angular frequency of the output capacitor ESR zero,  $f<sub>z</sub>$ 

$$
\omega_Z = 1 / (ESR \times C_{OUT}) \tag{B-15}
$$

 $\omega_{\text{RHP}}$ , angular frequency of the right-half plane zero,  $f_{RHP}$ 

$$
\omega_{RHP} = R_{EQ} / ((1 - D(max))^2 \times L_1)
$$
 (B-16)

where

$$
D(max) = (V_{OUT} - V_{IN}(min)) / V_{OUT}
$$
 (B-17)

 $\omega_{\rm P}$ , angular frequency of the output load pole,  $\rm f_{\rm P}$ 

$$
\omega_{P} = \frac{R_{s} + R_{D} + R_{EQ}}{(R_{s} + R_{D} + ESR) \times R_{EQ} \times C_{OUT}} \tag{B-18}
$$

 $\omega_{\rm S}$ , angular frequency oscillation of the double pole that occurs at half of the switching frequency,  $f_{SW}$ 

$$
\omega_S = \pi \times f_{SW} \tag{B-19}
$$

## **Output to Control Transfer Function**

When using peak current mode control for a DC-to-DC converter, a type II PI error amplifier compensation circuit is sufficient to stabilize the converter. For controlling the current sink voltage and as a result controlling the output, the A8517 IC uses a high bandwidth transconductance amplifier, shown as A1 in Figure B-2.

A transconductance amplifier is actually a voltage-controlled current source. It converts any error voltage at its input pins to a current flowing out of its output pin at  $V<sub>C</sub>$ . The transconductance gain of the error amplifier, g , is defined as:

$$
g = I_{AMP} / V_{error}
$$
 (B-20)

In Figure B-2,  $R_{AMP}$  represents the output impedance of the transconductance amplifier (A1).  $R_{AMP}$  usually has a high value and it is neglected in the calculation of the error amplifier transfer function.



 $R_Z$ ,  $C_Z$ , and  $C_P$  represent the external Type II compensation network. From an AC point of view, the non-inverting pin of A1 is connected to a DC reference voltage,  $V_{REG}$ , which is a virtual

AC ground. Therefore, the transfer function of the compensation circuit is derived as follows:



Figure B-3: Plot of error amplifier stage transfer func**tion versus frequency**



**Figure B-2: Small signal model of a peak-current-mode boost converter; the ten strings of the A8517 are represented by one string in this example**



## **Wide Input Voltage, Fault Tolerant, Independently Controlled A8517 22 The State II and State II and State II and A8517 288517 2288 Multi-Channel LED Driver with I** and the Multi-Channel LED Driver with I

$$
T_{EA}(f) = \frac{V_c(f)}{V_{out}(f)}
$$
 (B-21)

$$
= \frac{-I \times I_{\text{amp}} \times Z_{\text{c}}(f)}{V_{\text{EROR}}} \times \left(\frac{R_{\text{s}} + R_{\text{p}}}{R_{\text{s}}}\right) \tag{B-22}
$$

applying equation A-20:

$$
T_{EA}(f) = -I \times \left(\frac{R_s \times g}{R_s + R_D}\right) \times Z_c(f) \tag{B-23}
$$

where

$$
Z_c(f) = \frac{\left(R_z + \frac{1}{2 \times \pi \times f \times j \times C_z}\right) \times \left(\frac{1}{2 \times \pi \times f \times j \times C_p}\right)}{\left(R_z + \frac{1}{2 \times \pi \times f \times j \times C_z}\right) + \left(\frac{1}{2 \times \pi \times f \times j \times C_p}\right)} (B-24)
$$

Figure A-3 shows the logarithmic transfer function for the output to control compensation circuit, with gain,  $G_{EA}(f)$ . given by:

$$
G_{EA}(f) = 20 \times log(|T_{EA}(f)|)
$$
 (B-25)

The transfer function has a single pair of pole and zero in addition to the pole at the origin. The pole at the origin is defined by  $C_P$  and  $R_{AMP}$ . The zero is defined by  $R_Z$  and  $C_Z$ . The zero frequency location is selected to compensate or cancel the power train load pole. It is defined by:

$$
f_{ZEA} = 1/(2 \times \pi \times R_Z \times C_Z) \tag{B-26}
$$

The error amplifier pole frequency is selected to compensate for or cancel the power train ESR zero. This is the case if the frequency of the ESR zero is small or below the switching frequency. Otherwise, it is selected to be at half switching frequency. This pole frequency determines the end of mid-band gain of the error amplifier transfer function, so it ensures that the closed loop system cross-over frequency is below half switching frequency, which is important for stability issues. The pole frequency is defined by:

$$
f_{PEA} = \frac{1}{2 \times \pi \times R_z \times \left(\frac{C_z \times C_p}{C_z + C_p}\right)}
$$
 (B-27)

#### **Stabilizing the Closed Loop System**

In this section, calculations are provided for selecting optimal  $R_Z, C_Z$ , and  $C_P$ . The closed loop system will be stable if the total system transfer function rolls off while crossing over at a phase margin of approximately 90° or –20 dB per decade. It is recommended that the phase margin does not fall below 45°. For higher stability, the cross over frequency should be much less than the right half plane zero and smaller than half of the switching frequency.

To achieve that, first fix the mid-band gain of the error amplifier transfer function. Make it equal in value to the power train gain at the cross over frequency, but negative so the total closed loop gain will be 0 dB. Then position the compensation pole and zero. Here are step-by-step procedures on how to calculate the compensation network components:

- 1. Calculate  $R_Z$  such that the negative mid-band gain of the error amplifier will be equal to the power train gain at the required system bandwidth or cross over frequency.
	- A. Calculate the cross over frequency to be much less than the RHP zero and lower than the half-switching frequen-



cy. A 20 to 30 kHz cross over frequency is appropriate for LED applications, calculated as follows:

$$
f_C = 0.015 \times f_{SW} \tag{B-28}
$$

- B. Calculate, or preferably measure, the power train gain at  $f_C$ , which is  $G_P(f_C)$ , then multiply it by  $-1$ .
- C. To compensate for the difference from the error amplifier gain at f<sub>ZEA</sub> and the actual mid-band gain, subtract an

additional 3 dB:

$$
-G_P(f_C) - 3 dB \qquad (B-29)
$$

D. Convert the calculated gain to a linear gain:

$$
10^{\left(\frac{G_p(f_c)-3}{20}\right)}
$$
 (B-30)



**Figure B-4: Plot of the Whole System Closed Loop Transfer Function Gain versus Frequency, with a Cross Over**  Frequency, f<sub>C</sub>, of 30 kHz



## **Wide Input Voltage, Fault Tolerant, Independently Controlled A8517 22 The End of the United State Input voltage, Fault Tolerant, independently Controlled A8517**

E. Calculate  $R_Z$ :

$$
R_z = \frac{10^{\left(\frac{-G_p(f_c) - 3}{20}\right)}}{g \times \left(\frac{R_s}{R_s + R_D}\right)} \tag{B-31}
$$

- 2. Select a value for  $C_Z$ .
	- A. Calculate the frequency for the error-amplifier compensation zero,  $f_{ZEA}$ . This zero should cancel the dominant low frequency pole of power train. Therefore,  $f_{ZEA}$  should be close to f<sub>P</sub>. Usually it is selected to be  $\frac{1}{5}$  to  $\frac{1}{10}$  of f<sub>C</sub>:

$$
f_{ZEA} = f_C / 10 \tag{B-32}
$$

B. Cz can be calculated by applying equation A-26:

$$
C_Z = 1/(2 \times \pi \times R_Z \times f_{ZEA})
$$
 (B-33)

- 3. Select a value for  $C_p$ .
	- A. Select a frequency for the error-amplifier compensation

pole, f<sub>PEA</sub>. This pole determines the error-amplifier end of the mid-band region. It is selected to cancel the power train ESR zero. However, if ceramic capacitors are used at the output, the ESR zero will be at very high frequency. In this case, the  $f_{PEA}$  is selected to be at half of the switching frequency to ensure that  $f_C$  is at lower than half the switching frequency and as a result a higher phase margin can be achieved.  $f_{PEA}$  is given by:

$$
f_{PEA} = 0.5 \times f_{SW} \tag{B-34}
$$

B.  $C_p$  can be calculated by applying equation A-27:

$$
C_p = \frac{C_z}{2 \times \pi \times R_z \times C_z \times f_{PEA} - 1}
$$
 (B-35)



Figure B-5: Simplified Block Diagram for the Closed-Loop Whole System **to show how to measure the gain of the power stage or closed-loop system gain and phase margin**



The closed-loop system transfer function is given by:

$$
T_S(f) = T_P(f) \times T_{EA}(f) \tag{B-36}
$$

The closed-loop system logarithmic transfer function gain is given by:

$$
G_S(f) = 20 \times log(|T_S(f)|) \tag{B-37}
$$

Figure A-4 shows the closed loop logarithmic transfer function as gain versus frequency. As shown in Figure A-4, if the above methods are implemented the transfer function rolls off while crossing over with around  $a - 20$  dB per decade, which results in around a 90° phase margin.

Finally, it is recommended to measure the gain and phase margin of the whole system closed loop. If necessary, the compensation components values could be tweaked to obtain the required cross over frequency and phase margin.

### **Measuring the Feedback Loop Gain and Phase Margin**

It is always necessary to measure the feedback loop gain and phase margin of a power converter to make sure the converter runs stably and responds quickly to line or load transients. In addition, to calculate the feedback-loop component values, it is necessary first to calculate or preferably to measure only the power-stage transfer function at the required cross over frequency. Below, one method for measuring the power-stage and the closed-loop whole system transfer functions is presented.

#### **POWER STAGE TRANSFER FUNCTION MEASURE-MENT**

The power stage or control to output transfer function can be measured using any gain/phase analyzer. Figure A-5 shows a block diagram for the whole closed-loop system. To measure the powerstage transfer function, implement the following steps:

1. First, temporarily, use a large value capacitor for  $C_z$ , say 4.7 μF, and a small value resistor for R<sub>Z</sub>, say 100 Ω, to rolloff the control loop at very low frequency.

- 2. On the PCB cut the trace between VOUT and the LED strings.
- 3. Connect a 10  $\Omega$  resistor from VOUT to the LED strings.
- 4. Connect the sweeping signal,  $V_S$ , leads from the spectrum analyzer line (red) to VOUT and the neutral (black) to the LED string, across the 10  $\Omega$  resistor.
- 5. Hook the voltage probe V2 (red) to VOUT (B1) and the ground lead to PCB GND.
- 6. Hook the voltage probe V1 (blue) to  $V_C$ , so the gain would be  $G_P(f) = B1 / A2$ .
- 7. Run the sweep.
- 8. When the sweep is completed, to read the power stage gain  $G_P(f_C)$  at the selected frequency,  $f_C$ , place the analyzer screen cursor at that frequency.

#### **WHOLE CLOSED-LOOP SYSTEM TRANSFER FUNC-TION GAIN AND PHASE MARGIN MEASUREMENT**

The closed-loop whole system transfer function gain and phase margin can be measured using the following steps:

- 1. Change  $R_Z$ ,  $C_Z$ , and  $C_P$  to be the same as the calculated values.
- 2. Follow same steps 2 through 5, shown above.
- 3. Hook the voltage probe V1 (blue) to A1, so the gain would be  $G_S(f) = B1/A1.$
- 4. Run the sweep.
- 5. When the sweep is completed, to read the phase margin at the cross over frequency,  $f_C$ , place the analyzer screen cursor at  $f_{C}$ .
- 6. To read the gain margin, place the analyzer screen cursor where the phase margin is zero.

The whole system closed loop is considered stable if the phase margin is larger than 45°. It is also recommended to have the gain margin as large as possible. A gain margin around –7 dB is sufficient.



## **Wide Input Voltage, Fault Tolerant, Independently Controlled A8517 22 The End of the United State Input voltage, Fault Tolerarit, independently Controlled A8517 <b>22**

#### **Revision History**



I 2C™ is a trademark of Philips Semiconductors.

Copyright 2023, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

**www.allegromicro.com**

