# RENESAS

# DATASHEET

# ISL6388

Advanced Linear EAPP Digital 6-Phase Green PWM Controller for Digital Power Management With NVM and AUTO Phase Shedding

FN8571 Rev 0.00 Apr 15, 2014

The ISL6388 is a smart and smallest 6-Phase Green PWM controller, designed to be compliant to Intel VR12.5/VR12 specifications and control the microprocessor core or memory voltage regulator. It includes programmable functions and telemetries for easy use, system flexibility and over-clocking applications using SMBus, PMBus, or  $I^2C$  interface, which is designed to be conflict free with CPU's SVID bus and to program NVM banks up to 8 different compensations and system parameters. This minimizes external components and significantly reduces design complexity and PCB area, and simplifies the manufacturing process.

The ISL6388 utilizes Intersil's proprietary Advanced Linear EAPP (Enhanced Active Pulse Positioning) Digital control scheme to achieve the extremely fast linear transient response with fewer output capacitors and overcomes many hurdles of traditional digital approach, which uses non-linear, discrete control method for both voltage loop and current balance loop and runs into beat frequency oscillation and non-linear response. The ISL6388 accurately monitors the load current via the IMON pin and reports this information via the  $I_{\text{OUT}}$  register to the microprocessor, which sends a PSI# signal to the controller at low power mode via SVID bus. The controller enters 1- or 2-phase operation in low power mode (PSI1); in the ultra low power mode (PSI2, PSI3), it operates in single phase with diode emulation option. In low power modes, the magnetic core and switching losses are significantly reduced, yielding high efficiency at light load. After the PSI# signal is de-asserted, the dropped phase(s) are added back to sustain heavy load transient response and efficiency. In addition, the ISL6388 features auto-phase shedding to optimize the efficiency from light to full load for Greener Environment without sacrificing the transient performance.

The ISL6388 senses the output current continuously by a dedicated current sense resistor or the DCR of the output inductor. The sensed current flows through a digitally programmable 1% droop resistor for precision load-line control. Current sensing circuits also provide the needed signals for channel-current balancing, average overcurrent protection and individual phase current limiting. The TM pin senses an NTC thermistor's temperature, which is internally digitized for thermal monitoring and for integrated thermal compensation of the current sense elements of the regulator.

The ISL6388 features remote voltage sensing and completely eliminates any potential difference between remote and local grounds. This improves regulation and protection accuracy. The threshold-sensitive enable input is available to accurately coordinate the start-up of the ISL6388 with other voltage rails.

# Features

- Intel VR12.5/VR12 compliant for core and memory
	- Programmable IMAX, TMAX, BOOT, DVID rate, address
- SMBus/PMBus/I ${}^{2}$ C compatible
	- Up to 1.5MHz bus interface with SVID conflict free
	- NVM to store up to 8 configurations with programmable frequency, droop, auto, faults (OCP, UVP, CFP), etc.
	- No firmware required and hassle free with checksum
- Advanced Linear EAPP Digital control scheme (patented)
	- Digitally programmable compensation
	- Auto phase shedding option for greener environment
	- Variable frequency control during load transients to reduce beat frequency oscillation
	- Linear control with evenly distributed PWM pulses for better phase current balance during load transients
	- Voltage feed-forward and ramp adjustable options
	- High frequency and PSI compensation
- Active phase adding and dropping with diode emulation scheme for enhanced light load efficiency
- Phase doubler and coupled-inductor compatibility
- Differential remote voltage sensing with ±0.5% accuracy
- Programmable 1- or 2-phase operation in PSI1 mode
- Programmable slew rate of fast dynamic VID with dynamic VID compensation (DVC)
- Support 5V PWM or 3.3V PWM DrMOS and driver
- Zero current shutdown with ISL6627
- Precision resistor or DCR differential current sensing
	- Accurate load-line (Droop) programming and control
	- Accurate current monitoring and channel-current balancing with calibration capability
- True input current sensing for catastrophic failure protection
- Average overcurrent protection and channel-current limiting
- High common mode current sense input (VCC-1.5V)
- Open sensing and single point of loop failure protection
- Thermal monitoring and integrated compensation
- 1- to 6-Phase option and up to 2MHz per phase
- Start-up into pre-charged load
- Pb-Free (RoHS Compliant) 40 Ld 5x5 Plastic Package

# Applications

- Core and memory for Intel VR12/VR12.5 based processor
- High performance server core or memory rail
- High performance graphic rail
- High-end desktop with over-clocking option



# **Table of Contents**





# <span id="page-2-0"></span>Ordering Information



NOTES:

<span id="page-2-1"></span>1. Add  $-T^*$  suffix for tape and reel. Please refer to  $IB347$  for details on reel specifications.

<span id="page-2-2"></span>2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pbfree products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

<span id="page-2-3"></span>3. For more information on MSL please see techbrief [TB363](http://www.intersil.com/data/tb/tb363.pdf).

# Pin Configuration



# <span id="page-3-0"></span>Driver/DrMOS Recommendation



NOTE: Intersil 5V and 12V drivers are mostly pin-to-pin compatible and allow for dual footprint layout implementation to optimize MOSFET selection and efficiency. The 5V Drivers are more suitable for high frequency and high power density applications.



## <span id="page-4-0"></span>ISL6388 internal Block Diagram





# <span id="page-5-0"></span>Typical Application: 6-Phase Core VR With PMBus/SMBus/I<sup>2</sup>C



# <span id="page-6-0"></span>Typical Application: 4-Phase Memory VR With PMBus/SMBus/I<sup>2</sup>C





# <span id="page-7-0"></span>Typical Application: 6-Phase General Processor VR



# <span id="page-8-0"></span>Typical Application: 12-Phase Over-clocking VR



#### <span id="page-9-0"></span>Absolute Maximum Ratings Thermal Information



#### <span id="page-9-2"></span>Recommended Operating Conditions



<span id="page-9-1"></span>

*CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.*

#### NOTES:

- <span id="page-9-3"></span>4.  $\theta_{JA}$  is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief [TB379](http://www.intersil.com/data/tb/tb379.pdf).
- <span id="page-9-4"></span>5. For  $\theta_{\text{JC}}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

#### <span id="page-9-5"></span>Electrical Specifications Recommended Operating Conditions, V<sub>CC</sub> = 5V, Unless Otherwise specified. Boldface limits apply across the operating temperature range.





Electrical Specifications Recommended Operating Conditions, V<sub>CC</sub> = 5V, Unless Otherwise specified. Boldface limits apply across the operating temperature range. (Continued)





Electrical Specifications Recommended Operating Conditions, V<sub>CC</sub> = 5V, Unless Otherwise specified. Boldface limits apply across the operating temperature range. (Continued)





Electrical Specifications Recommended Operating Conditions, V<sub>CC</sub> = 5V, Unless Otherwise specified. Boldface limits apply across the operating temperature range. (Continued)



NOTES:

6. These parts are designed and adjusted for accuracy with all errors in the voltage loop included.

<span id="page-12-0"></span>7. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.

# Functional Pin Descriptions

Refer to Table 20 on page 55 for Design and Layout Considerations.

VCC - Supplies the power necessary to operate the chip. Connect this pin directly to a +5V supply with a high quality ceramic bypass capacitor. The controller start to operate, when the voltage on this pin exceeds the rising POR threshold and shuts down when the voltage on this pin drops below the falling POR threshold.

GND - The bottom metal base of ISL6388 is return of VCC supply. It is also the return of SVID and PMBus Buses as well as all PWM output drivers. Connect it to system ground.

ISENIN+, ISENIN- - These pins are current sense inputs to differential amplifier of the input supply. The sensed current is used for input power monitoring and power management of the system. When is not used, connect ISENIN+ to VIN and a resistor divider with a ratio of 1/3 on ISENIN± pin, say 499k Ohm in between ISENIN± pins and then 1.5MΩ from ISENIN- to ground (see Figure 29). Refer to "Input Current Sensing" on page 32 for configuration details. Regardless input current sense is used or not, ISENIN+ should be connected to input voltage  $(V_{IN})$  for feed-forward compensation to maintain a constant loop gain over the input line variation.

EN\_PWR\_CFP - This pin is a threshold-sensitive enable input and a catastrophic failure protection (CFP) output. Connecting the power train input supply to this through an appropriate resistor divider provides input undervoltage protection and a means to synchronize the power sequencing of the controller and the MOSFET driver ICs. When EN\_PWR\_CFP is driven above 0.85V but below 3.3V, the controller is actively depending on status of the TM\_EN\_OTP, the internal POR, and pending fault states. Driving EN\_PWR\_CFP below 0.75V or above 3.7V will turn off the controller, clear all fault states (except for CFP fault) and prepare the ISL6388 to soft-start when re-enabled. In addition, this pin will be latched high (VCC) by the input overcurrent (monitored by ISENIN±) or VR overvoltage event. The latch resets by cycling VCC and cannot reset by TM\_EN\_OTP or EN\_PWR\_CFP since when the catastrophic failure (CFP) is triggered, the input power is removed from VR so is the VTT voltage rail and it is PGOOD signal. To keep CFP active, VCC should be biased with a standby supply. This feature means to provide protection to the case that the VR with shorted high-side MOSFET draws insufficient current to trigger the input supply's overcurrent trip level, this pin will send an active high signal (CFP) to disconnect the input supply before catching fire or further damage of PCB. Refer to "Catastrophic Fault Protection" on page 31 for more details

VSEN\_OVP - This pin monitors the regulator output for Overvoltage protection. Connect this pin to the positive rail remote sensing point of the microprocessor or load. This pin tracks with the VSEN pin. If a resistive divider is placed on the VSEN pin, a resistive divider with the same ratio should be placed on the VSEN\_OVP pin to track UVP and OVP.

VSEN - This pin compensates the voltage drop between the load and local output rail for precision regulation. Connect this pin to the positive rail remote sensing point of the microprocessor or load. It also is the APA level sensing input.

RGND - This pin compensates the offset between the remote ground of the load and the local ground of this device for precision regulation. Connect this pin to the negative rail remote sensing point of the microprocessor or load.

VR\_RDY - VR\_RDY indicates that soft-start has completed and the output remains in normal operation. It is an open-drain logic output. When OCP, UVP, OVP, or CFP occurs, VR\_RDY is pulled low.

TM\_EN\_OTP - Input pin for the temperature measurement. Connect this pin through an NTC thermistor to GND and a resistor to VCC of the controller. The voltage at this pin is inversely proportional to the VR temperature. The device monitors the VR temperature based on the voltage at the TM pin. Combined with ìTCOMPî setting, the sensed current is thermally compensated. The VR\_HOT# asserts low if the sensed temperature at this pin is higher than the maximum desired temperature, "TMAX". The NTC should be placed close to the current sensing element, the output inductor or dedicated sense resistor on Phase 1. A decoupling capacitor (0.1µF) is typically needed in close proximity to the controller. In addition, the controller is disabled when this pin's voltage drops below 0.95 (typically) and is active when it is above 1.05V (typically); it can serve as Enable and Over-Temperature functions, however, when it is used as an Enable toggle input, bit2 of STATUS\_BYTE (78h) will flag OT; CLEAR\_FAULTS (03h) command must be sent to clear the fault after VR start-up. If not used, connect a  $1MΩ/2MΩ$  resistor divider or tie to V<sub>CC</sub>.

PWM[6:1] - Pulse width modulation outputs. Connect these pins to the PWM input pins of the Intersil driver IC(s). The number of active channels is determined by the state of PWM[6:2]. Tie PWM(N+1) to VCC to configure for N-phase operation. PWM firing order is sequential from 1 to N with N being the number of active phases. If PWM1 is tied high, the respective address is released for use, i.e, the VR is disabled and does not respond to the SVID commands.

ISEN[6:1]+, ISEN[6:1] - The ISEN+ and ISEN- pins are current sense inputs to individual differential amplifiers of VR. The sensed current is used for channel-current balancing, overcurrent protection, and droop regulation. Inactive channels should have their respective current sense inputs, ISEN[6:#]- grounded, and ISEN[6:#]+ open. For example, ground ISEN[6:5]- and open ISEN[6:5]+ for 4-phase operation. DO NOT ground ISEN[6:1]+. For DCR sensing, connect each ISEN- pin to the node between the RC sense elements. Tie the ISEN+ pin to the other end of the sense capacitor (typically output rail). The voltage across the sense capacitor is proportional to the inductor current. Therefore, the sensed current is proportional to the inductor current and scaled by the DCR of the inductor and  $R_{\text{SET}}$ .

BUF\_COMP - Buffered output of internal COMP.

VR\_HOT# - Indicator of VR temperature reaching above TMAX set by PMBus E8[2:0]. It is an open-drain logic output. Normally open if the measured VR temperature is less than TMAX, and pulled low when the measured VR temperature exceeds TMAX.

RSET - A resistor connected from this pin to ground sets the current gain of the current sensing amplifier. The RSET resistor value can be set from  $3.84k\Omega$  to 60.4k $\Omega$  and is 64x of the equivalent R<sub>ISEN</sub> resistor value. Therefore, the effective current sense resistor value can be set between 60 $\Omega$  and 943 $\Omega$ .



IMON - IMON is the output pin of sensed, thermally compensated (if internal thermal compensation is used) average current of VR. The voltage at the IMON pin is proportional to the load current and the resistor value. When it reaches to 3.0V, it initiates an overcurrent shutdown, while 2.5V IMON voltage corresponds to maximum SVID IOUT (15h) reading (FFh) and PMBus READ\_IOUT (8Ch) maximum reading. By choosing the proper value for the resistor at IMON pin, the overcurrent trip level can be set lower than the fixed internal overcurrent threshold. During dynamic VID, the OCP function of this pin is disabled to avoid false triggering. Tie it to GND if not used. Refer to "Current Sense Output" on page 26 for more details.

AUTO - A resistor from the pin to ground sets the current threshold of phase dropping for operation. The AUTO mode can be permanently disabled by pulling this pin to ground or PMBus D4h[2]. See Table 3 on page 17 and Table 9 on page 33 for more details.

SVCLK - Synchronous clock signal input of SerialVID bus from CPU.

SVDATA - I/O pin for transferring data signals between CPU and VR controller.

SVALERT# - Output pin for transferring the active low signal driven asynchronously from the VR controller to CPU.

SM\_PM\_I2CLK - Synchronous clock signal input of SMBus/PMBus/I<sup>2</sup>C.

SM\_PM\_I2DATA - I/O pin for transferring data signals SMBus/PMBus/I<sup>2</sup>C and VR controller.

SM\_PMALERT# - Output pin for transferring the active low signal driven asynchronously from the VR controller to SMBus/PMBus.

VRSEL\_ADDR - Register pin used to program VR address (SVID and PMBus) and to determine VR12 or VR12.5 mode.

NVM\_BANK\_BT - Register pin to select NVM memory bank to use (up to 8 configuration banks) and boot voltage, which can be set by this pin or the value stored in NVM bank.

# <span id="page-14-0"></span>**Operation**

The ISL6388 is the smallest 6-Phase PWM controller. It utilizes Intersil's proprietary Advanced Linear EAPP (Enhanced Active Pulse Positioning) digital control scheme that can process voltage and current information in real time for fast control and high speed protection and realize digital power management capability and flexibility. It achieves the extremely fast linear transient response with fewer output capacitors and overcomes many hurdles of traditional digital approach, which uses non-linear, discrete control method for both voltage loop and current balance loop and runs into beat frequency oscillation and non-linear response. The ISL6388 is designed to be compliant to Intel VR12.5/VR12 specifications with SerialVID features. The system parameters and SVID required registers are programmable and can be stored into selected NVM\_BANK via PMBus, no firmware required. It allows up to 8 memory banks, i.e., 8 different applications. This greatly simplifies the system design for various platforms and lowers inventory complexity and cost by using a single device.

In addition, this controller is compatible with phase doublers (ISL6611A and ISL6617), which can double or quadruple the phase count. For instance, the multi-phase PWM can realize up to 24-phase count system. A higher phase count system can improve thermal distribution and power conversion efficiency at heavy load.

The ISL6388 also supports coupled (2-Phase CI) inductor design. Refer to Intersil's application note, **AN1268** for detailed coupled inductor discussion.

#### <span id="page-14-1"></span>Multiphase Power Conversion

Microprocessor load current profiles have changed to the point that the advantages of multiphase power conversion are impossible to ignore. The technical challenges associated with producing a single-phase converter (which are both cost-effective and thermally viable), have forced a change to the cost-saving approach of multiphase. The ISL6388 controller helps reduce the complexity of implementation by integrating vital functions and requiring minimal output components. The typical application circuits diagrams on pages [6](#page-5-0) through [9](#page-8-0) provide the top level views of multiphase power conversion using the ISL6388 controller.

#### <span id="page-14-2"></span>Interleaving

The switching of each channel in a multiphase converter is timed to be symmetrically out-of-phase with each of the other channels. In a 3-phase converter, each channel switches 1/3 cycle after the previous channel and 1/3 cycle before the following channel. As a result, the 3-phase converter has a combined ripple frequency three times greater than the ripple frequency of any one phase, as illustrated in Figure 1. The three channel-currents (IL1, IL2, and IL3) combine to form the AC ripple current and the DC load current. The ripple component has three times the ripple frequency of each individual channel-current. Each PWM pulse is terminated 1/3 of a cycle after the PWM pulse of the previous phase. The DC components of the inductor currents combine to feed the load.

To understand the reduction of ripple current amplitude in the multiphase circuit, examine Equation 1, which represents an individual channel's peak-to-peak inductor current.

$$
I_{P-P} = \frac{(V_{1N} - V_{OUT}) \cdot V_{OUT}}{L \cdot F_{SW} \cdot V_{1N}}
$$
 (EQ. 1)

In Equation 1,  $V_{IN}$  and  $V_{OUT}$  are the input and output voltages respectively, L is the single-channel inductor value, and F<sub>SW</sub> is the switching frequency.



FIGURE 1. PWM AND INDUCTOR-CURRENT WAVEFORMS FOR 3-PHASE CONVERTER



In the case of multiphase converters, the capacitor current is the sum of the ripple currents from each of the individual channels. Compare Equation 1 to the expression for the peak-to-peak current after the summation of N symmetrically phase-shifted inductor currents in Equation [2](#page-15-1), the peak-to-peak overall ripple current  $I_{C(P-P)}$  decreases with the increase in the number of channels, as shown in Figure [2](#page-15-2).



<span id="page-15-2"></span>Output voltage ripple is a function of capacitance, capacitor Equivalent Series Resistance (ESR), and the summed inductor ripple current. Increased ripple frequency and lower ripple amplitude mean that the designer can use less per-channel inductance and few or less costly output capacitors for any performance specification.

$$
I_{c(p-p)} = \frac{V_{OUT}}{L \cdot F_{SW}} K_{ROM}
$$
\n(EQ. 2)  
\n
$$
K_{RCM} = \frac{(N \cdot D - m + 1) \cdot (m - (N \cdot D))}{N \cdot D}
$$
\nfor  
\n
$$
m - 1 \le N \cdot D \le m
$$
\n
$$
m = \text{ROUNDUP}(N \cdot D, 0)
$$

Another benefit of interleaving is to reduce input ripple current. Input capacitance is determined in part by the maximum input ripple current. Multiphase topologies can improve overall system cost and size by lowering input ripple current and allowing the designer to reduce the cost of input capacitors. The example in Figure 3 illustrates input currents from a three-phase converter combining to reduce the total input ripple current.

The converter depicted in Figure 3 delivers 36A to a 1.5V load from a 12V input. The RMS input capacitor current is 5.9A. Compare this to a single-phase converter also stepping down 12V to 1.5V at 36A. The single-phase converter has 11.9A<sub>RMS</sub> input capacitor current. The single-phase converter must use an input capacitor bank with twice the RMS current capacity as the equivalent three-phase converter.

Figures 37, 38 and 39, as described in on "Input Capacitor" Selection" on page 54, can be used to determine the input capacitor RMS current based on load current, duty cycle, and the number of channels. They are provided as aids in determining the optimal input capacitor solution. Figure 40 shows the single phase input-capacitor RMS current for comparison.



FIGURE 3. CHANNEL INPUT CURRENTS AND INPUT-CAPACITOR RMS CURRENT FOR 3-PHASE CONVERTER

#### <span id="page-15-0"></span>PWM Modulation Scheme

The ISL6388 adopts Intersil's proprietary Enhanced Active Pulse Positioning (EAPP) modulation scheme to improve transient performance. The EAPP is a unique dual-edge PWM modulation scheme with both PWM leading and trailing edges being independently moved to give the best response to load apply and load release. The EAPP has an inherited function, similar to Intersil's proprietary Adaptive Phase Alignment (APA) technique, to turn on all phases together to further improve the transient response, when there are sufficiently large load step currents. The EAPP is a variable frequency architecture, providing linear control over transient events and evenly distributing the pulses among all phases to achieve very good current balance and eliminate beat frequency oscillation over a wide range of load transient frequencies.

<span id="page-15-1"></span>To further improve the line and load transient responses, the multi-phase PWM features feed-forward function to change the up ramp with the input line (voltage on ISENIN+ pin) to maintain a constant overall loop gain over a wide range input voltage. The up ramp of the internal Sawtooth is defined in Equation 3.

$$
V_{RAMP} = \frac{V_{IN} \cdot V_{RAMP} \quad \text{ADJ}}{12V}
$$
 (EQ. 3)

With EAPP control and feed-forward function, the ISL6388 can achieve excellent transient performance over wide frequency range of load step, resulting in lower demand on the output capacitors.

At DC load conditions, the PWM frequency is constant during normal mode (PSI0) and low power mode (PSI1). However, when PSI2 or PSI3 is asserted in ultra low power conditions, if the VR is configured for diode emulation operation, the EAPP reduces the switching frequency as the load decreases. Thus, the VR can enter burst mode at extreme light load conditions and improve power conversion efficiency significantly. Under steady state conditions, the operation of the ISL6388 PWM modulator is similar to a conventional trailing edge modulator. Conventional analysis and design methods can therefore be used for steady state and small signal analysis.



#### <span id="page-16-0"></span>PWM and PSI# Operation

The timing of each channel is set by the number of active channels. The default channel setting for the ISL6388 is six. The switching cycle is defined as the time between PWM pulse termination signals of each channel. The cycle time of the pulse signal is the inverse of the switching frequency. The PWM signals command the MOSFET driver to turn on/off the channel MOSFETs.

The ISL6388 can work in a 0 to 6-Phase configuration. Tie PWM(N+1) to  $V_{CC}$  to configure for N-phase operation. PWM firing order is sequential from 1 to N with N being the number of active phases, as summarized in Table [1](#page-16-4). For 6-phase operation, the channel firing sequence is 1-2-3-4-5-6, and they are evenly spaced over  $1/6$  of a cycle. Connecting PWM6 to  $V_{CC}$  configures 5-phase operation, the channel firing order is 1-2-3-4-5 and the phase spacing is  $1/5$  of a cycle. If PWM2 is connected to  $V_{CC}$ , only Channel 1 operation is selected. If PWM1 is connected to V<sub>CC</sub>, the VR operation is turned off.

<span id="page-16-4"></span>

#### TABLE 1. PHASE NUMBER AND PWM FIRING SEQUENCE

The CPU can enter four distinct power states as shown in Table [2](#page-16-3). The ISL6388 supports all states, but it treats PSI2 and PSI3 the same. In addition, the setDecay mode will automatically enter PSI2 state while the output voltage decaying. However, prior to the end of soft-start (i.e: VR\_RDY goes high), the lower power modes (PSI1/2/3/Decay) are NOT enabled.

#### TABLE 2. POWER STATE COMMAND FROM CPU

<span id="page-16-3"></span>

When the SVID bus sends PSI1/2/3 or Set VID Decay command, it indicates the low power mode operation of the processor. The controller starts phase shedding the next switching cycle. The controller reduces the number of active phases according to the logic on Table 3. "NPSI" register and AUTO pin program the controller in operation of standard (SI), 2-phase coupled, or (N-x)-phase coupled inductors. Different cases yield different PWM output behaviors on both dropped phase(s) and operational phase(s) as PSI# is asserted and de-asserted. When CPU sends PSI0 command, it pulls the controller back to normal CCM PWM operation to sustain an immediate heavy transient load. Note that ìN-xî means N-x phase(s) coupled and x phase(s) are uncoupled.

For 2-Phase coupled inductor (CI) operation, both coupled phases should be 180° out-of-phase. In low power states (PSI1/2/3/Decay), the opposite phase of the operational phase turns on its Low-side MOSFET to circulate inductor current to minimize conduction loss when Phase 1 is high.

When PSI1 is asserted, VR0 is in single-phase CCM operation with PWM1, or 2-phase CCM operation with PWM1 and 2, 3 or 4, as shown in Table 1. The number of operational phases is configured by "NPSI" register, shown in Table 3. In PSI2/3/Decay, only PWM1 is in DCM/CCM operation, which is programmed by the "DE" register; the opposite PWM  $(2, 3, 0r 4, 1)$  depending upon configured maximum phase number as in Table [1](#page-16-4)) pulls low when PWM1 is high (CI applications).





NOTE: For 2-Phase CI option, the dropped coupled phase turns on LGATE to circulate current when PWM1 is high. Programmable via PMBus.

While the controller is operational ( $V_{CC}$  above POR, TM\_EN\_OTP and EN\_PWR\_CFP are both high, valid VID inputs), it can pull the PWM pins to ~40% of  $V_{CC}$  (~2V for 5V  $V_{CC}$  bias, for 5V PWM) or ~28% of V<sub>CC</sub> (for 3.3V PWM) during various stages, such as soft-start delay, phase shedding operation, or fault conditions (OC or OV events). The matching driver's internal PWM resistor divider can further raise the PWM potential, but not lower it below the level set by the controller IC. Therefore, the controller's PWM outputs are designed to be compatible with DrMOS and Intersil drivers that require 3.3V and 5V PWM signal amplitudes, programmed by PMBus.

#### <span id="page-16-1"></span>Diode Emulation Operation

To improve light load efficiency, the ISL6388 can enter diode emulation operation in PSI2/3 or Decay mode. Users should select Intersil VR12/VR12.5 compatible drivers: The ISL6627 or ISL6622 for PSI# channel(s). The diode emulation should be disabled via PMBus when non-compatible power stages or drivers are used.

#### <span id="page-16-2"></span>DrMOS and Driver Compatibility

In operational mode, the ISL6388 can actively drive PWM into tri-state level (mid level), which can be programmed to be compatible with 3.3V or 5V PWM input DrMOS or Drivers. The ISL6388's PWM "LOW" level is 0V and PWM "HIGH" level is  $V_{CC}$  (5V). The PWM "HIGH" minimum threshold of the DrMOS should be higher than 33% of V<sub>CC</sub> for 3.3V PWM logic and 44% of V<sub>CC</sub> for 5V PWM logic, while the PWM "LOW" maximum threshold of the DrMOS should be lower than 26% of  $V_{CC}$  for 3.3V PWM logic and 36% of V<sub>CC</sub> for 5V PWM logic. Since most of industrial DrMOS



devices are not compatible with Intersil's PWM protocol for diode emulation, therefore, the diode emulation mode should be disabled in both controller and DrMOS. Coupling with the ISL6627, zero current shutdown can be achieved, which minimizes the power stage stress.

#### <span id="page-17-0"></span>Phase Doubler Compatibility

The ISL6388 is compatible with phase doublers (ISL6611A and ISL6617), which can double or quadruple the phase count. For instance, the multi-phase PWM can realize up to 24-phase count system. A higher phase count system can improve thermal distribution and power conversion efficiency at heavy load. Non-Intersil Phase doubler typically does not have current balance and is not compatible with Intersil's multi-phase controllers.

#### <span id="page-17-1"></span>Pre-charged Start-up Capability

Since the ISL6388 uses 5V bias and the high efficiency power train mostly uses 5V driver, this makes the ISL6388 digital power system much more robust and reliable for power-up and down as well as pre-charged start-up, which is typically hardly managed for a system that deals with 3.3V, 5V, and 12V supplies.

#### <span id="page-17-2"></span>Switching Frequency

The VRís switching frequency is programmable from 120kHz to 2.025MHz via PMBus. It is 15kHz/step with a slew rate of step/20µs.

#### <span id="page-17-3"></span>Current Sensing

The ISL6388 senses current continuously for fast response. The ISL6388 supports inductor DCR sensing, or resistive sensing techniques. The associated channel-current sense amplifier uses the ISEN inputs to reproduce a signal proportional to the inductor current, I<sub>L</sub>. The sense current, I<sub>SEN</sub>, is proportional to the inductor current. The sensed current is used for current balance, load-line regulation, and overcurrent protection.

The internal circuitry, shown in Figures 4 and 5, represents one channel of the VR output, respectively. The ISEN± circuitry is repeated for each channel, but may not be active depending on the status of the PWM[6:2] pins, as described in "PWM and PSI# Operationî on [page 17.](#page-16-0) The input bias current of the current sensing amplifier is typically 25nA; less than  $7k\Omega$  input impedance is preferred to minimized the offset error, i.e., a larger C value as needed.

#### INDUCTOR DCR SENSING

An inductor's winding is characteristic of a distributed resistance, as measured by the Direct Current Resistance (DCR) parameter. Consider the inductor DCR as a separate lumped quantity, as shown in Figure 4. The channel-current I<sub>L</sub>, flowing through the inductor, will also pass through the DCR. Equation [4](#page-17-4) shows the s-domain equivalent voltage across the inductor V<sub>L</sub>.

<span id="page-17-4"></span>
$$
V_{L}(s) = I_{L} \cdot (s \cdot L + DCR) \tag{Eq. 4}
$$

A simple R-C network across the inductor extracts the DCR voltage, as shown in Figure 4.

The voltage on the capacitor  $V_C$ , can be shown to be proportional to the channel-current  $I<sub>L</sub>$  (see Equation 5).

$$
V_C(s) = \frac{\left(s \cdot \frac{L}{DCR} + 1\right) \cdot (DCR \cdot I_L)}{(s \cdot RC + 1)}
$$
(EQ. 5)

If the R-C network components are selected such that the RC time constant matches the inductor time constant ( $R*C = L/DCR$ ), the voltage across the capacitor  $V_C$  is equal to the voltage drop across the DCR, i.e., proportional to the channel-current.



<span id="page-17-5"></span>FIGURE 4. DCR SENSING CONFIGURATION

With the internal low-offset current amplifier, the capacitor voltage  $V_C$  is replicated across the sense resistor  $R_{ISEN}$ . Therefore, the current out of the ISEN+ pin,  $I_{\text{SEN}}$ , is proportional to the inductor current.

Equation [6](#page-17-5) shows that the ratio of the channel-current to the sensed current, I<sub>SEN</sub>, is driven by the value of the sense resistor and the DCR of the inductor.

$$
I_{\text{SEN}} = I_{L} \cdot \frac{\text{DCR}}{\text{R}_{\text{ISEN}}} = I_{L} \frac{\text{DCR} \cdot 64}{\text{R}_{\text{SET}}} \tag{EQ. 6}
$$



#### RESISTIVE SENSING

For more accurate current sensing, a dedicated current-sense resistor RSENSE in series with each output inductor can serve as the current sense element (see Figure 5). This technique however reduces overall converter efficiency due to the additional power loss on the current sense element RSENSE-

A current sensing resistor has a distributed parasitic inductance, known as ESL (equivalent series inductance, typically less than 1nH) parameter. Consider the ESL as a separate lumped quantity, as shown in Figure 5. The channel-current I<sub>L</sub>, flowing through the inductor, will also pass through the ESL. Equation [7](#page-18-0) shows the s-domain equivalent voltage across the resistor  $V_{R}$ .

$$
V_R(s) = I_L \cdot (s \cdot ESL + R_{SEM})
$$
 (Eq. 7)

A simple R-C network across the current sense resistor extracts the  $R_{SEN}$  voltage, as shown in Figure 5.

The voltage on the capacitor  $V_C$ , can be shown to be proportional to the channel-current I<sub>L</sub> (see Equation 8).

$$
V_C(s) = \frac{\left(s \cdot \frac{ESL}{R_{SEN}} + 1\right) \cdot (R_{SEN} \cdot I_L)}{(s \cdot RC + 1)}
$$
(EQ. 8)



FIGURE 5. SENSE RESISTOR IN SERIES WITH INDUCTORS

If the R-C network components are selected such that the RC time constant matches the ESL-R<sub>SEN</sub> time constant ( $R*C = ESL/R_{SEN}$ ), the voltage across the capacitor  $V_C$  is equal to the voltage drop across the R<sub>SEN</sub>, i.e., proportional to the channel-current. As an example, a typical 1m $\Omega$  sense resistor can use R = 348 and C = 820pF for the matching. Figures [6](#page-18-1) and [7](#page-18-2) show the sensed waveforms with and without matching RC when using resistive sense.



FIGURE 6. VOLTAGE ACROSS R WITHOUT RC

<span id="page-18-1"></span>

<span id="page-18-3"></span>FIGURE 7. VOLTAGE ACROSS C WITH MATCHING RC

<span id="page-18-2"></span><span id="page-18-0"></span>Equation [9](#page-18-3) shows that the ratio of the channel-current to the sensed current,  $I_{\text{SEN}}$ , is driven by the value of the sense resistor and the R<sub>ISFN</sub>.

$$
I_{\text{SEN}} = I_{L} \cdot \frac{R_{\text{SEN}}}{R_{\text{SEN}}} = I_{L} \frac{R_{\text{SEN}} \cdot 64}{R_{\text{SET}}}
$$
(EQ. 9)

However, the  $R_{\text{ISEN}}$  resistor of each channel is integrated, while its value is determined by the  $R_{\text{SET}}$  resistor. The RSET resistor value can be from 3.84k $\Omega$  to 60.4k $\Omega$  and is 64x of the required I<sub>SEN</sub> resistor value. Therefore, the current sense gain resistor (Integrated  $R_{\text{ISEN}}$ ) value can be effectively set at 60 $\Omega$  to 943 $\Omega$ .

The inductor DCR value will increase as the temperature increases. Therefore, the sensed current will increase as the temperature of the current sense element increases. In order to compensate the temperature effect on the sensed current signal, a Negative Temperature Coefficient (NTC) resistor can be used for thermal compensation, or the integrated temperature compensation function of ISL6388 should be utilized. The integrated temperature compensation function is described in "Temperature Compensation" on page 30.

Decoupling capacitor  $(C_T)$  on ISEN[6:1]- pins are optional and might be required for long sense traces and a poor layout.

#### L/DCR OR ESL/R<sub>SEN</sub> MATCHING

Assuming the compensator design is correct, Figure 8 shows the expected load transient response waveforms if L/DCR or ESL/R<sub>SEN</sub> is matching the R-C time constant. When the load current  $I_{\text{OUT}}$  has a square change, the output voltage  $V_{\text{OUT}}$  also has a square response, except for the overshoot at load release. However, there is always some PCB contact impedance of current sensing components between the two current sensing points; it hardly accounts into the L/DCR or  $ESL/R_{SFN}$  matching calculation. Fine tuning the matching is necessarily done in the board level to improve overall transient performance and system reliability.

If the R-C timing constant is too large or too small,  $V_C(s)$  will not accurately represent real-time  $I_{\text{OUT}}(s)$  and will worsen the transient response. Figure 9 shows the load transient response when the R-C timing constant is too small.  $V_{OUT}$  will sag excessively upon load insertion and may create a system failure or early overcurrent trip. Figure 10 shows the transient response when the R-C timing constant is too large. The  $V_{\text{OUT}}$  is sluggish in drooping to its final value. There will be excessive overshoot if load insertion occurs during this time, which may potentially hurt the CPU reliability.





#### FIGURE 9. LOAD TRANSIENT RESPONSE WHEN R-C TIME CONSTANT IS TOO SMALL



FIGURE 10. LOAD TRANSIENT RESPONSE WHEN R-C TIME CONSTANT IS TOO LARGE

#### <span id="page-19-0"></span>RSET AND L/DCR MATCHING FOR COUPLED INDUCTOR

The current sense circuitry operates in a very similar manner for negative current feedback, where inductor current is flowing from the output of the regulator to the PHASE node, opposite of flow pictured in Figures 4 and 5. However, the range of proper operation with negative current sensing has a limitation. The worst-case peak-to-peak inductor ripple current should be kept less than 80% of the OCP trip point (~80µA). Care should be taken to avoid operation with negative current feedback exceeding this threshold, as this may lead to momentary loss of current balance between phases and disruption of normal circuit operation. Note that the negative current can especially affect coupled inductor designs, where the effective inductance is the leakage between the two channels, much lower than the specified mutual inductance (LM) and self inductance (L). To limit the impact, a higher RSET value (1.5x to 2x) is often used to reduce the effective negative current seen by the controller in coupled inductor designs. Refer to Intersil's application note, [AN1268](http://www.intersil.com/content/dam/Intersil/documents/an12/an1268.pdf) for detailed coupled inductor discussion and ripple current calculation.

As explained in application note, [AN1268,](http://www.intersil.com/content/dam/Intersil/documents/an12/an1268.pdf) the leakage inductance (not self inductance or mutual inductance) of the coupled inductor should be used as the inductance in the time constant calculation. Therefore, the leakage, self, and mutual inductance should be well controlled for a good coupled inductor design.

#### <span id="page-19-1"></span>Channel-Current Balance

The sensed current I<sub>n</sub> from each active channel is summed together and divided by the number of active channels. The resulting average current  $I_{AVG}$  provides a measure of the total load current. Channel-current balance is achieved by comparing the sensed current of each channel to the average current to make an appropriate adjustment to the PWM duty cycle of each channel with Intersil's patented current-balance method.

Channel-current balance is essential in achieving the thermal advantage of multiphase operation. With good current balance, the power loss is equally dissipated over multiple devices and a greater area. The ISL6388 can adjust the thermal/current balance of the VR via registers F7 to FC.

#### <span id="page-19-2"></span>Voltage Regulation (VR12 and VR12.5 Mode)

The compensation network shown in Figure 11 assures that the steady-state error in the output voltage is limited only to the error in the reference voltage (DAC and OFFSET) and droop current source, remote sense, and error amplifier.

The sensed average current I<sub>DROOP</sub> is tied to FB internally and will develop a voltage drop across the resistor between FB and V<sub>OUT</sub> for droop control. This current can be disconnected from the FB node via PMBus for non-droop applications.

The output of the error amplifier,  $V_{\text{COMP}}$  is compared to the internal sawtooth waveforms to generate the PWM signals. The PWM signals control the timing of the Intersil MOSFET drivers and regulate the converter output to the specified reference voltage.

For remote sensing, connect the microprocessor sensing pins to the non-inverting input, VSEN, and inverting input, RGND, of the error amplifier. This configuration effectively removes the voltage error encountered when measuring the output voltage relative to the local controller ground reference point.



FIGURE 11. OUTPUT VOLTAGE AND LOAD-LINE REGULATION

A digital-to-analog converter (DAC) generates a reference voltage, which is programmable via SVID bus. The DAC decodes the SVID set command into one of the discrete voltages shown in Table 5. In addition, the output voltage can be margined in  $\pm 5$ mV step between -640mV and 635mV for VR12 mode, ±10mV step between -1280mV and 1270mV for VR12.5 mode, as shown in Table 5. For a finer than 5mV or 10mV offset, a large ratio resistor divider can be placed on the VSEN pin between the output and GND for positive offset or  $V_{CC}$  for negative offset, as in Figure 12. The VR operational mode is programmed by the ìVRSEL\_ADDRî pin. Table [4](#page-20-0) shows the difference between VR12 and VR12.5 modes. VOUT\_MAX and V<sub>BOOT</sub> registers must be programmed accordingly to support each mode, otherwise, the VR might NOT power-up correctly.



<span id="page-20-0"></span>

| <b>MODE</b><br>(VRSEL) | <b>DAC</b><br><b>RESOLUTION</b><br>(mV) | <b>MAXIMUM</b><br>DAC(V) | <b>VOUT_M</b><br>AX (24h)              | <b>MAXIMUM</b><br>$V_{\text{BOOT}}$<br>('BT' pin) | <b>MAXIMUM</b><br>V <sub>воот</sub><br>(E6) |
|------------------------|-----------------------------------------|--------------------------|----------------------------------------|---------------------------------------------------|---------------------------------------------|
| <b>VR12</b>            | 5                                       | 2.155                    | Table 19                               | 1.50                                              | 1.52                                        |
| <b>VR12.5</b>          | 10                                      | 3.011                    | Table 5<br><b>Follow</b><br><b>DAC</b> | 3.00                                              | 3.04                                        |

TABLE 4. VR12 vs VR12.5

Furthermore, the PMBus register (E4h[9:5]) can program the additional droop current (range from -4µA to 3.75µA) into R1 for DC offset calibration; a negative current will yield a negative offset, while a positive current will yield a positive offset: OFFSET =  $R1*$  I(E4[9:5]). In droop applications, E4[4:0] can add current out of IMON pin and droop current through R1 simultaneously (the negative current yields positive offset, and vice versa).



**A. VOUT HIGHER THAN DAC B. VOUT LOWER THAN DAC**

FIGURE 12. EXTERNAL PROGRAMMABLE REGULATION



#### TABLE 5. VR12/VR12.5 VID 8-BIT

#### TABLE 5. VR12/VR12.5 VID 8-BIT (Continued)



Apr 15, 2014













#### TABLE 5. VR12/VR12.5 VID 8-BIT (Continued)

#### <span id="page-23-0"></span>Load-Line Regulation

Some microprocessor manufacturers require a precisely controlled output resistance. This dependence of output voltage on load current is often termed "droop" or "load-line" regulation. By adding a well controlled output impedance, the output voltage can effectively be level shifted in a direction, which works to achieve the load-line regulation required by these manufacturers.

In other cases, the designer may determine that a more cost-effective solution can be achieved by adding droop. Droop can help to reduce the output voltage spike that results from fast load current demand changes.

The magnitude of the spike is dictated by the ESR and ESL of the output capacitors selected. By positioning the no-load voltage level near the upper specification limit, a larger negative spike can be sustained without crossing the lower limit. By adding a well controlled output impedance, the output voltage under load can effectively be level shifted down so that a larger positive spike can be sustained without crossing the upper specification limit.

As shown in Figure 11, a current proportional to the average current of all active channels,  $I_{AVG}$ , flows from FB through a load-line regulation resistor  $R_{FB}$ , i.e.,  $R_1$ . The resulting voltage drop across  $R_{FB}$  is proportional to the output current, effectively creating an output voltage droop with a steady-state value defined, as shown in Equation 10:

$$
V_{\text{DROOP}} = I_{\text{AVG}} \cdot R_{\text{FB}} \tag{EQ. 10}
$$

The regulated output voltage is reduced by the droop voltage V<sub>DROOP</sub>. The output voltage as a function of load current is derived by combining Equation 10 with the appropriate sample current expression defined by the current sense method employed, as shown in Equation 11:

$$
V_{OUT} = V_{REF} - \left(\frac{I_{LOAD}}{N} \frac{R_X}{R_{ISEN}} R_{FB}\right)
$$
 (EQ. 11)

where  $V_{REF}$  is the reference voltage (DAC),  $I_{LOAD}$  is the total output current of the converter,  $R_{\text{ISEN}}$  is the sense resistor connected to the ISEN+ pin, and  $R_{FB}$  is the feedback resistor, N is the active channel number, and  $R_X$  is the DCR, or  $R_{\text{SENSE}}$ depending on the sensing method.

Therefore, the equivalent loadline impedance, i.e. Droop impedance, is equal to Equation 12:

$$
R_{LL} = \frac{R_{FB}}{N} \frac{R_X}{R_{ISBN}}
$$
 (EQ. 12)

The major regulation error comes from the current sensing elements. To improve load-line regulation accuracy, a tight DCR tolerance of inductor or a precision sensing resistor should be considered.

In addition, the overall load-line can be programmed to fit the application needed by the PMBus registers: B0h[7:0] for load-line and E4h[9:5] for DC offset. Curve 3 shown in Figure [13](#page-24-3), makes a steeper load-line than the target to fully utilize the total tolerance band, reduce the output capacitor count and cost.



FIGURE 13. PROGRAMMABLE LOAD-LINE REGULATION

#### <span id="page-24-3"></span><span id="page-24-0"></span>Dynamic VID

Modern microprocessors need to make changes to their voltage as part of normal operation. They direct the core-voltage regulator to do this by making changes to the VID during regulator operation. The power management solution is required to monitor the DAC and respond to on-the-fly VID changes in a controlled manner. Supervising the safe output voltage transition within the DAC range of the processor without discontinuity or disruption is a necessary function of the core-voltage regulator.

Sixteen different slew rates can be selected during Dynamic VID (DVID) transition for VR, but during VR soft-start, the setVID SLOW rate is defaulted.



TABLE 6. SLEW RATE OPTIONS

During dynamic VID transition and VID step up, the overcurrent trip point increases by 140% to avoid falsely triggering OCP circuits, while the overvoltage trip point will follow the DAC+OVP level, programmable via PMBus (D8h[2:0]). If the dynamic VID occurs at PSI1/2/3/Decay (lower power state) asserted, the system should exit to PSI0 (full power state) and complete the transition, and will not resume the lowe power state operation unless the low power mode command is asserted again.

In addition to ramping down the output voltage with a controlled rate as previously described, VR can be programmed into decay mode via SVID's setDecay command. Whenever the Decay command is received, the VR will enter PSI2 mode. The VR will be in single-phase operation. If the DE register is selected to be ìEnabledî, the VR will operate in diode emulation mode and drop to the target voltage at a decay rate determined by the load impedance and output capacitive bank. The decay rate will be limited to  $2.5$ mV/ $\mu$ s rate setting. If the "DE" register is selected to be "Disabled", then the VR will drop at  $2.5$ mV/ $\mu$ s rate setting.

# <span id="page-24-1"></span>Operation Initialization

Prior to converter initialization, proper conditions must exist on the enable inputs and  $V_{CC}$ . When the conditions are met, the controller begins soft-start. Once the output voltage is within the proper window of operation, VR\_RDY asserts logic high.

#### <span id="page-24-2"></span>Enable and Disable

In shutdown mode, the PWM outputs are held in a highimpedance state (or pulled to 28% of  $V_{CC}$ , PWMTRI = 3.3V, 40% of  $V_{CC}$ , PWMTRI = 5.0V) to assure the drivers remain off. The following input conditions must be met before the ISL6388 is released from shutdown mode.

- 1. The bias voltage applied at  $V_{CC}$  must reach the internal power-on reset (POR) rising threshold. Once this threshold is reached, proper operation of all aspects of the ISL6388 is guaranteed. Hysteresis between the rising and falling thresholds assure that once enabled, ISL6388 will not inadvertently turn off unless the bias voltage drops substantially (see beginning of "Electrical Specifications" on [page 10\)](#page-9-5).
- 2. The ISL6388 features an enable input (EN\_PWR\_CFP) for power sequencing between the controller bias voltage and another voltage rail. The enable comparator holds the ISL6388 in shutdown until the voltage at EN\_PWR\_CFP rises above 0.85V. The enable comparator has about 100mV of hysteresis to prevent bounce. It is important that the drivers reach their POR level before the ISL6388 becomes enabled. The schematic in Figure 14 demonstrates sequencing the ISL6388 with ISL99140 DrMOS and the ISL66xx family of Intersil MOSFET drivers.
- 3. The voltage on TM\_EN\_OTP must be higher than 1.05V (typically) to enable the controller. This pin is typically connected to an open drain signal. However, since the TM\_EN\_OTP pin is also used for thermal monitoring, it will assert SM\_PMALERT# pin low due to thermal alert prior to start-up, therefore, it needs to use CLEAR\_FAULT (03h) command to clear the SM\_PMALERT# pin and STATUS\_BYTE (78h) after power-up. There is no effect on normal operation if SM\_PMALERT# and STATUS\_BYTE are not used.





FIGURE 14. POWER SEQUENCING USING THRESHOLD-SENSITIVE ENABLE (EN) FUNCTION

When all conditions previously mentioned are satisfied, the ISL6388 begins the soft-start and ramps the output voltage to the Boot Voltage set by hard-wired "BT" register or first setVID command if boot voltage set to zero volts. After remaining at the boot voltage for some time, ISL6388 receives the VID code via SVID bus. If the VID code is valid, ISL6388 will regulate the output to the final VID setting. If the VID code is "OFF" code (0V), the ISL6388 will remain shutdown.

#### <span id="page-25-0"></span>Soft-Start

The ISL6388 based VR has 4 periods during soft-start, as shown in Figure 15. After  $V_{CC}$ , TM\_EN\_OTP and EN\_PWR\_CFP reach their POR/enable thresholds, the controller will have a fixed delay period  $t_{D1}$ . After this delay period, the VR will begin first soft-start ramp until the output voltage reaches the  $V_{\text{BOOT}}$  voltage at a fixed slew rate, one-quarter of setVID FAST rate as in Table 6. Then, the controller will regulate the VR voltage at  $V_{\text{BOOT}}$  for another period  $t_{D3}$  until SVID sends a new VID command. If the VID code is valid, ISL6388 will initiate the second soft-start ramp at a slew rate, set by SetDVID FAST or SLOW command in Table 6, until the voltage reaches the new VID voltage.

The soft-start time is the sum of the 4 periods, as shown in Equation 13.

$$
t_{SS} = t_{D1} + t_{D2} + t_{D3} + t_{D4}
$$
 (EQ. 13)

 $t_{D1}$  is a fixed delay with the typical value as 20µs.  $t_{D3}$  is determined by the time to obtain a new valid VID voltage from SVID bus. If the VID is valid before the output reaches the boot voltage, the output will turn around to respond to the new VID code.

During t<sub>D2</sub> and t<sub>D4</sub>, ISL6388 digitally controls the DAC voltage change. The soft-start ramp time  $t_{D2}$  and  $t_{D4}$  can be calculated based on Equations 14 and 15:

$$
t_{D2} = \frac{V_{B O O T}}{Set VID SLOW RATE} (\mu s)
$$
 (EQ. 14)

$$
D4 = \frac{V_{VID} - V_{BOOT}}{SetVID RATE} (\mu s)
$$
 (EQ. 15)

t

For example, when the  $V_{\text{BOOT}}$  is set at 1.1V and setVID rate is set at  $10mV/\mu s$ , the first soft-start ramp time t<sub>D2</sub> will be around 440 $\mu$ s and the second soft-start ramp time t<sub>D4</sub> will be at maximum of 40µs if an setVID command for 1.5V is received after t<sub>D3</sub>. However, if the V<sub>BOOT</sub> is set at 0V, the first setVID command is for 1.5V, then  $t_{D2}$  will be around 150µs.



FIGURE 15. SOFT-START WAVEFORMS

### <span id="page-25-1"></span>Current Sense Output

The current flowing out of the IMON pin is equal to the sensed average current inside the ISL6388. In typical applications, a resistor is placed from the IMON pin to GND to generate a voltage, which is proportional to the load current and the resistor value, as shown in Equation 16:

$$
V_{\text{IMON}} = \frac{R_{\text{IMON}}}{N} \frac{R_X}{R_{\text{ISBN}}} I_{\text{LOAD}}
$$
 (EQ. 16)

where  $V_{IMON}$  is the voltage at the IMON pin,  $R_{IMON}$  is the resistor between the IMON pin and GND, I<sub>LOAD</sub> is the total output current of the converter,  $R_{\text{ISEN}}$  is the sense resistor connected to the ISEN+ pin, N is the active channel number, and  $R_X$  is the DC resistance of the current sense element, either the DCR of the inductor or RSENSE depending on the sensing method.

The resistor from the IMON pin to GND should be chosen to ensure that the voltage at the IMON pin is typically 2.5V at the maximum load current (not OCP level), corresponding to the I<sub>CCMAX</sub> register. The IMON voltage is linearly digitized every 88µs and stored in the  $I_{\text{OUT}}$  register (15h). When the IMON voltage reaches 2.5V or higher, the digitized  $I_{\text{OUT}}$  reads the maximum and the SVALERT# and SM\_PMALERT# pins are pulled low to alarm the CPU. SVID digital  $I_{\text{OUT}}$  (15h) will read lower than FFh if the negative OFFSET is set. i.e., it will read FBh if -4h offset is selected; IMAX register (21h in SVID, programmable by EAh) should set higher than the target (no less than +4A) when negative offset is needed.

A small capacitor can be placed between the IMON pin and GND to reduce the noise impact and provide averaging. The typical time constant is <200µs for VR12.5 Server Core (i.e., ~ 4.7nF for



a 30k $\Omega$  R<sub>IMON</sub>) and 1ms to 2ms for Desktop Core applications. If this pin is not used, tie it to GND.

$$
R_{\text{IMON}} = \frac{2.5 \text{V} \cdot R_{\text{ISEN}}}{R_{\text{X}}} \frac{N}{I_{\text{CC\_MAX\_21h}}} \tag{EQ. 17}
$$



FIGURE 16. IMON NO LOAD OFFSET CALIBRATION

To deal with layout and design variation of different platforms, the ISL6388 is intentionally trimmed to the negative range at no load, thus, an offset can easily be added to calibrate the digitized IMON reading (15h in SVID and 8Ch in PMBus), whenever needed by PMBus (E4h) or the external pull-up resistor in Figure 16. Hence, the slope on the IMON pin is set by the equivalent impedance of  $R_{MON1}/R_{MON2} = R_{IMON}$ . Additional offset can be added by IOUT\_CAL\_OFFSET (E5h).

$$
R_{MON2} = \frac{V_{CC} R_{IMON}}{V_{IMON_OFFSET_OESIRED}}
$$
  
\n
$$
R_{MON1} = \frac{R_{IMON2} R_{IMON}}{R_{IMON2} - R_{IMON}}
$$
 (EQ. 18)

In addition, if the IMON pin voltage is higher than 3.0V, overcurrent shutdown will be triggered, in as described in [ìOvercurrent Protectionî on page 28](#page-27-0).

# <span id="page-26-0"></span>Fault Monitoring and Protection

The ISL6388 actively monitors output voltage and current to detect fault conditions. Fault monitors trigger protective measures to prevent damage to a microprocessor load. One common power-good indicator (VR\_RDY) is provided for linking to external system monitors. The schematic in Figure 17 outlines the interaction between the fault monitors and the VR\_RDY signal.

### <span id="page-26-1"></span>VR\_Ready Signal

The VR\_RDY pin is an open-drain logic output which indicates that the soft-start period is complete and the output, voltage is within the regulated range. The VR\_RDY is pulled low during shutdown and releases high after a successful soft-start. The VR\_RDY will be pulled low when fault (OCP, OTP, UVP, or OVP) condition is detected, or the controller is disabled by a reset from EN\_PWR\_CFP, TM\_EN\_OTP, POR, or VID OFF-code. If the Multi\_VR\_config register is set to 01h, then the VR\_Ready line will stay high when receiving a 00h VID code after the first soft-start. The defaulted Multi\_VR\_config is 00h.

#### <span id="page-26-2"></span>Overvoltage Protection

Regardless of the VR being enabled or not, the ISL6388 overvoltage protection (OVP) circuit will be active after its POR. The OVP thresholds are different under different operation conditions. When VR is not enabled and during the soft-start intervals  $t_{D1}$ , the OVP threshold is programmable via PMBus (D8h[4:3]). Once the VR completes the soft-start, the OVP trip point will change to a tracking level of DAC+OVP, programmable via PMBus (D8h[2:0]).

Two actions are taken by the ISL6388 to protect the microprocessor load when an overvoltage condition occurs.

At the inception of an overvoltage event, all PWM outputs are commanded low instantly. This causes the Intersil drivers to turn on the lower MOSFETs and pull the output voltage below a level to avoid damaging the load. When the output voltage falls below the DAC plus 100mV, PWM signals enter a high-impedance state. The Intersil drivers respond to the high-impedance input by turning off both upper and lower MOSFETs. If the overvoltage condition reoccurs, the ISL6388 will again command the lower MOSFETs to turn on. The ISL6388 will continue to protect the load in this fashion as long as the overvoltage condition occurs.

Once an overvoltage condition is detected, the VR ceases the normal PWM operation and pulls its VR\_Ready low until the ISL6388 is reset. Cycling the voltage  $V_{CC}$  below the POR-falling threshold will reset the controller. Cycling EN\_PWR\_CFP or TM\_EN\_OTP will NOT reset the controller.



FIGURE 17. VR\_RDY AND PROTECTION CIRCUITRY

In addition, the ISL6388 features open sensing protection to detect an open of the output voltage sensing as an OVP event, which suspends the controller operation. Without this protection, the VR can regulate up to maximum duty cycle and damage the load and power trains when the output sensing is broken open. Furthermore, since the regulation loop is sensed via the VSEN pin and the OVP is sensed via the VSEN\_OVP pin, they are independent paths to keep output within target and below OVP level, respectively. Thus, the ISL6388 protects against a single point of failure.



Furthermore, since the regulation loop (VSEN pin) and the OVP sense (VSEN\_OVP) are separated paths, the OVP level can be programmed higher or lower than the target, as in Figure 18. The OVP level cannot be scaled too close to DAC to ensure that the OVP is not triggered during transient response and start-up.

In addition, the ISL6388 also provides early OVP warning; when it is triggered, it asserts STATUS\_WORD (79h Upper Byte, Bit7) and SM\_PMALERT#. However It does not shutdown the system, assert STATUS\_BYTE, or pull VR\_RDY low. Disregard this if both STATUS\_WORD and SM\_PMALERT# are not used or disable OVP Warning as needed via DFh.



#### <span id="page-27-0"></span>Overcurrent Protection

The ISL6388 has two levels of overcurrent protection. Each phase is protected from a sustained overcurrent condition by limiting its peak current, while the combined phase currents are protected on an instantaneous basis.

For the individual channel overcurrent protection, the ISL6388 continuously compares the sensed peak current (~50ns filter) signal of each channel with the reference current  $(I<sub>CL</sub>,$  typically 125µA, programmable via F4[5:3] and F3[2:0]). If one channel-current exceeds the reference current, the ISL6388 will pull PWM signal of this channel to low for the rest of the switching cycle. This PWM signal can be turned on the next cycle if the sensed channel-current is less than the reference current. The peak current limit of individual channels will only use cycle-by-cycle current limiting and will not trigger the converter to shut down.

In instantaneous protection mode, the ISL6388 utilizes the sensed average current  $I_{AVG}$  to detect an overcurrent condition. See "Current Sensing" on page 18 for more details on how the average current is measured. The average current is continually compared with a constant reference current (typically 100µA, programmable via F2[2:0]), as shown in Figure 17. Once the average current exceeds the reference current, a comparator triggers the converter to shut down. In addition, the current out of the IMON pin is equal to the sensed average current  $I_{AVG}$ . With a resistor from IMON to GND, the voltage at IMON will be proportional to the sensed average current and the resistor value. The ISL6388 continuously monitors the voltage at the IMON pin. If the voltage at the IMON pin is higher than 3.0V, a precision comparator triggers the overcurrent shutdown. Since the internal current comparator has wider tolerance than the voltage comparator, the IMON voltage comparator is the preferred one for OCP trip. Therefore, the resistor between IMON and GND can be scaled such that the overcurrent protection threshold is tripping lower than 100µA. For example, the overcurrent threshold for the

sensed average current  $I_{AVG}$  can be set to 95µA by using a 31.5k $\Omega$ resistor from IMON to GND. Thus, the internal 100µA comparator might only be triggered at its lower corner. However, IMON OCP trip should NOT be too far away from  $I_{CL}$ , which is used for cycle-by-cycle protection and inductor saturation.



FIGURE 19. OVERCURRENT BEHAVIOR IN HICCUP MODE  $F_{SW} = 500$ kHz

At the beginning of overcurrent shutdown, the controller places all PWM signals in a high-impedance state, commanding the Intersil MOSFET driver ICs to turn off both upper and lower MOSFETs. The system remains in this state a period of 9ms. If the controller is still enabled at the end of this wait period, it will attempt a soft-start. If the fault remains, the trip-retry cycles will continue indefinitely (as shown in Figure 19) until either controller is disabled or the fault is cleared. Note that the energy delivered during trip-retry cycling is much less than during full-load operation, so there is no thermal hazard during this kind of operation.

#### <span id="page-27-1"></span>UnderVoltage Protection

When the output voltage drops below a level programmed by PMBus (E1[3:0]), the VR\_RDY is pulled low. The controller can respond to UVP with two different options programmed by PMBus (E1[6]): 1) acts as a OCP event, hiccup the output with 9ms duration and pull VR\_RDY low; or 2) acts like a PGOOD, pull VR\_RDY low, monitor only. To avoid faulty triggering at transient/DVID events, the UVP delay is programmable by E1[5:4]. Furthermore, the UVP is not enabled during soft-start or SetVID/Decay to 0V and also can be disabled by DF[5]. The ISL6388 also provides early UVP warning; when it is triggered, it asserts STATUS\_WORD (79h Upper Byte, Bit7) and SM\_PMALERT#. However it does not shutdown the system, assert STATUS\_BYTE or pull VR\_RDY low. Disregard this if both STATUS\_WORD and SM\_PMALERT# are not used or disable UVP Warning as needed via DFh.



#### <span id="page-28-0"></span>Thermal Monitoring (VR\_HOT#)

VR\_HOT# indicates the temperature status of the voltage regulator. VR\_HOT# is an open-drain output, and an external pull-up resistor is required. This signal is valid only after the controller is enabled.

The VR\_HOT# signal can be used to inform the system that the temperature of the voltage regulator is too high and the CPU should reduce its power consumption. The VR\_HOT# signal may be tied to the CPU's PROC\_HOT signal.



#### FIGURE 20. BLOCK DIAGRAM OF THERMAL MONITORING FUNCTION

The block diagram of thermal monitoring function is shown in Figure 20. One NTC resistor should be placed close to the respective power stage of the voltage regulator VR to sense the operational temperature, and pull-up resistors are needed to form the voltage dividers for the TM pins. As the temperature of the power stage increases, the resistance of the NTC will reduce, resulting in the reduced voltage at the TM pin. Figure 21 shows the TM voltage over the temperature for a typical design with a recommended 6.8k $\Omega$  NTC (P/N: NTHS0805N02N6801 from Vishay, b = 3477) and  $1k\Omega$  resistor R<sub>TM</sub>. It is recommended to use those resistors for the accurate temperature compensation since the internal thermal digital code is developed based upon these two components. If a different value is used, the temperature coefficient must be close to 3477 and  $R_{TM}$  must be scaled accordingly. For instance, say NTC =  $10k\Omega$  (b = 3477), then R<sub>TM</sub> should be  $10k\Omega/6.8k\Omega^*1k\Omega = 1.47k\Omega$ .

There is a comparator with hysteresis to compare the TM pin voltage to the threshold set by the TMAX register (programmable via PMBus E8[2:0]) for VR\_HOT# signal. With TMAX set at +100°C, the VR\_HOT# signal is pulled to GND when TM voltage is lower than 39.12% of  $V_{CC}$  voltage, and is open (pulled high through TM) when TM voltage increases to above 40.98% of  $V_{CC}$  voltage. The comparator trip point will be programmable by TMAX register. Figure 21 shows the operation of those signals.



FIGURE 21. THE RATIO OF TM VOLTAGE TO NTC TEMPERATURE WITH RECOMMENDED PARTS



<span id="page-28-1"></span>FIGURE 22. VR\_HOT# SIGNAL (TMAX = 100°C) vs TM VOLTAGE

Based on the NTC temperature characteristics and the desired threshold of the VR\_HOT# signal, the pull-up resistor  $R_{TM}$  of TM pin is given by Equation 19:

$$
R_{TM} = 1.557 \times R_{NTC(T2)}
$$
 (EQ. 19)

 $R_{NTC(T2)}$  is the NTC resistance at the VR\_HOT# threshold temperature T2. The VR\_HOT# is de-asserted at temperature T1, as shown in Table 7. The NTC directly senses the temperature of the PCB and not the exact temperature of the hottest component on the board due to airflow and varied thermal impedance. Therefore, the user should select a lower TMAX number, depending upon the mismatch between NTC and the hottest components, than such component to guarantee a safe operation.

TABLE 7. VR\_HOT# TYPICAL TRIP POINT AND HYSTERESIS

| TMAX<br>(°C) | <b>VR_HOT# LOW</b><br>(° C; T2,%V <sub>CC</sub> ) | <b>VR_HOT# OPEN</b><br>(° C; T1,%V <sub>CC)</sub> | <b>HYSTERESIS</b><br>(°C) |
|--------------|---------------------------------------------------|---------------------------------------------------|---------------------------|
| 85           | 83.1; 48.94%                                      | 80.3; 51.04%                                      | 2.7                       |
| 90           | 88.6: 45.52%                                      | 85.9: 47.56%                                      | 2.7                       |
| 95           | 94.3: 42.26%                                      | 91.4: 44.20%                                      | 2.9                       |
| 100          | 100.0; 39.12%                                     | 97.1: 40.98%                                      | 2.9                       |
| 105          | 106.1: 36.14%                                     | 103.0: 37.92%                                     | 3.1                       |
| 110          | 109.1; 33.32%                                     | 106.1: 35.00%                                     | 3.0                       |
| 115          | 115.5: 30.68%                                     | 112.3: 32.24%                                     | 3.2                       |
| 120          | 118.7: 28.24%                                     | 115.5: 29.7%                                      | 3.2                       |



In addition, as the temperature increases, the voltage on the TM pin drops. The controller is disabled when the TM pin voltage drops below 0.95 (typically) and becomes active again when it is above 1.05V (typically).

#### <span id="page-29-0"></span>Temperature Compensation

The ISL6388 supports inductor DCR sensing, or resistive sensing techniques. The inductor DCR has a positive temperature coefficient, which is about +0.385%/°C. Since the voltage across the inductor is sensed for the output current information, the sensed current has the same positive temperature coefficient as the inductor DCR.

In order to obtain the correct current information, there should be a way to correct the temperature impact on the current sense component.



#### FIGURE 23. BLOCK DIAGRAM OF INTEGRATED TEMPERATURE **COMPENSATION**

The ISL6388 utilizes the voltage at the TM pin and "TCOMP" register to compensate the temperature impact on the sensed current. The block diagram of this function is shown in Figure 23.

When the NTC is placed close to the current sense component (inductor), the temperature of the NTC will track the temperature of the current sense component. Therefore, the TM voltage can be utilized to obtain the temperature of the current sense component. Since the NTC could pick up noise from phase node, a 0.1µF ceramic decoupling capacitor is recommended on the TM pin in close proximity to the controller.

Based on the  $V_{CC}$  voltage, the ISL6388 converts the TM pin voltage to a 6-bit TM digital signal for temperature compensation. With the non-linear A/D converter of ISL6388, the TM digital signal is proportional to the NTC temperature. For accurate temperature compensation, the ratio of the TM voltage to the NTC temperature of the practical design should be similar to that in Figure 21.



FIGURE 24. RECOMMENDED PLACEMENT OF NTC

Since the NTC attaches to the PCB, but not directly to the current sensing component, it inherits high thermal impedance between the NTC and the current sensing element. The "TCOMP" register values can be utilized to correct the temperature difference between NTC and the current sense component. Figure 24 shows that the NTC should be placed in proximity to the PSI channel and the output rail; DON'T place it close to the MOSFET side, which generates much more heat.

The ISL6388 multiplexes the "TCOMP" value with the TM digital signal to obtain the adjustment gain to compensate the temperature impact on the sensed channel-current. The compensated channel-current signal is used for droop and overcurrent protection functions.





When a different NTC type or different voltage divider is used for the TM function, the TCOMP voltage can also be used to compensate for the difference between the recommended TM voltage curve in Figure 21 and that of the actual design. If the same type NTC ( $\beta$  = 3477) but different value is used, the pull-up resistor needs to be scaled, as shown in Equation [20](#page-29-1):

<span id="page-29-1"></span>
$$
R_{TM} = \frac{1k\Omega \cdot R_{NTC\_NEW}}{6.8k\Omega}
$$
 (EQ. 20)

Below is the thermal compensation design procedure:

- 1. Properly choose the voltage divider for the TM pin to match the recommended curve in Figure 21.
- 2. Run the actual board under the full load and the desired cooling condition.
- 3. After the board reaches the thermal steady state, record the temperature ( $T<sub>CSC</sub>$ ) of the current sense component (inductor or  $R_{SENSE}$ ) and the voltage at TM and  $V_{CC}$  pins.

4. Use Equation 21 to calculate the resistance of the NTC, and find out the corresponding NTC temperature  $T_{NTC}$  from the NTC datasheet or using Equation [22,](#page-30-3) where  $\beta$  is equal to 3477 for recommended NTC.

$$
R_{\text{NTC}}(T_{\text{NTC}}) = \frac{V_{\text{TM}} \times R_{\text{TM}}}{V_{\text{CC}} - V_{\text{TM}}}
$$
 (EQ. 21)

$$
T_{\text{NTC}} = \frac{\beta}{\ln\left(\frac{RTM}{R_{\text{NTC}}(T_{\text{NTC}})}\right) + \frac{\beta}{298.15}} - 273.15
$$
 (EQ. 22)

5. Choose a number close to the result as in Equation [23](#page-30-4) for the "TCOMP" register.

$$
T_{COMP} = T_{CSC} - T_{NTC}
$$
 (EQ. 23)

- 6. Run the actual board under full load again.
- 7. Record the output voltage as V1 immediately after the output voltage is stable with the full load. Record the output voltage as V2 after the VR reaches the thermal steady state.
- 8. If the output voltage increases over 3mV as the temperature increases, i.e.  $V2 - V1 > 3$ mV, reduce "TCOMP" value; if the output voltage decreases over 3mV as the temperature increases, i.e.  $V1 - V2 > 3$ mV, increase "TCOMP" value.

#### <span id="page-30-0"></span>Dynamic VID Compensation (DVC)

During DVID transitions, extra current builds up in the output capacitors due to the C\*dv/dt. The current is sensed by the controller and fed across the feedback resistor creating extra droop (if enabled) and causing the output voltage not properly tracking the DAC voltage. An independent compensation for DVID up and DVID down are implemented to optimize the DVID transition (Patent Pending), programmable by D7 and D9, respectively.

#### <span id="page-30-1"></span>Programmable Compensation

The ISL6388 controller utilizes Intersil's proprietary Advanced Linear EAPP Digital control scheme that is the best modulation scheme in the industry to achieve linear response for both transient and current balance and can process voltage and current information in real time for fast control and high speed protection and realize digital power management capability and flexibility. The digital compensation covers a wide range of poles and zeros, as in Figure [25](#page-30-5), suitable for computing, networking, ASIC, and many

general purpose applications. Refer the ISL6388 GUI and Table 15 for more details and advanced features.

<span id="page-30-3"></span>

<span id="page-30-5"></span><span id="page-30-4"></span>FIGURE 25. TYPE III COMPENSATION POLES AND ZERO RANGE

#### <span id="page-30-2"></span>Catastrophic Fault Protection

A catastrophic failure is a failure that will result in an exothermic event if the power source is not removed. A predominate catastrophic failure is a high-side FET shorting, which can cause either output overvoltage or input overcurrent event. When the ISL6388 detects either event, an internal switch is turned on to pull the  $EN_PWR_CFP$  pin to  $V_{CC}$ , as an indication of a component failure in the regulator's power train. As shown in Figure 26, a CFP fault signal can be generated by using a resistor divider on this pin. To be able to apply the signal to the PS\_ON# switch of an ATX power supply or a simply external switch (2N7002), the CFP fault signal should be lower than 0.8V at maximum input voltage,  $V_{N(max)}$  and higher than 3V at lowest normal operational  $V_{CC}$  (4.5V) when the input voltage (V<sub>IN</sub>) is removed. Given these conditions, the equivalent (in parallel) impedance of the upper leg  $(R_{\text{UP}})$  and lower leg  $(R_{DW} = R_{DW1} + R_{DW1})$  should be higher than 1k $\Omega$ . For instance, if we select the total lower leg impedance ( $R_{DW}$ ) as 9.39k $\Omega$ , then the R<sub>UP</sub> is calculated as in Equation 25, 100k $\Omega$  for maximum POR of 10.72V, The lower leg impedance is then calculated by 2.74k $\Omega$  and 6.65k $\Omega$ , as in Equations 26 and 27, respectively.

$$
R_{DW} = R_{DW1} + R_{DW2}
$$
 (Eq. 24)

$$
R_{UP} = \frac{VIN(POR, max) - 0.92V}{0.92V} \cdot R_{DW}
$$
 (EQ. 25)

$$
R_{DW1} = \frac{VIN(max)}{0.8V} \cdot (R_{UP} + R_{DW})
$$
 (EQ. 26)

$$
R_{DW2} = R_{DW} - R_{DW1} \tag{Eq. 27}
$$





FIGURE 26. BI-DIRECTIONAL EN\_PWR\_CFP

Prior to an exothermic event, the fault signal (CFP) should be used on the platform to remove the power source either by firing a shunting SCR to blow a fuse or by turning off the AC power supply.

# <span id="page-31-0"></span>Input Current Sensing

The input current sensing uses Intersil patented technique to overcome the high common-mode input requirement challenge. An R-C network with thermal compensation across the inductor (LIN) extracts the DCR voltage, as shown in Figure 27, while the C might need to be split into 2, one close the LIN and one close to the controller. The input inductor can be used for current sensing and has benefit of isolating noise from the rest of the board. However, when there are insufficient bulk capacitors on the power-stage side, a resonant tank can be formed by input ceramic capacitors and the inductor, yielding oscillation or audio noise during audio frequency range of heavy load transient. In addition, since  $Z<sub>NTC</sub>$  network steals portion of sensed current from  $R_{1N1}$ , input current reading will have offset.



FIGURE 27. INPUT DCR-SENSING CONFIGURATION

In many cases, a narrow input-rail PCB trace (but wide enough to carry DC current) is sufficient to serve as the isolation path. Thus, the input current sensing can simply be realized with dedicated power resistor, as shown in Figure 28.



FIGURE 28. INPUT R-SENSING CONFIGURATION

The full scale of input current sensing is 10µA, read 1Fh with READ\_IIN(89h), via PMBus, while the input over-current trip point is at 15µA (Programmable via F6[6:5]). A greater than 40 µs time constant  $[C^*R_{IN1}^*R_{IN2}]/(R_{IN1}^*R_{IN2})$ ] might be needed if the average input current reporting is preferred; and it also reduces chance to trigger CFP during heavy load transient depending upon the input filter. A design worksheet to select these components is available for use. Please contact Intersil Application support at [www.intersil.com/design.](www.intersil.com/en/support.html)

When not used, connect ISENIN+ to VIN and a resistor divider with a ratio of 1/3 on ISENIN± pin, (say 499kΩ) in between ISENIN± pins and then 1.5MΩ from ISENIN- to ground (see Figure 29).



FIGURE 29. DISABLE PIN AND IIN CONFIGURATION

# <span id="page-31-1"></span>Auto-Phase Shedding

In addition to low power mode (PSI#) operation, the ISL6388 also incorporates auto-phase shedding feature to improve light to medium load range. The phase current dropping threshold is programmable with the resistor on AUTO pin. The efficiency-optimized current trip point (I1) from 1-Phase to 2-Phase operation is approximated with Equation 28, which is kx larger than the efficiency-optimized current trip step  $(dI = 13 - 12)$  in between from 2-phase to 3-phase  $(12)$  and from 3-phase to 4-phase (I3). The optimized-efficiency current trip point difference between phases remain constant I1/k, as expressed in Equation [29](#page-32-1) and Figure [30](#page-32-2).

$$
11 \approx \sqrt{\frac{2 \cdot (P_{\text{QG}} + P_{\text{CORE}} + P_{\text{COS}})}{ESR_{\text{IN}} \cdot D + R_{\text{ON}} + L_{\text{DS}} \cdot F_{\text{SW}}}}
$$
(EQ. 28)

 $R_{ON} = D \cdot r_{DS(ON)}$   $UP + (1 - D) \cdot r_{DS(ON)}$  LOW + DCR



where  $P_{OG}$  is the per-phase gate charge loss,  $P_{CORE}$  is the inductor core loss, P<sub>QOSS</sub> is the sum of high-side and low-side MOSFETsí output charge loss.

$$
R_{\text{AUTO}} = \frac{1.2V}{I_{\text{IMON\_OPTIMIZED\_1\_PHASE}}}
$$
(EQ. 30)

$$
I_{IMON\_OPTIMIZED\_1\_PHASE} \approx \frac{64 \cdot DCR \cdot 11}{N_{MAX} \cdot R_{SET}}
$$
 (EQ. 31)

$$
R_{\text{AUTO}} \approx \frac{1.2 \text{V} \cdot \text{N}_{\text{MAX}} \cdot \text{R}_{\text{SET}}}{64 \cdot \text{DCR} \cdot 11}
$$
 (EQ. 32)

$$
I_{(N)} \approx 11 \cdot \left(1 + \frac{1}{K} \cdot (N - 1)\right)
$$
 (EQ. 29)



FIGURE 30. EFFICIENCY vs PHASE NUMBER

<span id="page-32-2"></span>Equations 30 and 32 helps approximate the AUTO resistor, while the trip point hysteresis can be programmed via PMBus D1[5:4]. Typically, the higher the inductor ripple current, the higher percentage of hysteresis and k it requires. Following is an easy way to estimate RAUTO value:

- 1. Before AUTO trip point tuning, calibrate IMON current close to zero with PMBus E4[4:0].
- 2. Disable AUTO mode via D4[2] or by tying AUTO pin GND
- 3. Obtain efficiency curve for 1 to 6-phase, programmed via D0,with appropriate load (~25A/Phase. 0.5A step); and APA disabled via D4h as needed.
- 4. Determine I1 from the above test result.
- 5. Short AUTO pin to ground with a current meter to measure the IMON current ( $I_{IMON}$  optimized 1 phase) when VR is at I1 load.
- 6. Calculate  $R_{\text{AUTO}}$  as in Equation 32.
- 7. Solder down RAUTO and enable AUTO mode.
- 8. Take efficiency curve and compare it with the 1- to 6-Phase Efficiency Curves.
- 9. Tweak R<sub>AUTO</sub> and D1 (K, I1, Hysteresis) as needed for optimal efficiency performance at targeted operating input and output voltage as well as airflow.
- 10. Obtain efficiency curve for couple boards and tweak  $R_{\text{AUTO}}$  to re-center overall efficiency of these boards.



#### FIGURE 31. SIMPLIFIED AUTO-PHASE SHEDDING CIRCUIT

<span id="page-32-1"></span>In addition, the SMBus, PMBus, or  $I^2C$  gives flexibility to program Auto K-factor (D1[3:2]), hysteresis (D1[5:4]), I1 (D1[7:6]), and number of operating phases after soft-start and when Auto mode is disabled by D4[2]. However, all phases will be added back when APA is triggered; and if APA is disabled, all phase are added back only after reset or OCP retry.

The minimum of auto-phase shedding is defaulted by NPSI in PSI1 mode and can be programmed by the bus command code D1h[1:0], as in Table 15. The phase dropping sequence is summarized in Table 9.

| N | PWM# TIED TO V <sub>CC</sub><br>(VCORE) | <b>PHASE SEQUENCE</b><br>$PSI# = PSIO$ |  |  |  |
|---|-----------------------------------------|----------------------------------------|--|--|--|
| 6 | <b>NONE</b>                             | $6 - 3 - 5 - 2 - 4 - 1$                |  |  |  |
| 5 | PWM6                                    | $5-4-2-3-1$                            |  |  |  |
| 4 | PWM <sub>5</sub>                        | $4 - 2 - 3 - 1$                        |  |  |  |
| 3 | PWM4                                    | $3-2-1$                                |  |  |  |
| 2 | PWM3                                    | $2 - 1$                                |  |  |  |

TABLE 9. PHASE DROPPING SEQUENCE

To ensure dropped phases have sufficient energy to turn on high-side MOSET and sustain instant load apply after VR0 staying in light load condition for a long time (hours to days), a bootrefresh circuit turns on low-side MOSFET of each dropped phase to refresh the boot capacitor at a rate of slightly above 20kHz. The boot-fresh circuit is automatically turned off to boot efficiency when DAC drops to 0.60V.

# <span id="page-32-0"></span>SVID Operation

The device is compliant with Intel VR12.5/VR12/IMVP7 SVID protocol. To ensure proper CPU operation, refer to this document for SVID bus design and layout guidelines; each platform requires different pull-up impedance on the SVID bus, while impedance matching and spacing among DATA, CLK, and ALERT# signals must be followed. Common mistakes are insufficient spacing among signals and improper pull-up impedance. When SVID is not used, simply leave the respective pull-up on their pins and not connect to the bus.





TABLE 10. SVID SUPPORTED REGISTERS

NOTE: Programmable ICC\_MAX, TMAX, VBOOT via PMBus.

# <span id="page-33-0"></span>Resistor Reader (Patented)

Intersil has developed a high resolution ADC using a patented technique with simple 1%, 100ppm/k or better temperature coefficient resistor divider. The same type of resistors are preferred so that it has similar change over-temperature. In addition, the divider is compared to the internal divider off  $V_{CC}$ and GND nodes and therefore must refer to VCC and GND pins, not through any RC decoupling network.



FIGURE 32. SIMPLIFIED RESISTOR DIVIDER ADC

The NVM\_BANK\_BT pin is designed to allow the user to select different NVM Banks (Pre configured IC) and/or Boot Voltage Level even without PMBus communications; while VRSEL\_ADDR is to select different operation mode (VR12 or VR12.5 Mode), indirectly control Boot Voltage Level and DAC resolution, VOUT\_MAX, and SVID/PMBus addresses. The programmed values of resistor reader are stored in 0C/DC and 0D/DD of SVID/PMBus.

Table 11 shows the R<sub>UP</sub> and R<sub>DW</sub> values of each pin for a specific system design; DATA for corresponding registers can be read out via SVID's Get(reg) command or PMBus command (DC and DD). In addition, some tie-high and tie-low options are available for easy programming (save resistor dividers) and can be used to validate the VR operation during In-Circuit Test (ICT). For instance, when the system boot voltage is required at 0V, the NVM\_BANK\_BT pin can be set to different voltage level, prior to power-up, to get a known boot voltage to check VR operation with ICT. Resistor reader calculator is available, please contact Intersil Application support at [www.intersil.com/design.](www.intersil.com/en/support.html)

TABLE 11. RESISTOR READER EXAMPLE





#### TABLE 11. RESISTOR READER EXAMPLE (Continued)



NOTE: More options in resistor reader calculator. NVM\_BT = Boot Voltage Loaded from the Bank, not fixed by resistor reader.

### <span id="page-34-0"></span>Memory Banks

The ISL6388 has 8 memory banks to store up (STORE\_USER\_ALL, 15h) to 8 different configurations, selectable via PMBus (DEh) or resistor to GND on the NVM\_BANK pin, as in Table 12. No decoupling capacitor is allowed on the pin. Prior to the soft-start, the selection of memory bank is stored in the data register of SVID (0Dh) or PMBus (DDh), respectively. They are reset by VCC POR. In addition, the selected memory bank can be overridden by PMBus (DEh). Only the selected memory bank's configuration is loaded (RESTORE\_USER\_ALL,16h) into the operating memory to have control on the VR system prior to issuing soft-start.





Other than device's SVID/PMBus Addresses and VR operation mode (VR12 or VR12.5), all system design parameters are programmed by PMBus, as summarized in Table 13 and detailed in Table 15.

#### TABLE 13. SYSTEM PARAMETER SUMMARY



#### TABLE 13. SYSTEM PARAMETER SUMMARY (Continued)





# <span id="page-36-0"></span>SMBus, PMBus, AND I<sup>2</sup>C **Operation**

There are 32 pairs of SVID/PMBus address, which can be programmed by a resistor divider on VRSEL\_ADDR pin, as shown in Figure 32. It includes 7 SVID addresses and 32 SMBus/PMBus/I2C addresses combination, as in Table [14.](#page-36-1)

The ISL6388 features SMBus, PMBus, and I<sup>2</sup>C with programmable address via VRSEL\_ADDR pin, as in Table [14](#page-36-1), while SMBus/PMBus includes an Alert# line and Packet Error Check (PEC) to ensure data properly transmitted. In addition, the output voltage, droop slope, enable, operating phase number, overvoltage setpoint, and the priority of SVID and SMBus/PMBus/ $I^2C$  can be written and read via this bus, as summarized in Table 15. The input, output, fault, and temperature telemetries can be read as summarized in Table 16. For proper operation, users should follow the SMBus, PMBus, and I<sup>2</sup>C protocol, as shown Figure [36](#page-38-0). Note that STOP (P) bit is NOT allowed before the repeated START condition when "reading" contents of register, as shown in Figure [36.](#page-38-0)

The supported SMBus/PMBus/I<sup>2</sup>C addresses are in 8-bit format (including write and read bit): 80-8E, E0- EE, C0-CE. F0-FE. The least significant bit of the 8-bit address is for write (0h) and read

(1h). For reference purpose, the 7-bit format addresses are also summarized in Table 14. There are a series set of write and read commands as summarized in Tables 15 and 16, respectively.

 $SMBus/PMBus/l<sup>2</sup>C$  allows to program the registers as in Table 13, except for SVID and SMBus/PMBus/I<sup>2</sup>C addresses, 16ms after  $V_{CC}$  above POR and prior to Enable pins (EN\_PWR\_CFP) high. The bus can also program default contents during this period. If all Enable pins are high before the NVM configuration is loaded completely, the controller will issue soft-start 16ms after VCC above its POR. When device's PMBus is not used, simply ground their pins and not connect them to the bus.



#### <span id="page-36-1"></span>TABLE 14. SMBus/PMBus/I<sup>2</sup>C 8-BIT AND 7-BIT FORMAT ADDRESS (HEX)



FIGURE 33. SIMPLIFIED SMBus/PMBus/I2C INITIALIZATION TIMING DIAGRAM



FIGURE 34. SIMPLIFIED SMBus/PMBus/I<sup>2</sup>C INITIALIZATION TIMING DIAGRAM WITH ENABLE HIGH BEFORE COMPLETING NVM LOADING







**NOT used in I2C**

**Example command: DAh SET\_VID (one word, High Data Byte and ACK are not used)**

#### **3. Read Byte/Word Protocol**

**4. Block Write Protocol**



**Optional 9 Bits for SMBus/PMBus NOT used in I2C**

**Example command: 8B READ\_VOUT (Two words, read voltage of the selected rail).** NOTE: **That all Writable commands are read with one byte word protocol.**

**STOP (P) bit is NOT allowed before the repeated START condition when "reading" contents of a register.**

**S Slave Address\_0 1 7 + 1 Command Code 1 8 A Byte Count = N Lowest Data Byte Data Byte 2 1 8 A 1 8 A 1 8 A A Data Byte N PEC 1 8 A 1 8 A 1 A 1 P Optional 9 Bits for SMBus/PMBus NOT used in I2C**

**Example command: 9Dh MFR\_DATA (3 Data Byte)**

FIGURE 35. SMBus/PMBus/I<sup>2</sup>C PROTOCOL



**1**

#### **5. Block Read Protocol**



NOTE: **That all Writable commands are read with one byte word protocol.**

**STOP (P) bit is NOT allowed before the repeated START condition when "reading" contents of a register.**

#### **6. Group Command Protocol - No more than one command can be sent to the same Address**



**Optional 9 Bits for SMBus/PMBus**

**NOT used in I2C**

#### **7. Alert Response Address (ARA, 0001\_1001, 19h) for SMBus and PMBus, not used for I2C**

<span id="page-38-0"></span>



FIGURE 36. SMBus/PMBus/I<sup>2</sup>C PROTOCOL























NOTE: When the controller is reset by the Enable pins (TM\_EN\_OTP or EN\_PWR\_CFP), (not V<sub>CC</sub>), the programmed registers will be stored in operating memory.





#### TABLE 16. SMBus, PMBus, AND I<sup>2</sup>C TELEMETRIES

#### TABLE 17. LOCK\_SVID

<span id="page-47-0"></span>

NOTE: The ISL6388 controller is designed to be such that all SVID commands are always acknowledged as if the SMBus, PMBus or I<sup>2</sup>C does not exist. To avoid the conflict between SMBus/PMBus/I<sup>2</sup>C and SVID bus during operation, the user should execute this command prior to Enable (TM\_EN\_OTP and EN\_PWR\_CFP) high or during the boot period. When operating in 01h option, SMBus/PMBus/I2Cís OFFSET should only adjust slightly higher or lower (say ±20mV) than SVID OFFSET for margining purpose or PCB loss compensation so that CPU will not draw significantly more power in PSI1/2/3/Decay mode. To program full range of PM\_OFFSET for over-clocking applications, the user should select 02h or 03h options. 03h option gives users full control of the output voltage (VID+OFFSET) via SMBus/PMBus/I<sup>2</sup>C, commonly used in over-clocking applications. Prior to a successful written PMBus VID or OFFSET, the controller will continue executing SVID VID or OFFSET command.

<span id="page-48-0"></span>![](_page_48_Picture_348.jpeg)

#### TABLE 18. TYPICAL TEMPERATURE (8Dh and 8Eh)

#### TABLE 18. TYPICAL TEMPERATURE (8Dh and 8Eh) (Continued)

![](_page_48_Picture_349.jpeg)

![](_page_48_Picture_6.jpeg)

TABLE 19. V<sub>OUT</sub>\_MAX (24h) VR12 MODE

TABLE 19. V<sub>OUT</sub>\_MAX (24h) VR12 MODE (Continued)

![](_page_49_Picture_364.jpeg)

![](_page_49_Picture_365.jpeg)

![](_page_49_Picture_6.jpeg)

#### TABLE 19. VOUT\_MAX (24h) VR12 MODE (Continued)

![](_page_50_Picture_370.jpeg)

#### TABLE 19. V<sub>OUT</sub>\_MAX (24h) VR12 MODE (Continued)

![](_page_50_Picture_371.jpeg)

# <span id="page-50-0"></span>General Design Guide

This design guide is intended to provide a high-level explanation of the steps necessary to create a multiphase power converter. It is assumed that the reader is familiar with many of the basic skills and techniques referenced in the following. In addition to this guide, Intersil provides complete reference designs, which include schematics, bills of materials, and example board layouts for common microprocessor applications.

#### <span id="page-50-1"></span>Power Stages

The first step in designing a multiphase converter is to determine the number of phases. This determination depends heavily upon the cost analysis, which in turn depends on system constraints that differ from one design to the next. Principally, the designer will be concerned with whether components can be mounted on both sides of the circuit board; whether through-hole components are permitted; and the total board space available for power supply circuitry. Generally speaking, the most economical solutions are those in which each phase handles between 15A and 25A. All surface mount designs will tend toward the lower end of this current range. If through-hole MOSFETs and inductors can be used, higher per-phase currents are possible. In cases where board space is the limiting constraint, current can be pushed as high as 40A per phase, but these designs require heat sinks and forced air to cool the MOSFETs, inductors and heat dissipating surfaces.

#### MOSFETs

The choice of MOSFETs depends on the current each MOSFET will be required to conduct; the switching frequency; the capability of the MOSFETs to dissipate heat; and the availability and nature of heat sinking and air flow.

![](_page_50_Picture_12.jpeg)

#### Lower MOSFET Power Calculation

The calculation for heat dissipated in the lower MOSFET is simple, since virtually all of the heat loss in the lower MOSFET is due to current conducted through the channel resistance  $(r_{DS(ON)})$ . Equation 33,  $I_M$  is the maximum continuous output current;  $I_{P-P}$  is the peak-to-peak inductor current (see Equation 1 on page 15); d is the duty cycle ( $V_{\text{OUT}}/V_{\text{IN}}$ ); and L is the per-channel inductance.

$$
P_{LOW, 1} = r_{DS(ON)} \left[ \left( \frac{I_M}{N}^2 \right) + \frac{I_{P-P}}{12} \right] \cdot (1 - d)
$$
 (EQ. 33)

An additional term can be added to the lower MOSFET loss equation to account for additional loss accrued during the dead time when inductor current is flowing through the lower MOSFET body diode. This term is dependent on the diode forward voltage at  $I_M$ ,  $V_{D(ON)}$ ; the switching frequency,  $F_{sw}$ ; and the length of dead times,  $t_{d1}$  and  $t_{d2}$ , at the beginning and the end of the lower MOSFET conduction interval respectively.

$$
P_{LOW, 2} = V_{D(ON)}F_{SW} \left[ \left( \frac{I_M}{N} + \frac{I_{P-P}}{2} \right) t_{d1} + \left( \frac{I_M}{N} - \frac{I_{P-P}}{2} \right) t_{d2} \right] \tag{Eq. 34}
$$

Finally, the power loss of output capacitance of the lower MOSFET is approximated in Equation [35](#page-51-1):

$$
P_{LOW,3} \approx \frac{2}{3} \cdot V_{IN}^{1.5} \cdot C_{OSS\_LOW} \cdot \sqrt{V_{DS\_LOW}} \cdot F_{SW}
$$
 (EQ. 35)

where  $C<sub>OSS</sub>$  LOW is the output capacitance of lower MOSFET at the test voltage of  $V_{DS, LOW}$ . Depending on the amount of ringing, the actual power dissipation will be slightly higher than this.

Thus, the total maximum power dissipated in each lower MOSFET is approximated by the summation of P<sub>LOW,1</sub>, P<sub>LOW,2</sub> and P<sub>LOW,3</sub>.

#### UPPER MOSFET POWER CALCULATION

In addition to  $r_{DS(ON)}$  losses, a large portion of the upper MOSFET losses are due to currents conducted across the input voltage  $(V_{IN})$ during switching. Since a substantially higher portion of the upper MOSFET losses are dependent on switching frequency, the power calculation is more complex. Upper-0MOSFET losses can be divided into separate components involving the upper MOSFET switching times; the lower MOSFET body-diode reverse-recovery charge,  $Q_{rr}$ ; and the upper MOSFET  $r_{DS(ON)}$  conduction loss.

When the upper MOSFET turns off, the lower MOSFET does not conduct any portion of the inductor current until the voltage at the phase node falls below ground. Once the lower MOSFET begins conducting, the current in the upper MOSFET falls to zero as the current in the lower MOSFET ramps up to assume the full inductor current. In Equation 36, the required time for this commutation is  $t_1$  and the approximated associated power loss is  $P_{UP.1}$ .

$$
P_{UP,1} \approx V_{IN} \left( \frac{I_M}{N} + \frac{I_{P-P}}{2} \right) \left( \frac{t_1}{2} \right) F_{SW}
$$
 (EQ. 36)

At turn on, the upper MOSFET begins to conduct and this transition occurs over a time  $t_2$ . In Equation 37, the approximate power loss is P<sub>UP.2</sub>.

$$
P_{\text{UP},2} \approx V_{\text{IN}} \left( \frac{I_{\text{M}}}{\text{N}} - \frac{I_{\text{P-P}}}{2} \right) \left( \frac{t_2}{2} \right) F_{\text{SW}}
$$
 (EQ. 37)

A third component involves the lower MOSFET's reverse-recovery charge,  $Q_{rr}$ . Since the inductor current has fully commutated to the upper MOSFET before the lower MOSFET's body diode can draw all of  $Q_{rr}$ , it is conducted through the upper MOSFET across  $V_{IN}$ . The power dissipated as a result is  $P_{UP,3}$  and is approximated in Equation 38:

$$
P_{UP,3} = V_{IN} Q_{rr} F_{SW}
$$
 (EQ. 38)

The resistive part of the upper MOSFET's is given in Equation 39 as  $P_{UP,4}$ .

$$
P_{UP,4} \approx r_{DS(ON)} \left[ \left( \frac{I_M}{N} \right)^2 + \frac{I_{P-P}}{12} \right] \cdot d
$$
 (EQ. 39)

Equation [40](#page-51-2) accounts for some power loss due to the drainsource parasitic inductance  $(L_{DS}$ , including PCB parasitic inductance) of the upper MOSFETs, although it is not the exact:

<span id="page-51-2"></span>
$$
P_{\text{UP},5} \approx L_{DS} \left( \frac{I_M}{N} + \frac{I_{P-P}}{2} \right)^2
$$
 (EQ. 40)

<span id="page-51-1"></span>Finally, the power loss of output capacitance of the upper-MOSFET is approximated in Equation [41:](#page-51-3)

<span id="page-51-3"></span>
$$
P_{UP,6} \approx \frac{2}{3} \cdot V_{IN}^{1.5} \cdot C_{OSS\_UP} \cdot \sqrt{V_{DS\_UP}} \cdot F_{SW}
$$
 (EQ. 41)

where  $C<sub>OSS</sub>$  UP is the output capacitance of lower MOSFET at test voltage of  $V_{DS}$  UP. Depending on the amount of ringing, the actual power dissipation will be slightly higher than this.

The total power dissipated by the upper MOSFET at full load can now be approximated as the summation of the results from Equations 36 to [41](#page-51-3). Since the power equations depend on MOSFET parameters, choosing the correct MOSFETs can be an iterative process involving repetitive solutions to the loss equations for different MOSFETs and different switching frequencies.

#### <span id="page-51-0"></span>Current Sensing Resistor

The resistors connected to the ISEN+ pins determine the gains in the load-line regulation loop and the channel current balance loop as well as setting the overcurrent trip point. Select values for these resistors by using Equation 42:

$$
R_{\text{ISEN}} = \frac{R_X}{100 \times 10^{-6}} \frac{I_{\text{OCP}}}{N}
$$
 (EQ. 42)

where  $R_{\text{ISEN}}$  is the sense resistor connected to the ISEN+ pin, N is the active channel number,  $R_X$  is the resistance of the current sense element, either the DCR of the inductor or RSENSE depending on the sensing method, and  $I_{OCP}$  is the desired overcurrent trip point. Typically,  $I_{OCP}$  can be chosen to be 1.2 times the maximum load current of the specific application.

![](_page_51_Picture_31.jpeg)

With integrated temperature compensation, the sensed current signal is independent of the operational temperature of the power stage, i.e. the temperature effect on the current sense element  $R_X$  is cancelled by the integrated temperature compensation function.  $R_X$  in Equation 42 should be the resistance of the current sense element at room temperature.

When the integrated temperature compensation function is disabled by selecting "OFF" TCOMP code, the sensed current will be dependent on the operational temperature of the power stage, since the DC resistance of the current sense element may be changed according to the operational temperature.  $R_X$  in Equation 42 should be the maximum DC resistance of the current sense element at the all operational temperature.

In certain circumstances, especially for a design with an unsymmetrical layout, it may be necessary to adjust the value of one or more ISEN resistors for VR. When the components of one or more channels are inhibited from effectively dissipating their heat so that the affected channels run cooler than the average, choose new, larger values of  $R_{\text{ISEN}}$  for the affected phases (see the section entitled "Current Sensing" on page 18). Choose  $R_{\text{ISEN}}$ <sub>2</sub> in proportion to the desired increase in temperature rise in order to cause proportionally more current to flow in the cooler phase, as shown in Equation 43:

$$
R_{\text{ISEN},2} = R_{\text{ISEN}} \frac{\Delta T_2}{\Delta T_1}
$$
 (EQ. 43)

 $AR$ <sub>ISEN</sub> = R<sub>ISEN.2</sub> - R<sub>ISEN</sub>

In Equation 43, make sure that  $\Delta T_2$  is the desired temperature rise above the ambient temperature, and  $\Delta T_1$  is the measured temperature rise above the ambient temperature. Since all channels'  $R_{\text{ISEN}}$  are integrated and set by one RSET, a resistor  $(\Delta R_{\text{ISEN}})$  can be in series with the cooler channel's ISEN+ pin to raise this phase current. However, the ISL6388 can adjust the thermal/current balance of the VR via registers F7 to FC.

#### <span id="page-52-0"></span>Load-Line Regulation Resistor

The load-line regulation resistor is labelled  $R_{FB}$  in Figure 11. Its value depends on the desired loadline requirement of the application.

The desired loadline can be calculated using Equation 44:

$$
R_{LL} = \frac{V_{DROOP}}{I_{FL}}
$$
 (EQ. 44)

where  $I_{FI}$  is the full load current of the specific application, and VR<sub>DROOP</sub> is the desired voltage droop under the full load condition.

Based on the desired loadline  $R_{LL}$ , the loadline regulation resistor can be calculated using Equation 45:

$$
R_{FB} = \frac{N \cdot R_{ISEN} \cdot R_{LL}}{R_X}
$$
 (Eq. 45)

where N is the active channel number,  $R_{\text{ISEN}}$  is the sense resistor connected to the ISEN+ pin, and  $R_X$  is the resistance of the current sense element, either the DCR of the inductor or RSENSE depending on the sensing method.

If one or more of the current sense resistors are adjusted for thermal balance (as in Equation 43), the load-line regulation resistor should be selected based on the average value of the current sensing resistors, as given in Equation 46:

$$
R_{FB} = \frac{R_{LL}}{R_X} \sum_{n} R_{\text{ISEN}(n)} \tag{EQ. 46}
$$

where  $R_{\text{ISEN}(n)}$  is the current sensing resistor connected to the n<sup>th</sup> ISEN+ pin.

#### <span id="page-52-1"></span>Output Filter Design

The output inductors and the output capacitor bank together to form a low-pass filter responsible for smoothing the pulsating voltage at the phase nodes. The output filter also must provide the transient energy until the regulator can respond. Because it has a low bandwidth compared to the switching frequency, the output filter necessarily limits the system transient response. The output capacitor must supply or sink load current while the current in the output inductors increases or decreases to meet the demand.

In high-speed converters, the output capacitor bank is usually the most costly (and often the largest) part of the circuit. Output filter design begins with minimizing the cost of this part of the circuit. The critical load parameters in choosing the output capacitors are the maximum size of the load step, DI; the load current slew rate, di/dt; and the maximum allowable output voltage deviation under transient loading,  $\Delta V_{\text{MAX}}$ . Capacitors are characterized according to their capacitance, ESR, and ESL (equivalent series inductance).

At the beginning of the load transient, the output capacitors supply all of the transient current. The output voltage will initially deviate by an amount approximated by the voltage drop across the ESL. As the load current increases, the voltage drop across the ESR increases linearly until the load current reaches its final value. The capacitors selected must have sufficiently low ESL and ESR so that the total output voltage deviation is less than the allowable maximum. Neglecting the contribution of inductor current and regulator response, the output voltage initially deviates by an amount, as shown in Equation 47:

$$
\Delta V \approx (ESL) \frac{di}{dt} + (ESR) \Delta I
$$
 (EQ. 47)

The filter capacitor must have sufficiently low ESL and ESR so that  $\Delta V < \Delta V_{MAX}$ .

Most capacitor solutions rely on a mixture of high-frequency capacitors with relatively low capacitance in combination with bulk capacitors having high capacitance but limited high-frequency performance. Minimizing the ESL of the high-frequency capacitors allows them to support the output voltage as the current increases. Minimizing the ESR of the bulk capacitors allows them to supply the increased current with less output voltage deviation.The ESR of the bulk capacitors also creates the majority of the output voltage ripple. As the bulk capacitors sink and source the inductor AC ripple current (see "Interleaving" on page 15 and Equation [2](#page-15-1)), a voltage develops across the bulk-capacitor ESR equal to  $I_{C(P-P)}$  (ESR).

![](_page_52_Picture_26.jpeg)

Thus, once the output capacitors are selected, the maximum allowable ripple voltage,  $V_{PP(MAX)}$ , determines the lower limit on the inductance, as shown in Equation 48.

$$
L \geq ESR \cdot \frac{V_{OUT} \cdot K_{ROM}}{F_{SW} \cdot V_{IN} \cdot V_{P-P(MAX)}} \tag{Eq. 48}
$$

Since the capacitors are supplying a decreasing portion of the load current while the regulator recovers from the transient, the capacitor voltage becomes slightly depleted. The output inductors must be capable of assuming the entire load current before the output voltage decreases more than  $\Delta V_{MAX}$ . This places an upper limit on inductance.

Equation 49 gives the upper limit on L for the cases when the trailing edge of the current transient causes a greater output-voltage deviation than the leading edge. Equation 50 addresses the leading edge. Normally, the trailing edge dictates the selection of L because duty cycles are usually less than 50%. Nevertheless, both inequalities should be evaluated, and L should be selected based on the lower of the two results. In each equation, L is the per-channel inductance, C is the total output capacitance, and N is the number of active channels.

$$
L \leq \frac{2 \cdot N \cdot C \cdot V_{OUT}}{(\Delta I)^2} \left[ \Delta V_{MAX} - \Delta I \cdot ESR \right]
$$
 (EQ. 49)

$$
L \leq \frac{1.25 \cdot N \cdot C}{(\Delta I)^2} \bigg[ \Delta V_{MAX} - \Delta I \cdot ESR \bigg] \bigg( V_{IN} - V_{OUT} \bigg) \tag{Eq. 50}
$$

#### <span id="page-53-0"></span>Switching Frequency Selection

There are a number of variables to consider when choosing the switching frequency, as there are considerable effects on the upper-MOSFET loss calculation. These effects are outlined in ìMOSFETsî on page 51, and they establish the upper limit for the switching frequency. The lower limit is established by the requirement for fast transient response and small output voltage ripple as outlined in "Output Filter Design" on page 53. Choose the lowest switching frequency that allows the regulator to meet the transient-response and output voltage ripple requirements.

#### <span id="page-53-1"></span>Input Capacitor Selection

The input capacitors are responsible for sourcing the AC component of the input current flowing into the upper MOSFETs. Their RMS current capacity must be sufficient to handle the AC component of the current drawn by the upper MOSFETs which is related to duty cycle and the number of active phases. The input RMS current can be calculated with Equation [51](#page-53-2).

$$
I_{1N, \text{ RMS}} = \sqrt{K_{1N, \text{CM}}^2 \cdot 10^2 + K_{\text{RAMP}, \text{CM}}^2 \cdot 1_{\text{Lo}, \text{PP}}^2}
$$
 (EQ. 51)

$$
K_{IN, CM} = \sqrt{\frac{(N \cdot D - m + 1) \cdot (m - N \cdot D)}{N^2}}
$$
 (EQ. 52)

$$
K_{RAMP, CM} = \sqrt{\frac{m^2(N \cdot D - m + 1)^3 + (m - 1)^2(m - N \cdot D)^3}{12N^2D^2}}
$$
 (EQ. 53)

For a 2-phase design, use Figure 37 to determine the input capacitor RMS current requirement given the duty cycle, maximum sustained output current  $(I<sub>O</sub>)$ , and the ratio of the per-phase peak-to-peak inductor current ( $I_{L(P-P)}$  to  $I_{O}$ . Select a bulk capacitor with a ripple current rating which will minimize the total number of input capacitors required to support the RMS current calculated. The voltage rating of the capacitors should also be at least 1.25x greater than the maximum input voltage.

![](_page_53_Figure_15.jpeg)

Figures 38 and 39 provide the same input RMS current information for 3 and 4-phase designs respectively. Use the same approach to selecting the bulk capacitor type and number as previously described.

Low capacitance, high-frequency ceramic capacitors are needed in addition to the bulk capacitors to suppress leading and falling edge voltage spikes. The result from the high current slew rates produced by the upper MOSFETs turn on and off. Select low ESL ceramic capacitors and place one as close as possible to each upper MOSFET drain to minimize board parasitic impedances and maximize noise suppression.

![](_page_53_Figure_18.jpeg)

<span id="page-53-2"></span>FIGURE 38. NORMALIZED INPUT CAPACITOR RMS CURRENT vs DUTY CYCLE FOR 3-PHASE CONVERTER

![](_page_54_Figure_1.jpeg)

![](_page_54_Figure_2.jpeg)

![](_page_54_Figure_3.jpeg)

FIGURE 40. NORMALIZED INPUT-CAPACITOR RMS CURRENT vs DUTY CYCLE FOR SINGLE-PHASE CONVERTER

Figure 40 is provided as a reference to demonstrate the dramatic reductions in input capacitor RMS current upon the implementation of the multiphase topology. For example, compare the input RMS current requirements of a 2-phase converter versus that of a single phase. Assume both converters have a duty cycle of 0.25, maximum sustained output current of 40A, and a ratio of I<sub>L(P-P)</sub> to I<sub>O</sub> of 0.5. The single phase converter would require 17.3ARMS current capacity while the 2-phase converter would only require 10.9A<sub>RMS</sub>. The advantages become even more pronounced when output current is increased and additional phases are added to keep the component cost down relative to the single phase approach.

# <span id="page-54-0"></span>Layout and Design Considerations

The following layout and design strategies are intended to minimize the noise coupling, the impact of board parasitic impedances on converter performance and to optimize the heat dissipating capabilities of the printed circuit board. This section highlights some important practices which should be followed during the layout process. A layout check list is available for use.

#### <span id="page-54-1"></span>Pin Noise Sensitivity, Design and Layout Consideration

Table 20 shows the noise sensitivity of each pin and their design and layout consideration. All pins and external components should NOT be across switching nodes and should be placed in general proximity to the controller.

![](_page_54_Picture_397.jpeg)

![](_page_54_Picture_398.jpeg)

#### TABLE 20. PIN DESIGN AND/OR LAYOUT CONSIDERATION (Continued)

#### TABLE 20. PIN DESIGN AND/OR LAYOUT CONSIDERATION (Continued)

 $\overline{\Gamma}$ 

![](_page_55_Picture_428.jpeg)

![](_page_55_Picture_429.jpeg)

![](_page_55_Picture_6.jpeg)

#### <span id="page-56-0"></span>Component Placement

Within the allotted implementation area, orient the switching components first. The switching components are the most critical because they carry large amounts of energy and tend to generate high levels of noise. Switching component placement should take into account power dissipation. Align the output inductors and MOSFETs such that space between the components is minimized while creating the PHASE plane. Place the Intersil MOSFET driver IC as close as possible to the MOSFETs they control to reduce the parasitic impedances due to trace length between critical driver input and output signals. If possible, duplicate the same placement of these components for each phase.

Next, place the input and output capacitors. Position the high-frequency ceramic input capacitors next to each upper-MOSFET drain. Place the bulk input capacitors as close to the upper-MOSFET drains as dictated by the component size and dimensions. Long distances between input capacitors and MOSFET drains result in too much trace inductance and a reduction in capacitor performance. Locate the output capacitors between the inductors and the load, while keeping ceramic capacitors in close proximity to the microprocessor socket.

To improve the chance of first pass success, it is very important to take time to follow the above outlined design guidelines and Intersil generated layout check list, see more details in "Voltage-Regulator (VR) Design Materials" on page 57. Proper planning for the layout is as important as designing the circuits. Running things in a hurry, you could end up spending weeks and months to debug a poorly designed and improperly laid out board.

# <span id="page-56-1"></span>Powering Up And Open-Loop Test

The ISL6388 features very easy debugging and powering up. For first time powering up, an open-loop test can be done by applying sufficient voltage (current limiting to 0.25A) to  $V_{CC}$ , proper pull-up to SVID bus, and signal high to TM\_EN\_OTP (>1.05V) and EN\_PWR\_CFP (>0.9V and less than 3.5V) pins with the input voltage  $(V_{IN})$  disconnected.

- 1. Each PWM output should operate at maximum duty cycle and correct switching frequency.
- 2. Read data in 0C/DC and 0D/DD of SVID/PMBus to confirm its proper setting.
- 3. If 5V drivers are used and share the same rail as VCC, the proper switching on UGATEs and LGATEs should be seen.
- 4. If 12V drivers are used and can be disconnected from VIN and sourced by an external 12V supply, the proper switching on UGATEs and LGATEs should be observed.
- 5. If the above is not properly operating, you should check soldering joint, resistor register setting, Power Train connection or damage, i.e, shorted gates, drain and source. Sometimes the gate might measure short due to residual gate charge. Therefore, a measured short gate with ohmmeter cannot validate if the MOSFET is damaged unless the Drain to Source is also measured short.
- 6. When re work is needed for the L/DCR matching network, use an ohmmeter across the C to see if the correct R value is measured before powering the VR up; otherwise, the current

imbalance due to improper re-work could damage the power trains.

- 7. After everything is checked, apply low input voltage (1-5V) with appropriate current limiting (~0.5A). All phases should be switching evenly when AUTO disabled.
- 8. Remove the pull-up from EN\_PWR\_CFP pin, using bench power supplies, power-up VCC with current limiting (typically ~ 0.25A if 5V drivers included) and slowly increase input voltage with current limiting. For typical application,  $V_{CC}$ limited to 0.25A,  $V_{IN}$  limited to 0.5A should be safe for powering up with no load. High core-loss inductors likely need to increase the input current limiting. All phases should be switching evenly.

## <span id="page-56-2"></span>Voltage-Regulator (VR) Design Materials

To support VR design and layout, Intersil also developed a set of worksheets and evaluation boards, as listed in Tables 21 and [22,](#page-28-1) respectively. The tolerance band calculation (TOB) worksheets for VR output regulation and IMON have been developed using the Root-Sum-Squared (RSS) method with 3 sigma distribution point of the related components and parameters. Note that the [ìElectrical Specificationsî on page 10](#page-9-5) specifies no less than 6 sigma distribution point, not suitable for RSS TOB calculation. Contact Intersil's local office or field support for the latest available information.

![](_page_56_Picture_339.jpeg)

![](_page_56_Picture_340.jpeg)

NOTE: For worksheets, please contact Intersil Application support at [www.intersil.com/design/.](http://www.intersil.com/design/)

![](_page_56_Picture_22.jpeg)

![](_page_57_Picture_206.jpeg)

#### TABLE 22. AVAILABLE EVALUATION BOARDS

# <span id="page-58-0"></span>Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.

![](_page_58_Picture_125.jpeg)

# <span id="page-58-1"></span>About Intersil

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at [www.intersil.com.](www.intersil.com)

You may report errors or suggestions for improving this datasheet by visiting [www.intersil.com/ask](http://www.intersil.com/en/support/support-faqs.html?p_page=ask.php&p_prods=679&p_icf_7=ISL6388).

Reliability reports are also available from our website at [www.intersil.com/support](http://www.intersil.com/en/support/qualandreliability.html#reliability)

© Copyright Intersil Americas LLC 2014. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see [www.intersil.com/en/products.html](http://www.intersil.com/en/products.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

[Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted](http://www.intersil.com/en/products.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer) in the quality certifications found at [www.intersil.com/en/support/qualandreliability.html](http://www.intersil.com/en/support/qualandreliability.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

*Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.*

For information regarding Intersil Corporation and its products, see [www.intersil.com](http://www.intersil.com?utm_source=intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

Apr 15, 2014

![](_page_58_Picture_15.jpeg)

# <span id="page-59-0"></span>**Package Outline Drawing**

**L4 0 .5 x 5**

**4 0 LEAD THI N QUAD FLAT NO- LEAD PLASTI C PACKAGE Rev 1 , 9 / 1 0**

![](_page_59_Figure_4.jpeg)

- **between 0.15mm and 0.27mm from the terminal tip. Dimension b applies to the metallized terminal and is measured 4.**
- **Tiebar shown (if present) is a non-functional feature. 5.**
- **located within the zone indicated. The pin #1 indentifier may be The configuration of the pin #1 identifier is optional, but must be 6. either a mold or mark feature.**
- **7. JEDEC reference drawing: MO-220WHHE-1**

![](_page_59_Picture_10.jpeg)