

# 18-A, 3.3-V INPUT NONISOLATED WIDE-OUTPUT ADJUST SIP MODULE



#### **FEATURES**

- **Up to 18-A Output Current**
- 3.3-V Input Bus
- **Wide-Output Voltage Adjust** (0.8 V to 2.5 V)
- Efficiencies up to 96%
- On/Off Inhibit
- **Output Voltage Sense**
- **Prebias Start-Up**
- **Undervoltage Lockout**
- Auto-Track™ Sequencing
- **Output Overcurrent Protection** (Nonlatching, Auto-Reset)
- **Overtemperature Protection**
- Operating Temperature: -40°C to 85°C
- **Safety Agency Approvals:** UL/cUL 60950. EN60950 VDE
- **POLA™** Compatible

#### **APPLICATIONS**

- **Multivoltage Digital Systems**
- **High-Density Logic Circuits**
- **High-End Computers and Servers**
- 3.3-V Intermediate Bus Architectures





# **DESCRIPTION**

The PTV03020W is a ready-to-use nonisolated power module, and part of a new class of complete dc/dc switching regulators from Texas Instruments. These regulators combine high performance with double-sided, surface-mount construction, to give designers the flexibility to power the most complex multiprocessor digital systems using off-the-shelf catalog parts.

The PTV03020W series is produced in a 12-pin, single in-line pin (SIP) package. The SIP footprint minimizes board space, and offers an alternate package option for space conscious applications. Operating from a 3.3-V input bus, the series provides step-down conversion to a wide range of output voltages, at up to 18 A of output current. The output voltage can be set to any value over the range, 0.8 V to 2.5 V, using a single external resistor.

This series includes Auto-Track<sup>TM</sup>. Auto-Track simplifies the task of supply-voltage sequencing in a power system by enabling the output voltage of multiple modules to accurately track each other, or any external voltage, during power up and power down.

Other operating features include an on/off inhibit, and the ability to start up into an existing output voltage or prebias. For improved load regulation, an output voltage sense is provided. A nonlatching overcurrent trip and overtemperature shutdown protect against load faults.

Target applications include complex multivoltage, multiprocessor systems that incorporate the industry's high-speed microprocessors, bus drivers, and the TMS320™ DSP family.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### STANDARD APPLICATION



<sup>\*</sup> See the Application Information section for capacitor recommendations.

#### ORDERING INFORMATION

For the most current package and ordering information, see the Package Option Addendum at the end of this data sheet, or see the TI website at www.ti.com.

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted (1)

|                      |                             |                                 | UNIT                             |
|----------------------|-----------------------------|---------------------------------|----------------------------------|
| V <sub>(Track)</sub> | Track input voltage         | -0.3 V to V <sub>I</sub> +0.3 V |                                  |
| T <sub>A</sub>       | Operating temperature range | Over V <sub>I</sub> range       | -40°C to 85°C                    |
|                      | Lead temperature            | 5 seconds                       | 260°C <sup>(2)</sup>             |
| T <sub>stg</sub>     | Storage temperature         |                                 | -55°C to 125°C                   |
| $V_{(INH)}$          | Inhibit input voltage       |                                 | -0.3 V to V <sub>I</sub> + 0.3 V |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# **PACKAGE SPECIFICATIONS**

| Weight               |                                                          | 5.5 grams            |
|----------------------|----------------------------------------------------------|----------------------|
| Flammability         | Meets UL 94 V-O                                          |                      |
| Mechanical shock     | Per Mil-STD-883D, Method 2002.3, 1 ms, 1/2 sine, mounted | 500 G <sup>(1)</sup> |
| Mechanical vibration | Mil-STD-883D, Method 2007.2, 20 Hz - 2000 Hz             | 10 G <sup>(1)</sup>  |

(1) Qualification limit.

<sup>#</sup>R<sub>SET</sub> is required to adjust the output voltage higher than its lowest value. See the Application Information section for values.

<sup>(2)</sup> This product is NOT compatible with surface-mount reflow solder processes.



## **ELECTRICAL CHARACTERISTICS**

operating at 25°C free-air temperature,  $V_I = 3.3 \text{ V}$ ,  $V_O = 2.5 \text{ V}$ ,  $C1 = 680 \ \mu\text{F}$ ,  $C2 = 22 \ \mu\text{F}$ ,  $C3 = 0 \ \mu\text{F}$ , and  $I_O = I_O \ \text{max}$  (unless otherwise noted)

|                       | PARAMETER                        | TEST C                                        | ONDITIONS                                               | MIN                  | TYP                | MAX        | UNIT               |
|-----------------------|----------------------------------|-----------------------------------------------|---------------------------------------------------------|----------------------|--------------------|------------|--------------------|
| Io                    | Output current                   | Natural convection airflow                    |                                                         | 0                    |                    | 18 (1)     | Α                  |
| VI                    | Input voltage range              | Over I <sub>O</sub> load range                |                                                         | 2.95 (2)             |                    | 3.6        | V                  |
|                       | Set-point voltage tolerance      |                                               |                                                         |                      |                    | 2% (3)     |                    |
|                       | Temperature variation            | -40°C < T <sub>A</sub> < 85°C                 |                                                         |                      | 0.5%               |            |                    |
|                       | Line regulation                  | Over V <sub>I</sub> range                     |                                                         |                      | 5                  |            | mV                 |
| V <sub>O</sub>        | Load regulation                  | Over I <sub>O</sub> range                     |                                                         |                      | 5                  |            | mV                 |
|                       | Total output variation           | Includes set-point, line, load                | d, –40°C ≤ T <sub>A</sub> ≤ 85°C                        |                      |                    | 3 (3)      | %V <sub>o</sub>    |
|                       | Adjust range                     | Over V <sub>I</sub> range                     |                                                         | 0.8                  |                    | 2.5        | V                  |
|                       |                                  |                                               | $R_{SET} = 2.21 \text{ k}\Omega, V_O = 2.5 \text{ V}$   |                      | 95%                |            |                    |
|                       |                                  |                                               | $R_{SET} = 5.49 \text{ k}\Omega, V_O = 1.8 \text{ V}$   |                      | 92%                |            |                    |
| _                     | ⊏#isianav                        | L 10 A                                        | $R_{SET} = 8.87 \text{ k}\Omega, V_{O} = 1.5 \text{ V}$ |                      | 90%                |            |                    |
| η                     | Efficiency                       | I <sub>O</sub> = 12 A                         | $R_{SET} = 17.4 \text{ k}\Omega, V_O = 1.2 \text{ V}$   |                      | 88%                |            |                    |
|                       |                                  |                                               | $R_{SET} = 36.5 \text{ k}\Omega, V_O = 1 \text{ V}$     |                      | 86%                |            |                    |
|                       |                                  |                                               | R <sub>SET</sub> = Open, V <sub>O</sub> = 0.8 V         |                      | 83%                |            |                    |
|                       | Output voltage ripple (pk-pk)    | 20-MHz bandwidth                              |                                                         |                      | 20                 |            | $mV_{PP}$          |
| I <sub>O</sub> (trip) | Overcurrent threshold            | Reset, followed by auto-red                   | covery                                                  |                      | 35                 |            | Α                  |
|                       |                                  | 1-A/μs load step, 50 to 100                   | % I <sub>O</sub> max, C3 = 330 μF                       |                      |                    |            |                    |
|                       | Transient response               |                                               | Recovery time                                           |                      | 70                 |            | μs                 |
|                       |                                  |                                               | V <sub>o</sub> over/undershoot                          |                      | 120                |            | mV                 |
|                       | Track central (nin 0)            | I <sub>IL</sub> Input low current             | Pin to GND                                              |                      |                    | -0.13      | mA                 |
|                       | Track control (pin 9)            | Control slew-rate limit                       | C3 ≤ C3 (max)                                           |                      |                    | 1          | V/ms               |
| UVLO                  | Lindoweltowa lookavit            | V <sub>I</sub> increasing                     |                                                         |                      | 2.8                | 2.95       | V                  |
| UVLO                  | Undervoltage lockout             | V <sub>I</sub> decreasing                     |                                                         | 2.2                  | 2.7                |            |                    |
|                       |                                  | V <sub>IH</sub> Input high voltage            | Referenced to GND                                       | V <sub>I</sub> – 0.5 |                    | Open (4)   | V                  |
|                       | Inhibit control (pin 12)         | V <sub>IL</sub> Input low voltage             | heleleliced to GND                                      | -0.2                 |                    | 0.6        | V                  |
|                       |                                  | I <sub>IL</sub> Input low current             | Pin to GND                                              |                      | 0.24               |            | mA                 |
| I <sub>I</sub> (stby) | Input standby current            | Inhibit (pin 12) to GND, Tra                  | ck (pin 9) open                                         |                      | 10                 |            | mA                 |
| $f_{\mathbb{S}}$      | Switching frequency              | Over V <sub>I</sub> and I <sub>O</sub> ranges |                                                         | 250                  | 300                | 340        | kHz                |
|                       | External input conscitance       |                                               | Nonceramic (C1)                                         | 680 <sup>(5)</sup>   |                    |            | =                  |
|                       | External input capacitance       |                                               | Ceramic (C2)                                            | 22 (5)               |                    |            | μF                 |
|                       |                                  | Canacitanea valua                             | Nonceramic                                              | 0                    | 330 <sup>(6)</sup> | 11,000 (7) | μF                 |
|                       | External output capacitance (C3) | Capacitance value                             | Ceramic                                                 | 0                    |                    | 300        | μΓ                 |
|                       | ( <del></del> /                  | Equivalent series resistance                  | e (nonceramic)                                          | 4 (8)                |                    |            | mΩ                 |
| MTBF                  | Reliability                      | Per Telcordia SR-332, 50% benign              | stress, $\overline{T_A} = 40^{\circ}\text{C}$ , ground  |                      | 5                  |            | 10 <sup>6</sup> Hr |

- (1) See thermal derating curves for safe operating area (SOA), or consult factory for appropriate derating.
- (2) The minimum input voltage is 2.95 V or  $V_0 + 0.65$  V, whichever is greater.
- (3) The set-point voltage tolerance is affected by the tolerance and stability of R<sub>SET</sub>. The stated limit is unconditionally met if R<sub>SET</sub> has a tolerance of 1%, with 100 ppm/°C or better temperature stability.
- (4) This control pin is pulled up to the input voltage, V<sub>I</sub>. If this input is left open circuit, the module will operate when input power is applied. A small low-leakage (< 100 nA) MOSFET is recommended for control. For further information, consult the related application note.
- (5) A 22-μF high-frequency ceramic capacitor and 680-μF electrolytic input capacitor are required for proper operation. The electrolytic capacitor must be rated for 750 mArms minimum ripple current. Consult the Application Information for further guidance on capacitor selection.
- (6) An external output capacitor is not required for basic operation. Adding 330 μF of distributed capacitance at the load improves the transient response.
- (7) This is the calculated maximum. The minimum ESR limitation often results in a lower value. When controlling the Track pin using a voltage supervisor, C<sub>O</sub>(max) is reduced to 6600 μF. Consult the Application Information for further guidance.
- (8) This is the typical ESR for all the electrolytic (nonceramic) output capacitance. Use 7 mΩ as the minimum when using maximum-ESR values to calculate.



# TYPICAL CHARACTERISTICS (3.3-V INPUT) (9)(10)





IO - Output Current - A Figure 3.

12 15 18

2

0

0

3

6



Figure 2. **TEMPERATURE DERATING** 



Figure 4.

- The electrical characteristic data has been developed from actual products tested at 25C. This data is considered typical for the converter. Applies to Figure 1, Figure 2, and Figure 3.

  (10) The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum
- operating temperatures. The airflow direction is parallel to the long axis of the module. Derating limits apply to modules soldered directly to a 100 mm x 100 mm double-sided PCB with 2 oz. copper. Applies to Figure 4.



# **DEVICE INFORMATION**

# **TERMINAL FUNCTIONS**

| TERMINAL              |              | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|-----------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME                  | NO.          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| VI                    | 5, 6         | The positive input voltage power node to the module, which is referenced to common GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| V <sub>O</sub>        | 3, 4         | The regulated positive power output with respect to the GND node.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| GND                   | 1, 2, 10, 11 | This is the common ground connection for the $V_I$ and $V_O$ power connections. It is also the 0-Vdc reference for the control inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| Inhibit               | 12           | The Inhibit pin is an open-collector/drain, active-low input that is referenced to GND. Applying a low-level ground signal to this input disables the module's output and turns off the output voltage. When the Inhibit control is active, the input current drawn by the regulator is significantly reduced. If the inhibit feature is not used, the control pin should be left open-circuit. The module then produces an output voltage whenever a valid input source is applied.                                                                                                                                                                        |  |  |  |  |  |
| V <sub>o</sub> Adjust | 8            | A 1% resistor must be connected directly between this pin and GND (pin 1 or 2) to set the output voltage of the module higher than its lowest value. The temperature stability of the resistor should be 100 ppm/°C (or better). The set-point range is 0.8 V to 3.6 V. The resistor value can be calculated using a formula. If this input is left open-circuit, the output voltage defaults to its lowest value. For further information, consult the related application note.                                                                                                                                                                           |  |  |  |  |  |
|                       |              | The specification table gives the standard resistor values for a number of common output voltages.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| V <sub>o</sub> Sense  | 7            | The sense input allows the regulation circuit to compensate for voltage drop between the module and the load. For optimal voltage accuracy $V_0$ Sense should be connected to $V_0$ . It can also be left disconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| Track                 | 9            | This is an analog control input that enables the output voltage to follow an external voltage. This pin becomes active typically 20 ms after the input voltage has been applied, and allows direct control of the output voltage from 0 V up to the nominal set-point voltage. Within this range, the output follows the voltage at the Track pin on a volt-for-volt basis. When the control voltage is raised above this range, the module regulates at its set-point voltage. The feature allows the output voltage to rise simultaneously with other modules powered from the same input bus. If unused, this input should be connected to $V_{\rm I}$ . |  |  |  |  |  |
|                       |              | NOTE: Due to the undervoltage lockout feature, the output of the module cannot follow its own input voltage during power up. Consult the related Application Information for further guidance.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |

# Front View of Module



Figure 5. Pin Terminal Locations



#### APPLICATION INFORMATION

#### **Capacitor Recommendations for the PTV03020W Power Module**

## **Input Capacitors**

The required input capacitors are a 22- $\mu$ F ceramic and a minimum of 680- $\mu$ F electrolytic type. For V<sub>O</sub> > 1 V and I<sub>O</sub> > 11 A , the 680- $\mu$ F capacitance must be rated for 750 mArms ripple current capability. For all other conditions, the ripple current rating must be at least 500 mArms. Where applicable, Table 1 gives the maximum output voltage and current limits for a capacitor's rms ripple current rating.

The above ripple current requirements are *conditional* that the 22-µF ceramic capacitor is present. The 22-µF X5R/X7R ceramic capacitor is necessary to reduce both the magnitude of ripple current through the electroytic capacitor and the amount of ripple current reflected back to the input source. Ceramic capacitors should be located within 0.5 inch. (1,3 cm) of the module's input pins. Additional ceramic capacitors can be added to reduce the RMS ripple current requirement for the electrolytic capacitor.

Ripple current (rms) rating, less than  $100\text{-m}\Omega$  equivalent series resistance (ESR), and temperature are the major considerations when selecting input capacitors. Unlike polymer-tantalum capacitors, regular tantalum capacitors have a recommended minimum voltage rating of  $2 \times (\text{max. dc voltage} + \text{ac ripple})$ . This is standard practice to ensure reliability. Only a few tantalum capacitors were found to have sufficient voltage rating to meet this requirement. At temperatures below  $0^{\circ}\text{C}$ , the ESR of aluminum electrolytic capacitors increases. For these applications, Os-Con, polymer-tantalum, and polymer-aluminum types should be considered.

# **Output Capacitor (Optional)**

For applications with load transients (sudden changes in load current), regulator response benefits from external output capacitance. The recommended output capacitance of 330  $\mu$ F allows the module to meet its transient response specification. For most applications, a high-quality computer-grade aluminum electrolytic capacitor is adequate. These capacitors provide decoupling over the frequency range, 2 kHz to 150 kHz, and are suitable when ambient temperatures are above 0°C. For operation below 0°C, tantalum-, ceramic-, or Os-Con-type capacitors are recommended. When using one or more nonceramic capacitors, the calculated equivalent ESR should be no lower than 4 m $\Omega$  (7 m $\Omega$  using the manufacturer's maximum ESR for a single capacitor). A list of preferred low-ESR-type capacitors are identified in Table 1.

#### **Ceramic Capacitors**

Above 150 kHz, the performance of aluminum electrolytic capacitors is less effective. Multilayer ceramic capacitors have low ESR and a resonant frequency higher than the bandwidth of the regulator. They can be used to reduce the reflected ripple current at the input as well as improve the transient response of the output. When used on the output, their combined ESR is not critical as long as the total value of ceramic capacitance does not exceed approximately 300  $\mu$ F. Also, to prevent the formation of local resonances, do not place more than five identical ceramic capacitors in parallel with values of 10  $\mu$ F or greater.

#### **Tantalum Capacitors**

Tantalum-type capacitors can only be used on the output bus, and are recommended for applications where the ambient operating temperature can be less than 0°C. The AVX TPS, Sprague 593D/594/595 and Kemet T495/T510 capacitor series are suggested over many other tantalum types due to their higher rated surge, power dissipation, and ripple current capability. As a caution, many general-purpose tantalum capacitors have considerably higher ESR, reduced power dissipation, and lower ripple current capability. These capacitors are also less reliable as they have reduced power dissipation and surge current ratings. Tantalum capacitors that have no stated ESR or surge current rating are not recommended for power applications.

When specifying Os-con and polymer tantalum capacitors for the output, the minimum ESR limit is encountered before the maximum capacitance value is reached.

Submit Documentation Feedback



## **Capacitor Table**

Table 1 identifies the characteristics of capacitors from a number of vendors with acceptable ESR and ripple current (rms) ratings. The recommended number of capacitors required at both the input and output buses is identified for each capacitor type.

**Note:** This is not an extensive capacitor list. Capacitors from other vendors are available with comparable specifications. Those listed are for guidance. The RMS ripple current rating and ESR (at 100 kHz) are critical parameters necessary to ensure both optimum regulator performance and long capacitor life.

Table 1. Input/Output Capacitors (1)

|                                          |                                         |     | Capacitor                    | Characteristics                                 |                             | Qu                | antity                    |                       |  |
|------------------------------------------|-----------------------------------------|-----|------------------------------|-------------------------------------------------|-----------------------------|-------------------|---------------------------|-----------------------|--|
| Capacitor Vendor,<br>Type/Series (Style) | Working<br>Voltage<br>(V) Value<br>(μF) |     | Max ESR<br>at 100 kHz<br>(Ω) | Max Ripple<br>Current at<br>85°C (Irms)<br>(mA) | Physical Size<br>(mm)       | Input<br>Bus      | Optional<br>Output<br>Bus | Vendor<br>Part Number |  |
| Panasonic, Aluminum                      | 10                                      | 680 | 0.09                         | 775                                             | $10 \times 12.5$            | 1                 | 1                         | EEUFC1E681            |  |
| FC (Radial)                              | 10                                      | 680 | 0.090                        | 755                                             | 10 × 12.2                   | 1                 | 1                         | EEUFC1A681            |  |
| FK (SMD)                                 | 16                                      | 680 | 0.08                         | 850                                             | 10 × 10.2                   | 1                 | 1                         | EEVFK1C681P           |  |
| United Chemi-Con                         |                                         |     |                              |                                                 |                             |                   |                           |                       |  |
| PSA,Poly- Aluminum (Radial)              | 6.3                                     | 680 | 0.007                        | 5860                                            | 10 × 11.5                   | 1                 | 1                         | PSA6.3VB680MJ11       |  |
| LXZ, Aluminum (Radial)                   | 10                                      | 680 | 0.09                         | 760                                             | 10 × 12.5                   | 1                 | 1                         | LXZ10VB681M10X12LL    |  |
| PS, Poly-Aluminum (Radial)               | 6.3                                     | 680 | 0.01                         | 5500                                            | 10 × 12.5                   | 1                 | ≤ 2                       | 6PS680MJ12            |  |
| PXA, Poly-Aluminum (SMD)                 | 6.3                                     | 680 | 0.01                         | 5500                                            | 10 × 12.2                   | 1                 | ≤ 2                       | PXA6.3VC681MJ12TP     |  |
| Nichicon, Aluminum                       | 10                                      | 680 | 0.09                         | 1060                                            | 12.5 × 15                   | 1                 | 1                         | UPM1A681MHH6          |  |
| HD (Radial)                              | 10                                      | 680 | 0.053                        | 1030                                            | 10 × 12.5                   | 1                 | 1                         | UHD1A681MHR           |  |
| Panasonic, Poly-Aluminum                 |                                         |     |                              |                                                 |                             |                   |                           |                       |  |
| S/SE (SMD)Poly-Tanalum                   | 6.3                                     | 180 | 0.005                        | 4000                                            | $7.3\times4.3\times4.2$     | 4                 | ≤ 1                       | EEFSE0J181R           |  |
| Sanyo                                    |                                         |     |                              |                                                 |                             |                   |                           |                       |  |
| TP, Poscap                               | 10                                      | 330 | 0.025                        | 3000                                            | $7.3 \times 4.3$            | 2 (2)             | ≤ 4                       | 10TPE330M             |  |
| SEQP, Os-Con (Radial)                    | 6.3                                     | 820 | 0.012                        | >5400                                           | 10 × 13,0                   | 1                 | ≤ 1                       | 6SEQP820M             |  |
| SVP, Os-Con (SMD)                        | 6.3                                     | 820 | 0.012                        | 5400                                            | 11 × 12.7                   | 1                 | ≤ 2                       | 6SVP820M              |  |
| AVX, Tantalum, Series III                | 10                                      | 330 | 0.06                         | >1723                                           | $7.3 \times 5.7 \times 4.1$ | 2                 | ≤ 5                       | TPSV337M010R0060      |  |
| TPS (SMD)                                | 10                                      | 330 | 0.04                         | >2200                                           | $7.3 \times 5.7 \times 4.1$ | 2                 | ≤ 5                       | TPSE337M010R0040      |  |
| Kemet (SMD)                              |                                         |     |                              |                                                 |                             |                   |                           |                       |  |
| T520, Poly-Tant                          | 10                                      | 330 | 0.04                         | 1800                                            | $7.3\times4.3\times4$       | 2                 | ≤ 5                       | T520X337M010AS        |  |
| T530, Poly-Tant/Organic                  | 10                                      | 330 | 0.01                         | >3800                                           | $7.3\times4.3\times4$       | 2                 | ≤ 1                       | T530X337M010ASE010    |  |
|                                          | 6.3                                     | 470 | 0.01                         | 4200                                            | $7.3\times4.3\times4$       | 2                 | ≤ 1                       | T530X477M006ASE010    |  |
| Vishay-Sprague 94SVP                     | 6.3                                     | 820 | 0.014                        | 5040                                            | 11 × 12                     | 1                 | ≤ 2                       | 94SVP827X06R3F12      |  |
| 595D, Tantalum (SMD)                     | 10                                      | 680 | 0.09                         | 1680                                            | $7.2 \times 6 \times 4.1$   | 1                 | ≤ 5                       | 595D687X0010R2T       |  |
| 94SA, Os-Con (Radial)                    | 6.3                                     | 680 | 0.013                        | 4840                                            | 10 × 10.5                   | 1                 | ≤ 2                       | 94SA687X06R3FBP       |  |
| Kemet, Ceramic X5R (SMD)                 | 16                                      | 10  | 0.002                        | _                                               | 3225                        | ≥2 (3)            | ≤ 5                       | C1210C106M4PAC        |  |
| . ,                                      | 6.3                                     | 22  | 0.002                        |                                                 | 3225                        | ≥1 <sup>(3)</sup> | ≤ 5                       | C1210C226K9PAC        |  |
| Kemet, Ceramic X5R (SMD)                 | 6.3                                     | 47  | 0.002                        |                                                 | 3225                        | ≥1 <sup>(3)</sup> | ≤ 5                       | C1210C476K9PAC        |  |
| Murata, Ceramic X5R (SMD)                | 6.3                                     | 100 | 0.002                        | _                                               | 3225                        | ≥1 <sup>(3)</sup> | ≤ 3                       | GRM32ER60J107M        |  |
|                                          | 6.3                                     | 47  |                              |                                                 |                             | ≥1 <sup>(3)</sup> | ≤ 5                       | GRM32ER60J476M        |  |
|                                          | 16                                      | 22  |                              |                                                 |                             | ≥1 <sup>(3)</sup> | ≤ 5                       | GRM32ER61C226K        |  |
|                                          | 16                                      | 10  |                              |                                                 |                             | ≥2 (3)            | ≤ 5                       | GRM32DR61C106K        |  |

#### (1) Capacitor Supplier Verification

Please verify availability of capacitors identified in this table. Capacitor suppliers may recommend alternative part numbers because of limited availability or obsolete products. In some instances, the capacitor product life cycle may be in decline and have short-term consideration for obsolescence.

#### RoHS, Lead-free and Material Details

Please consult capacitor suppliers regarding material composition, RoHS status, lead-free status, and manufacturing process requirements. Component designators or part number deviations can occur when material composition or soldering requirements are updated.

- (2) Total capacitance of 660 μF is acceptable based on the combined ripple current rating.
- (3) Ceramic capacitors are required to complement electrolytic types at the input and to reduce high-frequency ripple current.



## Table 1. Input/Output Capacitors (continued)

|                                          | Capacitor Characteristics |               |                              |                                                 |                       |                   | antity                    |                       |  |
|------------------------------------------|---------------------------|---------------|------------------------------|-------------------------------------------------|-----------------------|-------------------|---------------------------|-----------------------|--|
| Capacitor Vendor,<br>Type/Series (Style) | Working<br>Voltage<br>(V) | Value<br>(μF) | Max ESR<br>at 100 kHz<br>(Ω) | Max Ripple<br>Current at<br>85°C (Irms)<br>(mA) | Physical Size<br>(mm) | Input<br>Bus      | Optional<br>Output<br>Bus | Vendor<br>Part Number |  |
| TDK, Ceramic X5R (SMD)                   | 6.3                       | 100           | 0.002                        | _                                               | 3225                  | ≥1 <sup>(3)</sup> | ≤ 3                       | C3225X5R0J107MT       |  |
|                                          | 6.3                       | 47            |                              |                                                 |                       | ≥1 (3)            | ≤ 5                       | C3225X5R0J476MT       |  |
|                                          | 16                        | 22            |                              |                                                 |                       | ≥1 (3)            | ≤ 5                       | C3225X5R1C226MT       |  |
|                                          | 16                        | 10            |                              |                                                 |                       | ≥2 (3)            | ≤ 5                       | C3225X5R1C106MT       |  |

#### **Designing for Fast Load Transients**

The transient response of the dc/dc converter has been characterized using a load transient with a di/dt of 1 A/ $\mu$ s. The typical voltage deviation for this load transient is given in the data sheet specification table using the optional value of output capacitance. As the di/dt of a transient is increased, the response of a converter regulation circuit ultimately depends on its output capacitor decoupling network. This is an inherent limitation with any dc/dc converter once the speed of the transient exceeds its bandwidth capability. If the target application specifies a higher di/dt or lower voltage deviation, the requirement can only be met with additional output capacitor decoupling. In these cases special attention must be paid to the type, value, and ESR of the capacitors selected.

If the transient performance requirements exceed that specified in the data sheet, or the total amount of load capacitance is above 3000  $\mu$ F, the selection of output capacitors becomes more important.

# **Adjusting the Output Voltage**

The  $V_O$  Adjust control (pin 8) sets the output voltage of the PTV03020W product to a value over the range, 0.8 V to 2.5 V. The adjustment method requires the addition of a single external resistor,  $R_{SET}$ , that must be connected directly between the  $V_O$  Adjust and the regulator's output GND (pin 1 or 2). Without an adjust resistor, the output voltage is set to its lowest value. Table 2 gives the preferred value of the external resistor for a number of standard voltages, along with the actual output voltage that this resistance value provides. Figure 6 shows the placement of the required resistor.

Table 2. Nearest Standard Values of R<sub>SET</sub> for Common Output Voltages

| V <sub>O</sub><br>(Required) | R <sub>SET</sub><br>(Standard Value) | V <sub>O</sub><br>(Actual) |
|------------------------------|--------------------------------------|----------------------------|
| 2.5 V <sup>(1)</sup>         | 2.21 kΩ                              | 2.502 V                    |
| 2 V                          | 4.12 kΩ                              | 2.010 V                    |
| 1.8 V                        | 5.49 kΩ                              | 1.803 V                    |
| 1.5 V                        | 8.87 kΩ                              | 1.504 V                    |
| 1.2 V                        | 17.4 kΩ                              | 1.202 V                    |
| 1 V                          | 36.5 kΩ                              | 1.005 V                    |
| 0.8 V                        | Open                                 | 0.800 V                    |

<sup>(1)</sup> For  $V_0 = 2.5 \text{ V}$ , the minimum input voltage is 3.15 V. See Electrical Characteristics for additional information

For other output voltages, the value of the required resistor can either be calculated or simply selected from the range of values given in Table 3. Equation 1 may be used for calculating the adjust resistor value.

$$R_{SET} = 10 \text{ k}\Omega \times \frac{0.8 \text{ V}}{\text{V}_{O} - 0.8 \text{ V}} - 2.49 \text{ k}\Omega$$
 (1)





Figure 6. V<sub>O</sub> Adjust Resistor Placement

Table 3. Calculated Values of  $\mathbf{R}_{\text{SET}}$  for Other Output Voltages

| Vo    | R <sub>SET</sub> | Vo                   | R <sub>SET</sub> |
|-------|------------------|----------------------|------------------|
| 0.800 | Open             | 1.450                | 9.82 kΩ          |
| 0.825 | 318 kΩ           | 1.500                | 8.94 kΩ          |
| 0.850 | 158 kΩ           | 1.550                | 8.18 kΩ          |
| 0.875 | 104 kΩ           | 1.600                | 7.51 kΩ          |
| 0.900 | 77.5 kΩ          | 1.650                | 6.92 kΩ          |
| 0.925 | 61.5 kΩ          | 1.700                | 6.40 kΩ          |
| 0.950 | 50.8 kΩ          | 1.750                | 5.93 kΩ          |
| 0.975 | 43.2 kΩ          | 1.800                | 5.51 kΩ          |
| 1.000 | 37.5 kΩ          | 1.850                | 5.13 kΩ          |
| 1.025 | 33.1 kΩ          | 1.900                | 4.78 kΩ          |
| 1.050 | 29.5 kΩ          | 1.950                | 4.47 kΩ          |
| 1.075 | 26.6 kΩ          | 2.000                | 4.18 kΩ          |
| 1.100 | 24.2 kΩ          | 2.050                | 3.91 kΩ          |
| 1.125 | 22.1 kΩ          | 2.100                | 3.66 kΩ          |
| 1.150 | 20.4 kΩ          | 2.150                | 3.44 kΩ          |
| 1.175 | 18.8 kΩ          | 2.200                | 3.22 kΩ          |
| 1.200 | 17.5 kΩ          | 2.250                | 3.03 kΩ          |
| 1.225 | 16.3 kΩ          | 2.300                | 2.84 kΩ          |
| 1.250 | 15.3 kΩ          | 2.350 (1)            | 2.67 kΩ          |
| 1.300 | 13.5 kΩ          | 2.400 (1)            | 2.51 kΩ          |
| 1.350 | 12.1 kΩ          | 2.450 <sup>(1)</sup> | 2.36 kΩ          |
| 1.400 | 10.8 kΩ          | 2.500 (1)            | 2.22 kΩ          |

<sup>(1)</sup> For  $V_O > 2.3$  V, the minimum required input voltage is  $V_O + 0.65$  V. See the Electrical Characteristics for additional information.

# Features of the PTH/PTV Family of Nonisolated, Wide-Output Adjust Power Modules

## **POLA™** Compatibility

The PTH/PTV family of nonisolated, wide-output adjustable power modules from Texas Instruments are optimized for applications that require a flexible, high-performance module that is small in size. Each of these products are POLA<sup>TM</sup> compatible. POLA-compatible products are produced by a number of manufacturers, and offer customers advanced, non-isolated modules with the same footprint and form factor. POLA parts are also ensured to be interoperable, thereby providing customers with true second-source availability.

## Soft-Start Power Up

The Auto-Track feature allows the power up of multiple PTH/PTV modules to be directly controlled from the Track pin. However, in a stand-alone configuration, or when the Auto-Track feature is not being used, the *Track* pin should be directly connected to the input voltage, V<sub>I</sub> (see Figure 7).



Figure 7. Power-Up Application Circuit

When the *Track* pin is connected to the input voltage, the Auto-Track function is permanently disengaged. This allows the module to power up entirely under the control of its internal soft-start circuitry. When power up is under soft-start control, the output voltage rises to the set-point at a quicker and more linear rate.



Figure 8. Power-Up Waveform



From the moment a valid input voltage is applied, the soft-start control introduces a short time delay (typically less than 5 ms) before allowing the output voltage to rise. The output then progressively rises to the module set-point voltage. Figure 8 shows the soft-start power-up characteristic of the PTV03020W, operating from a 3.3-V input bus and configured for a 1.8-V output. The waveforms were measured with a 5-A resistive load and the Auto-Track feature disabled. The initial rise in input current when the input voltage first starts to rise is the charge current drawn by the input capacitors. Power up is complete within 25 ms.

#### **Output On/Off Inhibit**

For applications requiring output voltage on/off control, the modules incorporate an output Inhibit control pin. The inhibit feature can be used wherever there is a requirement for the output voltage from the regulator to be turned off.

The power modules function normally when the *Inhibit* input is left open-circuit, providing a regulated output whenever a valid source voltage is connected to  $V_1$  with respect to GND.

Figure 9 shows the typical application of the inhibit function. Note the discrete transistor (Q1). The *Inhibit* input has its own internal pullup (see footnotes to electrical characteristics table). The input is not compatible with TTL logic devices. An open-collector (or open-drain) discrete transistor is recommended for control.



Figure 9. On/Off Inhibit Application Circuit

Turning Q1 on applies a low voltage to the Inhibit control and disables the output of the module. If Q1 is then turned off, the module executes a soft-start power-up sequence. A regulated output voltage is produced within 25ms. Figure 10 shows the typical rise in both the output voltage and input current, following the turnoff of Q1. The turnoff of Q1 corresponds to the rise in the waveform, Q1  $V_{DS}$ . The waveforms were measured with a 9-A constant current load.





Figure 10. Inhibit Waveform

#### **Overcurrent Protection (OCP)**

For protection against load faults, the modules incorporate output overcurrent protection. Applying a load that exceeds the overcurrent threshold causes the regulated output to shut down. Following shutdown, a module periodically attempts to recover by initiating a soft-start power up. This is described as a *hiccup* mode of operation, whereby the module continues in the cycle of successive shutdown and power up until the load fault is removed. During this period, the average current flowing into the fault is significantly reduced. Once the fault is removed, the module automatically recovers and returns to normal operation.

#### **Overtemperature Protection (OTP)**

An onboard temperature sensor protects the module internal circuitry against excessively high temperatures. A rise in the internal temperature may be the result of a drop in airflow or a high ambient temperature. If the internal temperature exceeds the OTP threshold, the module Inhibit control is internally pulled low. This turns the output off. The output voltage drops as the external output capacitors are discharged by the load circuit. The recovery is automatic, and begins with a soft-start power up. It occurs when the sensed temperature decreases by about 10C below the trip point.

**Note:** The overtemperature protection is a last resort mechanism to prevent thermal stress to the regulator. Operation at or close to the thermal shutdown temperature is not recommended and reduces the long-term reliability of the module. Always operate the regulator within the specified Safe Operating Area (SOA) limits for the worst-case conditions of ambient temperature and airflow.

#### **Auto-Track™ Function**

The Auto-Track function is unique to the PTH/PTV family, and is available with all POLA products. Auto-Track was designed to simplify the amount of circuitry required to make the output voltage from each module power up and power down in sequence. The sequencing of two or more supply voltages during power up is a common requirement for complex mixed-signal applications that use dual-voltage VLSI ICs such as the TMS320™ DSP family, microprocessors, and ASICs.

#### How Auto-Track™ Works

Auto-Track works by forcing the module output voltage to follow a voltage presented at the *Track* control pin <sup>(1)</sup>. This control range is limited to between 0 V and the module set-point voltage. Once the track-pin voltage is raised above the set-point voltage, the module output remains at its set-point <sup>(2)</sup>. As an example, if the *Track* pin of a 2.5-V regulator is at 1 V, the regulated output is 1 V. If the voltage at the *Track* pin rises to 3 V, the regulated output does not go higher than 2.5 V.

Under Auto-Track control, the regulated output from the module follows the voltage at its Track pin on a



volt-for-volt basis. By connecting the *Track* pin of a number of these modules together, the output voltages follow a common signal during power up and power down. The control signal can be an externally generated master ramp waveform, or the output voltage from another power supply circuit <sup>(3)</sup>. For convenience, the *Track* input incorporates an internal RC-charge circuit. This operates off the module input voltage to produce a suitable rising waveform at power up.

#### Typical Application

The basic implementation of Auto-Track allows for simultaneous voltage sequencing of a number of Auto-Track compliant modules. Connecting the *Track* inputs of two or more modules forces their track input to follow the same collective RC-ramp waveform, and allows their power-up sequence to be coordinated from a common track control signal. This can be an open-collector (or open drain) device, such as a power-up reset voltage supervisor IC. See U3 in Figure 11.

To coordinate a power-up sequence, the Track control must first be pulled to ground potential. This should be done at or before input power is applied to the modules. The ground signal should be maintained for at least 20 ms after input power has been applied. This brief period gives the modules time to complete their internal soft-start initialization <sup>(4)</sup>, enabling them to produce an output voltage. A low-cost supply voltage supervisor IC, with a built-in time delay, is an ideal component for automatically controlling the track inputs at power up.

Figure 11 shows how the TPS3808G33 supply voltage supervisor IC (U3) can be used to coordinate the sequenced power-up of two 3.3-V input Auto-Track modules. The output of the TPS3808G33 supervisor becomes active above an input voltage of 0.8 V, enabling it to assert a ground signal to the common track control well before the input voltage has reached the module's undervoltage lockout threshold. The ground signal is maintained until approximately 27 ms after the input voltage has risen above U3's voltage threshold, which is 3.07 V. The 27-ms time period is controlled by the capacitor C3. The value of 4700 pF provides sufficient time delay for the modules to complete their internal soft-start initialization. The output voltage of each module remains at zero until the track control voltage is allowed to rise. When U3 removes the ground signal, the track control voltage automatically rises. This causes the output voltage of each module to rise simultaneously with the other modules, until each reaches its respective set-point voltage.

Figure 12 shows the output voltage waveforms from the circuit of Figure 11 after input voltage is applied to the circuit. The waveforms,  $V_O1$  and  $V_O2$  represent the output voltages from the two power modules, U1 (2.5 V) and U2 (1.2 V), respectively.  $V_{TRK}$ ,  $V_O1$ , and  $V_O2$  are shown rising together to produce the desired simultaneous power-up characteristic.

The same circuit also provides a power-down sequence. When the input voltage falls below U3's voltage threshold, the ground signal is reapplied to the common track control. This pulls the track inputs to zero volts, forcing the output of each module to follow, as shown in Figure 13. In order for a simultaneous power-down to occur, the track inputs must be pulled low before the input voltage has fallen below the modules' undervoltage lockout. This is an important constraint. Once the modules recognize that a valid input voltage is no longer present, their outputs can no longer follow the voltage applied at their track input. During a power-down sequence, the fall in the output voltage from the modules is limited by the maximum output capacitance and the Auto-Track slew rate. If the *Track* pin is pulled low at a slew rate greater than 1 V/ms, the discharge of the output capacitors will induce large currents which could exceed the peak current rating of the module. This will result in a reduction in the maximum allowable output capacitance as listed in the Electrical Characteristics table. When controlling the *Track* pin of the PTV03020W using a voltage supervisor IC, the slew rate is increased, therefore C<sub>O</sub>max is reduced to 6600μF.

## Notes on Use of Auto-Track™

- 1. The Auto-Track function tracks almost any voltage ramp during power up, and is compatible with ramp speeds of up to 1 V/ms.
- 2. The *Track* pin voltage must be allowed to rise above the module set-point voltage before the module regulates at its adjusted set-point voltage.
- 3. The absolute maximum voltage that may be applied to the *Track* pin is the input voltage V<sub>I</sub>.
- 4. The module cannot follow a voltage at its track control input until it has completed its soft-start initialization. This takes about 20 ms from the time that a valid voltage has been applied to its input. During this period, it is recommended that the *Track* pin be held at ground potential.
- 5. The Auto-Track function is disabled by connecting the *Track* pin to the input voltage (V<sub>I</sub>). When Auto-Track is disabled, the output voltage rises at a quicker and more linear rate after input power has been applied.





Figure 11. Sequenced Power Up and Power Down Using Auto-Track



Figure 12. Simultaneous Power Up With Auto-Track Control



Figure 13. Simultaneous Power Down With Auto-Track Control



## **Prebias Start-Up Capability**

A prebias start-up condition occurs as a result of an external voltage being present at the output of a power module prior to its output becoming active. This often occurs in complex digital systems when current from another power source is backfed through a dual-supply logic component, such as an FPGA or ASIC. Another path might be via clamp diodes, sometimes used as part of a dual-supply power-up sequencing arrangement. A prebias can cause problems with power modules that incorporate synchronous rectifiers. This is because under most operating conditions, such modules can sink as well as source output current. The PTH/PTV modules incorporate synchronous rectifiers but do not sink current during start-up, or whenever the *Inhibit* pin is held low. Start-up includes an initial delay (approximately 8–15 ms), followed by the rise of the output voltage under the control of the module internal soft-start mechanism; see Figure 14.

#### Conditions for Prebias Holdoff

In order for the module to allow an output prebias voltage to exist (and not sink current), certain conditions must be maintained. The module holds off a prebias voltage when the *Inhibit* pin is held low, and whenever the output is allowed to rise under soft-start control. Power up under soft-start control occurs on the removal of the ground signal to the Inhibit pin (with input voltage applied), or when input power is applied with Auto-Track disabled<sup>(1)</sup>. To further ensure that the regulator does not sink output current (even with a ground signal applied to its *Inhibit*), the input voltage must also be greater than the applied prebias source, throughout the power-up sequence<sup>(2)</sup>.

The soft-start period is complete when the output begins rising above the prebias voltage. The module then functions as normal, and sinks current if a voltage higher than its set-point value is applied to its output.

**Note:** If a prebias condition is not present, the soft-start period is complete when the output voltage has risen to either the set-point voltage, or the voltage applied at the module Track control pin, whichever is lowest.

#### **Demonstration Circuit**

Figure 15 shows the start-up waveforms for the demonstration circuit shown in Figure 16. The initial rise in  $V_O$  is the prebias voltage, which is passed from the VCCIO to the VCORE voltage rail through the ASIC. Note that the output current from the module ( $I_O$ ) is negligible until its output voltage rises above the applied prebias.







Figure 15. Prebias Start-Up Waveforms

#### NOTES:

- 1. The prebias start-up feature is not compatible with Auto-Track. If the rise in the output is limited by the voltage applied to the *Track* control pin, the output sinks current during the period that the track control voltage is below that of the back-feeding source. For this reason, Auto-Track should be disabled when not being used. This is accomplished by connecting the *Track* pin to the input voltage, V<sub>I</sub>. This raises the *Track* pin well above the set-point voltage prior to start-up, thereby defeating the Auto-Track feature.
- 2. To further ensure that the regulator output does not sink current when power is first applied (even with a



ground signal applied to the *Inhibit* control input), the input voltage *must* always be greater than the applied prebias source. This condition must exist *throughout* the power-up sequence of the power system.



Figure 16. Application Circuit Demonstrating Prebias Start-Up

#### **Output Remote Sense**

Products with this feature incorporate an output voltage sense input,  $V_O$  Sense. A remote sense improves the load regulation performance of the module by allowing it to compensate for any remote IR voltage drop between its output and the load. An IR drop is caused by the output current flowing through the small amount of pin and trace resistance.

To use this feature, simply connect  $V_O$  Sense to the  $V_O$  node, close to the load circuit (see the data sheet standard application). If the  $V_O$  Sense input is left open-circuit, an internal low-value resistor (15  $\Omega$  or less) connected between the pin and the output node, ensures that the output remains in regulation.

With the sense input connected, the difference between the voltage measured directly between the  $V_O$  and GND pins, and that measured from  $V_O$  Sense to GND, is the amount of IR drop being compensated by the regulator. This should be limited to a maximum of 0.3 V.

**Note:** The remote sense feature is not designed to compensate for the forward drop of nonlinear or frequency dependent components that may be placed in series with the output. Examples include OR-ing diodes, filter inductors, ferrite beads, and fuses. When these components are enclosed by the remote sense connection, they are effectively placed inside the regulation control loop, which can adversely affect the stability of the module.



# PACKAGE OPTION ADDENDUM

19-Dec-2019

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                               | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------------------|------------------|--------------------|--------------|----------------|---------|
| PTV03020WAH      | ACTIVE | SIP MODULE   | EVC                | 12   | 40             | RoHS (In<br>Work) & Green<br>(In Work) | SN               | N / A for Pkg Type | -40 to 85    |                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



NOTES:

- A. All linear dimensions are in inches (mm).
- This drawing is subject to change without notice. 2 place decimals are  $\pm 0.030~(\pm 0.76 \text{mm})$ .
- D. 3 place decimals are  $\pm 0.010$  ( $\pm 0.25$ mm).
- E. Recommended keep out area for user components.
  F. Pins are 0.020" (0,51) x 0.025" (0,64).
  G. All pins: Material Copper Alloy
  Finish Tin (100%) over Nickel plate



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated