

### HSP50210

Digital Costas Loop

#### **OBSOLETE PRODUCT NO RECOMMENDED REPLACEMENT contact our Technical Support Center at www.intersil.com/tsc**

# DATASHEET

FN3652 Rev.5.00 Jul 2, 2008

## *Digital Costas Loop*

The Digital Costas Loop (DCL) performs many of the baseband processing tasks required for the demodulation of BPSK, QPSK, 8-PSK, OQPSK, FSK, AM and FM waveforms. These tasks include matched filtering, carrier tracking, symbol synchronization, AGC, and soft decision slicing. The DCL is designed for use with the HSP50110 Digital Quadrature Tuner to provide a two chip solution for digital down conversion and demodulation.

The DCL processes the In-phase (I) and Quadrature (Q) components of a baseband signal which have been digitized to 10 bits. As shown in the block diagram, the main signal path consists of a complex multiplier, selectable matched filters, gain multipliers, cartesian-to-polar converter, and soft decision slicer. The complex multiplier mixes the I and Q inputs with the output of a quadrature NCO. Following the mix function, selectable matched filters are provided, which perform integrate and dump or root raised cosine filtering  $(\alpha \sim 0.40)$ . The matched filter output is routed to the slicer, which generates 3-bit soft decisions, and to the cartesian-topolar converter, which generates the magnitude and phase terms required by the AGC and Carrier Tracking Loops.

The PLL system solution is completed by the HSP50210 error detectors and second order Loop Filters that provide carrier tracking and symbol synchronization signals. In applications where the DCL is used with the HSP50110, these control loops are closed through a serial interface between the two parts. To maintain the demodulator performance with varying signal power and SNR, an internal AGC loop is provided to establish an optimal signal level at the input to the slicer and to the cartesian-to-polar converter.

### *Features*

- Clock Rates Up to 52MHz
- Selectable Matched Filtering with Root Raised Cosine or Integrate and Dump Filter
- Second Order Carrier and Symbol Tracking Loop Filters
- Automatic Gain Control (AGC)
- Discriminator for FM/FSK Detection and Discriminator Aided Acquisition
- Swept Acquisition with Programmable Limits
- Lock Detector
- Data Quality and Signal Level Measurements
- Cartesian-to-Polar Converter
- 8-Bit Microprocessor Control Status Interface
- Designed to Work With the HSP50110 Digital Quadrature **Tuner**
- 84 Lead PLCC
- Pb-Free Available (RoHS compliant)

### *Applications*

- Satellite Receivers and Modems
- BPSK, QPSK, 8-PSK, OQPSK, FSK, AM and FM **Demodulators**
- Digital Carrier Tracking
- Related Products: HSP50110 Digital Quadrature Tuner, D/A Converters HI5721, HI5731, HI5741
- HSP50110/210EVAL Digital Demod Evaluation Board



## *Block Diagram*



### *Pinout*



### *Ordering Information*



NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.



### *Pin Description*





### **Pin Description** (Continued)











<span id="page-4-0"></span>**FIGURE 1. FUNCTIONAL BLOCK DIAGRAM OF THE HSP50210**

### *Functional Description*

The HSP50210 Digital Costas Loop (DCL) contains most of the baseband processing functions needed to implement a digital Costas Loop Demodulator. These functions include LO generation/mixing, matched filtering, AGC, carrier phase and frequency error detection, timing error detection, carrier loop filtering, bit sync loop filtering, lock detection, acquisition/tracking control, and soft decision slicing for forward error correction algorithms. While the DCL is designed to work with the HSP50110 Digital Quadrature Tuner (DQT) as a variable rate PSK demodulator for satellite demodulation, functions on the chip are common to many communications receivers.

The DCL provides the processing blocks for the three tracking loops commonly found in a data demodulator: the Automatic Gain Control (AGC) loop, the Carrier Tracking Loop, and a Symbol Tracking Loop. The AGC loop adjusts for input signal power variations caused by path loss or signal-to-noise variations. The carrier tracking loop removes the frequency and phase uncertainties in the carrier due to oscillator inaccuracies and doppler. The symbol tracking loop removes the frequency and phase uncertainties in the data and generates a recovered clock synchronous with the received data. Each loop consists of an error detector, a loop filter, and a frequency or gain adjustment/control. The AGC loop is internal to the DCL, while the symbol and carrier tracking loops are closed external to the DCL. When the DCL is used together with the HSP50110, the tracking loops are closed around the baseband filtering to center the signal in the filter bandwidth. In addition, the AGC function is divided between the two chips with the HSP50110 providing the coarse AGC, and the HSP50210 providing the fine or final AGC.

A top level block diagram of the HSP50210 is shown in Figure [1.](#page-4-0) This diagram shows the major blocks and the multiplexers used to reconfigure the data path for various architectures.

### <span id="page-5-0"></span>*Input Controller*

In-Phase (I) and Quadrature (Q) data enters the part through the Input Controller. The 10-bit data enters in either serial or parallel fashion using either two's complement or offset binary format. The input mode and binary format is set in the Data Path Configuration Control Register, bits 14 and 15 (see Table [15](#page-31-0) on [page 32](#page-31-0)).

If Parallel Input mode is selected, I and Q data are clocked into the part through IIN0-9 and QIN0-9 respectively. Data enters the processing pipeline when the input enable (SYNC) is sampled "low" by the processing clock (CLK). The enable signal is pipelined with the data to the various processing elements to minimize pipeline delay where possible. As a result, the pipeline delay through the AGC, Carrier Tracking, and Symbol Tracking Loop Filters is measured in CLKs; not input data samples.

If serial input mode is selected, the I and Q data enters via the ISER and QSER pins using SERCLK and SSYNC. The beginning of a serial word is designated by asserting SSYNC 'high' one SERCLK prior to the first data bit, as shown in Figure [2.](#page-5-1) On the following SERCLKs, data is shifted into the register until all 10 bits have been input. Data shifting is then disabled and the contents of the register are held until the next assertion of SSYNC. The assertion of a SSYNC transfers data into the processing pipeline, and the Shift Register is enabled to accept new data on the following SERCLK. When data is transferred to the processing pipeline by SSYNC, a processing enable is generated which follows the data through the pipeline. This enable allows the delay through processing elements (like the loop filters) to be minimized since their pipeline delay is expressed in CLKs not SSYNC periods. *Note: SSYNC should not be asserted for more than one SERCLK cycle*.



*NOTE: Data must be loaded MSB first.*

<span id="page-5-1"></span>**FIGURE 2. SERIAL INPUT TIMING FOR ISER AND QSER INPUTS**

### <span id="page-5-2"></span>*Input Level Detector*

The Input Level Detector generates a one-bit error signal for an external IF AGC filter and amplifier. The error signal is generated by comparing the magnitude of the input samples to a user programmable threshold. The HI/LO pin is then driven "high" or "low" depending on the relationship of its magnitude to the threshold. The sense of the HI/LO pin is programmable so that a magnitude exceeding the threshold can either be represented as a "high" or "low" logic state. The Input Level Detector (HI/LO output) threshold and the sense are set by the Data Path Configuration Control Register bits 16 to 23 and 13 (see Table [15](#page-31-0) [page 32](#page-31-0)). *Note: The Input Level Detector is typically not used in applications which use the HSP50210 with the HSP50110.*

The high/low outputs can be integrated by an external loop filter to close an AGC loop. Using this method, the gain of the loop forces the median magnitude of the input samples to the threshold. When the magnitude of half of the samples is above the threshold (and half is below), the error signal is integrated to zero by the loop filter. The magnitude of the complex input is estimated using Equation [1](#page-5-3):

Mag (I, Q) =  $||| + 0.375 \times |Q|$  if I > Q and Mag (I, Q) =  $|Q| + 0.375 \times |I|$  if  $Q > I$ 

<span id="page-5-3"></span>(EQ. 1)



FN3652 Rev.5.00 Jul 2, 2008 Jul 2, 2008 FN3652 Rev.5.00

Renesas Company nters

ŤТ



<span id="page-6-0"></span>**FIGURE 3. MAIN DATA PATH**

Page 7 Page 7 of 51 ਰੱ .<br>چ HSP50210 HSP50210

### *NCO/Mixer*

The NCO/Mixer performs a complex multiply between the baseband input and the output of a quadrature NCO (Numerically Controlled Oscillator). When the HSP50210 (DQT) is used with the HSP50110 (DCL), the NCO/Mixer shortens the Carrier Tracking Loop (i.e., minimizes pipeline delay around the loop) while providing wide loop bandwidths. This becomes important when operating at symbol rates near the maximum range of the part.

There are three configurations possible for closing the Carrier Tracking Loop when the DQT and the DCL are used together. The first configuration utilizes the NCO on the DQT and bypasses the NCO in the DCL. The Data Path Configuration Control Register (see Table [15](#page-31-0) on [page 32\)](#page-31-0), Bit 10, and Carrier Loop Filter Control Register #1 (see Table [21](#page-33-0) on [page 34](#page-33-0)), Bit 6, are used to bypass the DCL NCO/Mixer and route the Loop filter outputs, respectively. The DQT provides maximum flexibility in NCO control with respect to frequency and phase offsets.

The second configuration feeds the lead Carrier Loop filter term to the DCL NCO/Mixer, and the lag Loop filter Term to the DQT NCO. This reduces the loop transport delay while maintaining wide loop bandwidths and reasonable loop damping factors. This configuration is especially useful in SATCOM applications with medium to high symbol rates. The Carrier Loop Filter Control Register #1, Bit 5 is where the lead/lag destination is set.

The final configuration feeds both the lead and lag Carrier Loop Filter terms back to the DCL NCO/Mixer. This provides the shortest transport delay. The DCL NCO/Mixer provides only for frequency/phase control from the Carrier Loop filter. The center frequency of this NCO/Mixer is set to the average of the Upper and Lower Carrier Loop Limits programmable parameters. These parameters are set in the two control registers bearing their names (see Tables [23](#page-34-0) and [24](#page-34-1) on [page 35](#page-34-0)).

The NCO/Mixer uses a complex multiplier to multiply the baseband input by the output of a quadrature NCO. This operation is represented by Equations [2](#page-7-1) and [3:](#page-7-2)



$$
Q_{\text{OUT}} = I_{\text{IN}} \sin(\omega_{\text{C}}) + Q_{\text{IN}} \cos(\omega_{\text{C}}) \tag{Eq. 3}
$$

Equation [3](#page-7-2) illustrates how the complex multiplier implicitly performs the summing function when the DCL is configured as a modulator. The quadrature outputs of the NCO are generated by driving a sine/cosine look-up table with the output of a phase accumulator, as shown in Figure [3](#page-6-0) on [page 7](#page-6-0). Each time the phase accumulator is clocked, its sum is incremented by the contents of the Carrier Frequency (CF) Register. As the accumulator sum increments from 0 to  $2^{32}$ , the SIN/COS ROM produces quadrature outputs whose phase advances from 0 to 360°. The CF Register contains a

32-bit phase increment, which is updated with the output of Carrier Tracking Loop. Large phase increments take fewer clocks to step through the sine wave cycle, which results in a higher frequency NCO output.

<span id="page-7-0"></span>The CF Register sets the NCO frequency using Equation [4:](#page-7-0)  $F_C = f_{CLK} \times (CF)/2^{32}$  $CF = INT[(F_C/f_{CLK})2^{32}]H$ (EQ. 4)

where  $f_{CLK}$  is the CLK frequency, and CF is the 32-bit two's complement hexadecimal value loaded into the Carrier Frequency Register. As an example, if the CF Register is loaded with a value of 4000 0000 (Hex), and the CLK frequency is 40MHz, the NCO would produce quadrature terms with a frequency of 10MHz. When CF is a negative value, a clockwise cos/sin vector rotation is produced. When CF is positive, a counterclockwise vector rotation is produced.

Note: The NCO is set to a fixed frequency by programming the upper and lower limits of the Carrier Tracking Loop Filter to the same value and zeroing the lead gain.

### *Matched Filtering*

The HSP50210 provides two selectable matched filters: a Root Raised Cosine Filter (RRC) and an Integrate and Dump (I and D) filter. These are shown in Figure [3.](#page-6-0) The RRC filter is provided for shaped data pulses and the I and D filter is provided for square wave data. The filters may be cascaded for better adjacent channel rejection for square wave data. If these two filters do not meet baseband filtering requirements, then they can be bypassed and an external digital filter (such as the HSP43168 Dual FIR Filter or the HSP43124 Serial I/O Filter) used to implement the desired matched filter. The desired filter configuration is set in the Data Path Configuration Control Register, bits 1 through 7 (see Table [15](#page-31-0) on [page 32](#page-31-0)).

<span id="page-7-1"></span>The sample rate of the baseband input depends on the symbol rate and filtering configuration chosen. In configurations which bypass both filters or use only the RRC Filter, the input sample rate must be twice the symbol rate. In configurations which use the I and D Filter, the input sample rate is decimated by the I and D Filter, down to two samples per symbol. I and D configurations support input sample rates up to 32x the input symbol rate.

<span id="page-7-2"></span>The RRC filter is a fixed coefficient 15 Tap FIR filter. It has ~40% excess bandwidth beyond Nyquist, which equates to  $\alpha$  = ~0.4 shape factor. The filter frequency response is shown in Figures [4](#page-8-0) and [5](#page-8-1). In addition, the 9-bit filter coefficients are listed as integer values in Table [1.](#page-8-2) The noise equivalent bandwidth of the RRC filter and other filter configurations possible with the HSP50110/210 chipset are given in Appendix A.





<span id="page-8-0"></span>

<span id="page-8-1"></span>



<span id="page-8-2"></span>

The I and D filter consists of an accumulator, a programmable shifter and a two sample summer, as shown in Figure [3](#page-6-0). The programmable shifter is provided to compensate for the gain introduced by the accumulator (see Table [15\)](#page-31-0). The accumulator provides Integrate and Dump Filtering for decimation factors up to 16. The two sample summer provides the moving average required for an additional decimation factor of 2. A decimation factor of 1 (bypass), 2, 4, 8, 16, or 32 may be selected. At the maximum decimation rate, a baseband signal sampled at 32x the symbol rate can be filtered.

The output of the two sample summer is demultiplexed into two sample streams at the symbol rate. The demultiplexed data streams from the I and Q processing paths are fed to the Symbol Tracking Block and Soft decision slicer. The multiplexed data streams on I and Q are provided as one of the selectable inputs for the Cartesian-to-Polar Converter.

### *Cartesian/Polar Converter*

The Cartesian/Polar Converter maps samples on the I and Q processing paths to their equivalent phase/magnitude representation. The magnitude conversion is equivalent to Equation [5:](#page-8-3)

<span id="page-8-3"></span>
$$
Mag (l, Q) = (0.81)*\sqrt{(l^2 + Q^2)}
$$
 (EQ. 5)

where 0.81 is the gain of the conversion process. The magnitude output is an 8-bit unsigned value ranging from 0.0 to 1.9922.



The phase conversion is equivalent to Equation [6](#page-9-1):

Phase (I, Q) = 
$$
\tan^{-1}(Q/I)
$$
, (EQ. 6)

where  $tan^{-1}()$  is the arctangent function. The phase conversion output is an 8-bit two's complement output, which ranges from -1.0 to 0.9922 (80 to 7f HEX, respectively). The -1 to almost 1 range of the phase output represents phase values from  $-\pi$  to  $\pi$ , respectively. An example of the I/Q to phase mapping is shown in Figures [6A](#page-9-2)  through [6C](#page-9-3). The phase and magnitude values may be output via the Output Selector bits 0 through 3 (see Table [43](#page-43-0)).





<span id="page-9-2"></span>**FIGURE 6A. I INPUT TO CARTESIAN/POLAR CONVERTER**

**FIGURE 6B. Q INPUT TO CARTESIAN/POLAR CONVERTER**



<span id="page-9-3"></span>

<span id="page-9-1"></span>The I/Q data path selected for input to the Cartesian-to-Polar converter determines the input data rate of the AGC and carrier tracking loops. If the I/Q data path out of the Integrate and Dump Filter is selected, the AGC is fed with magnitude values produced by the end-symbol samples. Magnitude values produced by midsymbol samples are not used because these samples occur on symbol transitions, resulting in poor signal magnitude estimates. The Carrier Tracking block is fed with phase values generated from both the end and mid-symbol samples. The carrier tracking loop filter, however, is only fed with Phase Error terms generated by the end symbol samples. If the input of the I and D is selected for input to the coordinate converter, the control loops are fed with data at the I/Q data rate. The desired data path input to the Cartesian to Polar converter is specified in the Data Path Configuration Control Register, Bit 8 (see Table [15](#page-31-0) on [page 32\)](#page-31-0).

### <span id="page-9-0"></span>*AGC*

The AGC loop operates on the main data path (I and Q) and performs three signal level adjusting functions:

- 1. Maximizing dynamic range
- 2. Compensating for SNR variations
- 3. Maintaining an optimal level into the Soft Decision Slicer.

The AGC Loop Block Diagram, shown in Figure [7,](#page-11-0) consists of an Error Detector, a Loop Filter, and Signal Gain Adjusters (multipliers). The AGC Error Detector generates an error signal by subtracting the programmable AGC threshold from the magnitude output of the Cartesian to Polar Converter. This difference signal is scaled (gain adjusted via multiplier and shifter), then filtered (integrated) by the AGC Loop Filter to generate the gain correction to the I and Q signals at the multipliers. If a fixed gain is desired, set the upper and lower limits equal.

The AGC responds to the magnitude of the sum of all the signals in the bandpass of the narrowest filter preceding the Cartesian to Polar Coordinate Converter. This filter may be the Integrate and Dump filter shown in Figure [7](#page-11-0) on [page 12,](#page-11-0) the RRC filter upstream in the HSP50210 data path, or some other filter outside the DCL chip. The magnitude signal usually contains several components:

- 1. The signal of interest component,
- 2. The noise component, and
- 3. Interfering signals component.

At high SNR's the signal of interest is significantly greater than the other components. At lower SNR's, components 2 or 3 may become greater than the signal of interest. Narrowing the filter bandwidth is the primary technique used to mitigate magnitude contributions of component 3. This will also improve the SNR by reducing the magnitude contributions of element 2. Consideration of the range of signal amplitudes expected into the HSP50210, in conjunction with a gain distribution analysis, will provide the



necessary insight to set the signal level into the Soft Decision Slicer to yield optimum performance.

Note: Failure to consider the variations due to noise or interfering signals, can result in signal limiting in the HSP50210 processing algorithms, which will degrade the system Bit Error Rate performance.

The AGC Loop is configured by the Power Detect Threshold and AGC Loop Parameters Control Registers (see Tables [16](#page-32-0) and [17](#page-32-1) on [page 33\)](#page-32-0). Seven programmable parameters must be set to configure the AGC Loop and its status outputs. Two parameters, the Power Threshold and the AGC Threshold are associated with the Error Detector and are represented in 8-bit fractional unsigned binary format:  $2^{0}2^{-1}2^{-2}2^{-3}2^{-4}2^{-5}2^{-6}2^{-7}$ . While the format provides a range from 0 to 1.9961 for the thresholds, the Cartesian-to-Polar Converter scales the I and Q input magnitudes by 0.81. Thus, if a full scale  $(\pm 1)$ complex (I and Q) input signal is presented to the converter, the output will be  $\sqrt{(0.81)^2 + (0.81)^2} = 1.1455$ . The AGC Threshold parameter value is the desired magnitude of the signal as it enters the Soft Decision Slicer. It is the parameter that will determine the error signal in the AGC loop. The Power Threshold, on the other hand, determines only the power threshold at which the THRESH signal is asserted. If the signal magnitude exceeds the threshold, then the THRESH is asserted. This may be used for signal detection, power detection or external AGC around the A/D converter. The AGC Threshold parameter is set in the AGC Loop Parameters Control Register, Bits 16 through 23 (see Table [17](#page-32-1) on [page 33](#page-32-1)). The Power Threshold parameter is set in the Power Detect Threshold Control Register, Bits 0 through 7 (see Table [16](#page-32-0) on [page 33\)](#page-32-0). Note that these two threshold parameters are not required to be set to identical or even related values, since they perform independent functions.

The Enable AGC parameter sets the AGC Error Detector output to zero if asserted and to normal error detection output when not asserted. This control bit is set in the AGC Loop Parameter Control Register, Bit 31 (see Tables [17](#page-32-1) on [page 33](#page-32-1)). This bit is used to disable the AGC loop.

The remaining AGC parameters determine the AGC loop characteristics: gain tracking, tracking rate and tracking limits. The AGC Loop gain is set via two parameters: AGC Loop Gain Exponent and AGC Loop Gain Mantissa. In general, the higher the loop gain, the faster signal level acquisition and tracking, but this must be tempered by the specific signal characteristics of the application and the remaining programmable loop parameters. For the HSP50210, the AGC Loop Gain provides for a variable attenuation of the input to the loop filter. The AGC gain mantissa is a 4-bit value which provides error signal scaling from 0.000 to 0.9375, with a resolution of 0.0625. Table [2](#page-10-0) on [page 11](#page-10-0) details the discrete set of decimal values possible for the AGC Loop Gain mantissa. The exponent provides a shift factor scaling from  $2^{-7}$  to  $2^{-14}$ . Table [3](#page-10-1) on [page 11](#page-10-1) details the discrete set of decimal values possible for

the AGC Loop Gain Exponent. When combined, the exponent and mantissa provide a loop gain defined as Equation [7](#page-10-2):

<span id="page-10-2"></span>AGC Loop Gain: 
$$
G_{AGC} = [(M)(2^{-4})][(2^{-(7+E)})]
$$
 (EQ. 7)

where M is a binary number with a range from 0 to 15 and E is a 3-bit binary value from 0 to 7. M and E are the parameters set in the AGC Loop Parameters Control Register, Bits 24 through 30 (see Table [17](#page-32-1) on [page 33](#page-32-1)). The composite range of the AGC loop Gain is 0.0000 to [0.9375][2 to 7]. This will scale the AGC error signal to a range of 0.000 to (1.1455)(0.9375)(2 to 7) = 1.07297(2 to 7).

#### <span id="page-10-0"></span>**TABLE 2. AGC LOOP GAIN BINARY MANTISSA TO DECIMAL SCALED MANTISSA MAPPING**



<span id="page-10-1"></span>







**FIGURE 7. AGC LOOP BLOCK DIAGRAM**

<span id="page-11-0"></span>The AGC Loop Filter integrates the scaled error signal to provide a correction control term to the multipliers in the I and Q path. The loop filter accumulator has internal upper and lower limiters. The upper eight bits of the accumulator output map to an exponent and mantissa format that is used to set these upper and lower limits. The format, illustrated in Figure 8, is used for the AGC Upper Limit, AGC Lower Limit and the Correction Control Term (AGC output). This format should not be confused with the similar format used for the AGC Loop Gain. The input to the AGC Loop Filter is included in Figure [8](#page-11-1)  to show the relative weighting of the input to output of the loop filter. The loop filter input is represented as the eleven letter "G"s. Lower case "e" and "m" detail the format for the AGC Upper and Lower Limits. This change in type case should help keep the AGC Limits and AGC Gain formats from being confused. The AGC Upper and Lower Limits are set in the AGC Loop Parameters Control Register, Bits 0 through15, (see Table [17\)](#page-32-1). This 6-bit unsigned mantissa format provides for an AGC output control range from 0.0000 to 0.9844, with a resolution of 0.015625. The 2-bit exponent format provides an AGC output control range from 1 to 8. The decimal values for each of the 64 binary mantissa values is detailed in Table [4](#page-12-0), while Table [5](#page-12-1) details the decimal value for the 4 exponent values.

The AGC Output is implemented in the multiplier according to Equations [8](#page-11-2) and [9](#page-11-3).

<span id="page-11-2"></span>
$$
Out_{AGC - linear} = (1.0 + m_{AGC})(2^{e})
$$
 (EQ. 8)

<span id="page-11-3"></span>where m and e are the binary values for mantissa and exponent found in Tables [4](#page-12-0) and [5](#page-12-1).  $Out_{AGC-dB} = 20 \log [(1.0 + m_{AGC})(2^{e})]$  (EQ. 9)

Note: This format is identical to the format used to program the AGC Upper and Lower Limits, but in this usage it is not a programmed value. It is a representation of the digital AGC output number, which is presented to the Gain Adjuster (multipliers) to correct the gain of the I and Q data signals in the main data path.

These equations yield a composite (mantissa and exponent) AGC output range of 0.0000 to 1.9844(2 $3$ ) which is a logarithmic range from 0dB to 24dB. Figure [9](#page-12-2) has graphed the results of Equations [8](#page-11-2) and [9](#page-11-3) for both the linear and logarithmic equations. Figure [9](#page-12-2) also has a linear estimate of the logarithmic equation. This linear approximation will be used in calculating the AGC response time.

2 1 2 <sup>0</sup>.2-1 2 -2 2 -3 2 -4 2 -5 2 -6 2 -7 2 -8 2 -9 2 -10 2 -11 2 -12 2 -13 2 -14 2 -15 2 -16 2 -17 2 -18 e e .m m m m m m G G G G G G G G G G G

**FIGURE 8. AGC OUTPUT AND AGC LIMITS BIT WEIGHTING**

<span id="page-11-1"></span>



<span id="page-12-0"></span>

#### <span id="page-12-1"></span>**TABLE 5. AGC GAIN EXPONENT TO DECIMAL MAPPING**





<span id="page-12-2"></span>There are two techniques for setting a fixed gain for the AGC. The first is to set Control Word 2 Bit 31 = 1. This precludes any error update of present AGC gain value. The second is to set the upper and lower AGC limits to the desired gain using Figure [9.](#page-12-2) The upper and lower limits have the same value for this case.

The HSP50210 provides two mechanisms for monitoring signal strength. The first, which involved the THRESH signal, has already been described. The second mechanism is via the Microprocessor Interface. The 8 most significant bits of the AGC loop filter output can be read by a microprocessor. Refer to the ["Microprocessor Interface"](#page-26-0)  [on page 27](#page-26-0) for details of how to read this value. This AGC value has the format described in Figure [8.](#page-11-1)

### *AGC Bit Weighting and Loop Response*

The AGC loop response is a function of the programmable gain, the bit weightings inherent in the connection of each element of the loop, the AGC Loop filter limits and the magnitude of the input gain error step. Table [6](#page-13-0) on [page 14](#page-13-0)  details the bit weighting between each element of the AGC Loop from the error detector through the weighting at the gain adjuster in the signal path. The AGC Loop Gain sets the growth rate of the sum in the loop filter accumulator. The Loop filter output growth rate determines how quickly the AGC loop traces the transfer function shown previously in Figure [9.](#page-12-2) To calculate the rate at which the AGC can adjust over a given period of time, a gain step is introduced to the gain error detector and the amount of change that is observed between clocks at the AGC Level Adjusters (multipliers) is the AGC response time in dB per symbol. This AGC loop will respond immediately with the greatest correction term, then asymptotically approach zero correction.

We begin calculation of the loop response with a full scale error detector input of ±1. This error input is scaled by the Cartesian to Polar converter, the error detector and the AGC



Loop Gain, accumulated in the loop filter, limited and output to the gain adjusters. The AGC loop tries to make the error correction as quickly as possible, but is limited by the AGC Loop Gain and potentially, the AGC limits. The maximum AGC response is the maximum gain adjustment made in any given clock cycle. This involves applying maximum Loop gain and setting the AGC limits as wide as possible. A calculation using only exponent terms of the various gains will be sufficient to yield a rough order of magnitude of the range of the AGC Loop response. The results are shaded in the last column of Table [6](#page-13-0) on [page 14](#page-13-0) and provided in detail in Equations [10](#page-13-1) and [11](#page-13-2).

<span id="page-13-0"></span>

#### **TABLE 6. AGC BIT WEIGHTING**

AGC Response<sub>MAX</sub> = Input (Cartesian to Polar Converter Gain)(Error Detector Gain)(AGC Loop Gain)(AGC Output Weighting)

1 0

AGCResponse (EQ. 10) MAX 1 0.5 0.5 <sup>2</sup> –7 <sup>24</sup> 1 2–<sup>9</sup> = == 24 0.04688dB symbol time

<span id="page-13-2"></span><span id="page-13-1"></span>

where (0.5) is the MSB of the 0.81 scaling in the Cartesian-to-Polar Coordinate Converter, (0.5) is the MSB of the mantissa of the Loop Gain,  $(2^{-7})$  is the maximum shift gain, and 24 is the maximum loop filter gain.

A similar procedure is used to calculate the minimum AGC response rate.

AGCResponse<sub>MIN</sub> =  $\pm 1(0.5)(0.5)(2^{-14})(24) = \pm 1(2^{-16})(24) = 0.000366dB/s$ ymbol time (EQ. 11)

Thus, the expected range for the AGC rate is approximately 0.0004 to 0.0469dB/symbol time.





#### NOTES:

- 1. If the Mixer is enabled, the result of the complex multiply is scaled by two (G = 0.5). If the mixer is bypassed, the data passes unmodified (G = 1.0).
- 2. If the Root Raised Cosine Filter is enabled, a gain of G = 1.13 is introduced. If the RRC filters bypassed, the gain is unity.
- 3. If the integrate and Dump Filter is bypassed the Sample Pair summer has a gain of G = 1.0 and the  $2^{-7}$ -bit position is set to 1. If the integrate and dump is enabled, the sample pair sum is scaled by one half  $(G = 0.5)$ .
- <span id="page-14-0"></span>4. The negative sign on the MSBs indicates use of 2's complement data format.

#### **FIGURE 10. GAIN DISTRIBUTION AND INTERMEDIATE BIT WEIGHTINGS**

### *Gain Distribution*

The gain distribution in the DCL is shown in Figure [10](#page-14-0). These gains consist of a combination of fixed, programmable, and adaptive gains. The fixed gains are introduced by processing elements such as the Mixer and Square Root of Root Raised Cosine Filter. The adaptive gains are set to compensate for variations in input signal strength.

The main signal path, with processing block gains and path bit weightings, is shown in Figure [10](#page-14-0). The quadrature inputs to the HSP50210 are 10-bit fractional two's complement numbers with relative bit weightings, as shown in Figure [10.](#page-14-0) The first element in the processing chain is the Mixer, which scales the quadrature outputs of the complex multiplier by  $1/2$  providing a gain of  $G = 0.5$ . If the Mixer is bypassed, the signal is passed unmodified with a gain of 1.0. Following the mixer, the quadrature signal is passed to the fixed coefficient RRC filtering block, which has a gain of 1.13 if enabled and 1.0 if bypassed. Next, the AGC supplies gain to maintain an optimal signal level at the input to the Soft Decision Slicer, Cartesian-to-Polar Converter, and the Symbol Tracking Loop. The gain supplied by the AGC ranges from 1.0 to 1.9844\*2<sup>3</sup> .

Following the AGC, the signal path is limited to 8 bits and passed through the Integrate and Dump Filter en route to the Soft Decision Slicer and Symbol Tracking Block. The I and D Filter uses an accumulator together with a sample pair summer to achieve the desired decimation rate. The I and D shifter is provided to compensate for the gain introduced by the I and D Accumulator. The accumulator introduces gain equal to the decimation factor R, and the shifter gain can be set to 1/R. For example, if the I and D Filter decimation of 16 is chosen, the I and D Accumulator will accumulate 8 samples before dumping, which produces a gain of 8. Thus, for unity gain, the I and D Shifter would be set for a gain of  $2^{-3}$ . The Sample Pair Summer is unity gain since its output is scaled by one-half.

### *Symbol Tracking*

The symbol tracking loop adjusts the baseband sampling frequency to force sampling of the baseband waveform at optimal points for data decisions. The key elements of this loop are the Sampling Error Detector and Symbol Tracking Loop Filter shown in Figure [11](#page-15-0). The output of these two blocks is a frequency correction term which is used to adjust the baseband sample frequency external to the HSP50210. In typical applications, the frequency correction term is fed back to the HSP50110 to adjust baseband sampling via the Resampling NCO (see HSP50110 Datasheet).





<span id="page-15-0"></span>**FIGURE 11. SYMBOL TRACKING**

FN3652 Rev.5.00<br>Jul 2, 2008 Jul 2, 2008 FN3652 Rev.5.00

 $\succeq$   $\blacksquare$ 

**Intellérés** 

 $\overline{\phantom{a}}$ 

### <span id="page-16-2"></span>*Sampling Error Detector*

The Sampling Error Detector is a decision based error detector which determines sampling errors on both the I and Q processing paths. The detector assumes that it is fed with samples of the baseband waveform taken in the middle of the symbol period (mid-symbol sample) and between symbols (end-symbol sample) as shown in Figure [12.](#page-16-1) The sampling error is a measure of how far the mid-symbol sample is from the symbol transition mid-point. The transition mid-point is half way between two symbol decisions. The detector makes symbol decisions by comparing the end-symbol samples against a selectable threshold set (see Modulation Order Select bits 9 through 10 in Table [29](#page-36-0) on [page 37\)](#page-36-0). The error term is generated by subtracting the mid-symbol sample from the transition midpoint. The sign of the error term is negated for negatively sloped symbol transitions. If no symbol transitions are detected the error detector output is zeroed. Errors on both the I and Q processing paths are summed and divided by two if Double Rail error detection is selected (see Symbol Tracking Configuration Control Register, Bit 8: Table [29](#page-36-0) on [page 37](#page-36-0)).

The sampling Error Detector provides an error accumulator to compensate for the processing rate of the loop filter. The error detector generates outputs at the symbol rate, but the loop filter can only accept inputs every eight  $f_{CLK}$  clocks. Thus, if the symbol rate is faster than 1/8 CLK, the error accumulator should be used to accumulate the error until the loop filter is ready for a new input. If the error accumulator is not used when the symbol rate exceeds 1/8 CLK, some error outputs will be missed. For example, if  $f_{CLK}$  = 40MHz, then error accumulation is required for symbol rates greater than 5 MSPS ( $f_{CLK}/8$ ). Note: The loop filter lead gain term must be scaled accordingly if the accumulator is used.



<span id="page-16-1"></span>**FIGURE 12. TRACKING ERROR ASSOCIATED WITH BASEBAND SAMPLING ON EITHER I OR Q RAIL (BPSK/QPSK)**

### <span id="page-16-0"></span>*Symbol Tracking Loop Filter*

The Symbol Tracking Loop Filter is a second order lead/lag filter. The sampling error is weighted by the lag gain and accumulated to give the integral response (see Figure [11](#page-15-0)). The Lag Accumulator output is summed with the sampling error weighted by the Lead Gain. The result is a frequency term which is output serially, via the SOF output, to the NCO/VCO controlling the baseband sample rate (see ["Serial](#page-22-1)  [Output Interfaces" on page 23\)](#page-22-1). In basic configurations, the SOF output of the HSP50210 is connected to the SOF input of the HSP50110.

Two sets of registers are provided to store the loop gain parameters associated with acquisition and tracking. The appropriate loop gain parameters are selected manually via the Microprocessor Interface or automatically via the Carrier Lock Detector. The loop filter's lead and lag gain terms are represented as a mantissa and exponent. The mantissa is a 4-bit value which weights the loop filter input from 1.0 to 1.9375. The exponent defines a shift factor that provides additional weighting from  $2^{-1}$  to  $2^{-32}$ . Together the loop gain mantissa and exponent provide a gain range between  $2^{-32}$ and ~1.0 as given by Equation [10](#page-13-1).

Lead/Lag Gain =  $(1.0 + M^*2^{-4})^*2^{-(32 - E)}$  (EQ. 10)

where  $M = a$  4-bit binary number from 0 to 15, and E is a 5-bit binary value ranging from 0 to 31. For example, if M = 0101 and  $E = 00110$ , the Gain = 1.3125 $*2^{-26}$ . They are stored in the Control Registers described in Tables [32](#page-37-0) and [33](#page-38-0) beginning on [page 38.](#page-37-0)

A limiter is provided on the lag accumulator output to keep the baseband sample rate within a user defined range (see Tables [30](#page-37-1) and [31](#page-37-2) on [page 38](#page-37-1)). If the lag accumulator exceeds either the upper or lower limit, the accumulator is loaded with the limit. For additional loop filter control, the loop filter output can be frozen by asserting the FZ\_ST pin which null the sampling error term into the loop filter. The lag accumulator can be initialized to a particular value and can be read via the microprocessor interface as described in ["Reading from the](#page-26-1)  [Microprocessor Interface" on page 27](#page-26-1), and Table [34](#page-38-1) on [page 39.](#page-38-1) The symbol tracking loop filter bit weighting is identical to the carrier tracking loop bit weighting, shown in Figures [9](#page-12-2) and [10.](#page-14-0)

### *Soft Decision Slicer*

The Soft Decision Slicer encodes the I/Q end-symbol samples into 3-bit soft decisions. The input to the slicer is assumed to be a bipolar (2ary) baseband signal representing encoded values of either '1' or '0'. The most significant bit of the 3-bit soft decision represents a hard decision with respect to the mid-point between the expected symbol values. The 2 LSBs represent a level of confidence in the decision. They are determined by comparing the magnitude of the slicer input to multiples (1x, 2x, and 3x) of a programmable soft decision threshold (see Figure [13\)](#page-17-0).





#### <span id="page-17-0"></span>**FIGURE 13. OVERLAY OF THE HARD/SOFT DECISION THRESHOLDS ON THE SYMBOL PROBABILITY DENSITY FUNCTIONS (PDFs) FOR BPSK/QPSK SIGNALS)**

The soft decision threshold represents a range of magnitude values from 0.0 to  $\sim$  0.5. Note: Since the input to the slicer has a range of 0.0 to  $\sim$  1.0, the threshold setting should be set to less than  $1.0/3 = 0.33$ . This avoids saturation. The slicer decisions are output in either a two's complement or sign/magnitude format (see Soft Decision Slicer Configuration Control Register, Bit 7: Table [41](#page-41-1) on [page 42\)](#page-41-1). The slicer input to output mapping for a range of input magnitudes is given in Table [7.](#page-17-1) For example, a negative input to the slicer whose magnitude is greater than twice the programmable threshold but less than 3x the threshold would produce a sign/magnitude output of 110 (BINARY). The I and Q inputs to the slicer are encoded into 3-bit soft decisions ISOFT(2-0) and QSOFT(3-0). These signals are routed to the OUTA(9-4) outputs by the Output Configuration Control Register Selector bits 0-3 (see Table [43](#page-43-0) on [page 44\)](#page-43-0).

#### **TABLE 7. SLICER INPUT TO OUTPUT MAPPING**

<span id="page-17-1"></span>

### <span id="page-17-2"></span>*Carrier Phase Error Detector*

The Carrier Phase Error is computed by removing the phase modulation from the phase output of the Cartesian-to-Polar Converter. To remove the modulation, the phase term is rotated and multiplied (modulo  $2\pi$ ) to fold the Phase Error into an arc centered about 0° but encompasses the whole plane, as shown in Figure [14.](#page-18-0) The phase rotation is performed by adding a 4-bit two's complement phase offset (resolution 22.5°) to the 4 MSBs of the 8-bit phase term. The multiplication is performed by left shifting the result from 0 to 3 positions with the MSBs discarded and zeros inserted into the LSBs. For example, Carrier Phase Error produces I/Q constellation points which are rotated from the expected constellation points as shown in Figure [14.](#page-18-0) By adding an offset of 45° (0010 0000 binary) and multiplying by 4 (left shift by two positions) the phase modulation is removed, and the error is folded into a 90° arc centered at 0°. The left axis represents a decision boundary of  $\pm$ 45°C, implying the vertical axis is  $\pm$ 22.5° as shown in Figure [15.](#page-19-0) The phase offset and shift factors required for different PSK orders is given in Table [9](#page-20-0) on [page 21.](#page-20-0) Configuration of the Carrier Phase Error Detector is done via the Carrier Phase Error Detector Control Register, bits 0 to 5, (see Table [18](#page-32-2) on [page 33\)](#page-32-2). The Phase Error term may be selected for output via the Output Selector Configuration Control Register, bits 0 to 3 (see Table [43](#page-43-0) on [page 44\)](#page-43-0).



In applications where Phase Error terms are generated faster than the processing rate of the Carrier Loop Filter, an error accumulator is provided to accumulate errors until the loop filter is ready for a new input. Phase Error terms are generated at the rate I/Q samples are input to the Cartesian to Polar Converter. However, the Carrier Loop Filter cannot accept new input faster than CLK/6 since six CLK( $f_{ClK}$ ) clock edges are required to complete its processing cycle. If the error accumulator is not used and the I/Q sample rate exceeds CLK/6, error terms will be missed.

Note: The carrier Phase Error terms input to the loop filter are only generated from the end-symbol samples when the output of the I and D filter is selected for input to the Cartesian-to-Polar converter.

Note: The loop filter lead gain term must be scaled accordingly if the accumulator is used*.*



<span id="page-18-0"></span>**FIGURE 14. PHASE ERROR DETECTOR OPERATION (QPSK)**





### *Carrier Loop Filter*

The Carrier Loop Filter is second order lead/lag filter as shown in Figure [14.](#page-18-0) The loop filter is similar to the Symbol Tracking Loop Filter except for the additional terms from the AFC Loop Filter and the Frequency Sweep Block. The output of the Lag Accumulator is summed with the weighted Phase Error term on the lead path to produce a frequency control term. The Carrier Loop Filter is configured for

operation by the Control Registers described in Tables [21](#page-33-0) through [28](#page-36-1) beginning on [page 34.](#page-33-0)

The Carrier Tracking Loop is closed by using the loop filter output to control the NCO or VCO used to down convert the channel of interest. In basic configurations, the frequency correction term controls the Synthesizer NCO in the HSP50110 Digital Quadrature Tuner via the COF and COFSYNC pins of the HSP50210's serial interface (see ["Serial Output Interfaces" on page 23](#page-22-1)). In applications where the carrier tracking is performed using the NCO on board the HSP50210, the loop filter output is fed to the on-board NCO as a frequency control.

The gain for the lead and lag paths of the Carrier Loop Filter are set through a programmable mantissa and exponent. The mantissa is a 4-bit value which weights the loop filter input from 1.0 to 1.9375. The exponent defines a shift factor that provides additional weighting from  $2^{-1}$  to  $2^{-32}$ . Together the loop gain mantissa and exponent provide a gain range between  $2^{-32}$  and  $\sim$ 1.0 as given by Equation [11](#page-13-2).

Lead/Lag Gain =  $(1.0 + M^*2^{-4})^*2^{-(32 - E)}$  (EQ. 11)

where  $M = a$  4-bit binary number from 0 to 15, and E is a 5-bit binary value ranging from 0 to 31. For example, if M = 0101 and E = 00110, the Gain =  $1.3125^*2^{-26}$ . The loop gain mantissa and exponent are set in the Carrier Loop Gain Control Registers (see Tables [25](#page-35-0) through [26](#page-35-1) on [page 36](#page-35-0)).

The Phase Error input to the Carrier Loop Filter is an 8-bit fractional two's complement number between ~1.0 to -1.0 (Format -2<sup>0</sup>. 2<sup>-1</sup>2<sup>-2</sup>2<sup>-3</sup>2<sup>-4</sup>2<sup>-5</sup>2<sup>-6</sup>2<sup>-7</sup>). Some LSBs are zero for BPSK, QPSK and 8-PSK. If minimum loop gain is used, the Phase Error is shifted in significance by  $2^{-32}$ . With maximum loop gain, the Phase Error is passed almost unattenuated. The output of the Carrier Loop filter is a 40-bit fractional two's complement number between ~1.0 and -1.0 (Format - 2<sup>0</sup>. 2<sup>-1</sup>2<sup>-2</sup>2<sup>-3</sup>..... 2<sup>-39</sup>2<sup>-40</sup>). In typical applications, the 32 MSBs of the loop filter output represent the frequency control word needed to adjust the down converting NCO for phase lock. Tables [9](#page-20-0) and [10](#page-21-0) beginning on [page 21](#page-20-0) illustrate the bit weighting of the Carrier Loop Filter into the NCO for both tracking and acquisition sweep modes.

A limiter is provided on the Carrier lag accumulator output to keep frequency tracking within a user defined range (see Tables [23](#page-34-0) and [24](#page-34-1) on [page 35\)](#page-34-0). If the lag accumulator exceeds either the upper or lower limit the accumulator is loaded with the limit. For additional loop filter control, the Carrier Loop Filter output can be frozen by asserting the FZ CT pin which nulls the Phase Error term into the loop filter. Also, the lag accumulator can be initialized to a particular value via the Microprocessor Interface as described in Table [28](#page-36-1) on [page 37](#page-36-1) and can be read via the microprocessor interface as described in ["Reading from the](#page-26-1)  [Microprocessor Interface" on page 27.](#page-26-1)







<span id="page-19-0"></span>**FIGURE 15. CARRIER ACQUISITION/TRACKING LOOP BLOCK DIAGRAM**

HSP50210 HSP50210

 $\geq$  m ( Renesas Company nters ŤО

 $\mathcal{L}_{\text{max}}$ 

<span id="page-20-0"></span>

| <b>BIT</b><br><b>WEIGHT</b> | $\phi$ e<br>(AND<br>ACCOM.) | <b>IADLE 3. DIT WEIGHTING IN THE CARRIER LOOP FILTER TO THE NCO - TRACKING</b><br><b>MANTISSA</b><br><b>GAIN</b> | <b>MULT</b><br><b>OUT</b> | <b>BITS</b><br><b>KEPT</b><br>(RND) |          | $SHIFT = 0$         | SHIFT $\cong$ 32 | <b>SHIFT</b><br><b>COUNTS</b> | <b>NCO BIT</b><br><b>WEIGHT</b> | <b>OUTPUT</b><br><b>FREQUENCY</b><br><b>RESOLUTION</b> |
|-----------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------------------|----------|---------------------|------------------|-------------------------------|---------------------------------|--------------------------------------------------------|
| 40                          |                             |                                                                                                                  |                           |                                     |          |                     |                  |                               | $\pmb{0}$                       | f <sub>CLK</sub>                                       |
| 39                          |                             | Obtained with a shift of 31 and a Gain of 01.1111 (~2) $\rightarrow$                                             |                           |                                     |          |                     | (8)              | - shift31                     | $\mathbf{1}$                    | $f_{CLK}/2$                                            |
| 38                          |                             |                                                                                                                  |                           |                                     |          |                     | $\overline{7}$ . | - shift31                     | $\boldsymbol{2}$                | $f_{CLK}/4$                                            |
| 37                          |                             |                                                                                                                  |                           |                                     |          |                     | $\,6$            | - shift30                     | 3                               | $f_{CLK}$ /8                                           |
| 36                          |                             |                                                                                                                  |                           |                                     |          |                     | $\mathbf 5$      | - shift29                     | 4                               | $f_{CLK}/16$                                           |
| 35                          |                             |                                                                                                                  |                           |                                     |          |                     | 4                | - shift28                     | 5                               | $f_{CLK}$ /32                                          |
| 34                          |                             |                                                                                                                  |                           |                                     |          |                     | 3                | - shift27                     | 6                               | $f_{CLK}$ /64                                          |
| 33                          |                             |                                                                                                                  |                           |                                     |          |                     | $\boldsymbol{2}$ | - shift26                     | $\boldsymbol{7}$                | $f_{CLK}$ /128                                         |
| 32                          |                             |                                                                                                                  |                           |                                     |          |                     | $\mathbf{1}$     | - shift25                     | 8                               | $f_{CLK}$ /256                                         |
| 31                          |                             |                                                                                                                  |                           |                                     |          |                     | $\pmb{0}$        | - shift24                     | 9                               | $f_{CLK}/512$                                          |
| 30                          |                             |                                                                                                                  |                           |                                     |          |                     |                  | - shift23                     | 10                              | f <sub>CLK</sub> /1024                                 |
| 29                          |                             |                                                                                                                  |                           |                                     |          |                     |                  | - shift22                     | 11                              | $f_{CLK}$ /2048                                        |
| 28                          |                             |                                                                                                                  |                           |                                     |          |                     |                  | - shift21                     | 12                              | f <sub>CLK</sub> /4096                                 |
| 27                          |                             |                                                                                                                  |                           |                                     |          |                     |                  | - shift20                     | 13                              | $f_{CLK}$ /8192                                        |
| 26                          |                             |                                                                                                                  |                           |                                     |          |                     |                  | - shift19                     | 14                              | $f_{CLK}/2^{14}$                                       |
| 25                          |                             |                                                                                                                  |                           |                                     |          |                     |                  | - shift18                     | 15                              | $f_{CLK}/2^{15}$                                       |
| 24                          |                             |                                                                                                                  |                           |                                     |          |                     |                  | - shift17                     | 16                              | $f_{CLK}/2^{16}$                                       |
| 23                          |                             |                                                                                                                  |                           |                                     |          |                     |                  | - shift16                     | 17                              | $f_{CLK}$ /2 <sup>17</sup>                             |
| 22                          |                             |                                                                                                                  |                           |                                     |          |                     |                  | - shift15                     | 18                              | $f_{CLK}/2^{18}$                                       |
| 21                          |                             |                                                                                                                  |                           |                                     |          |                     |                  | - shift14                     | 19                              | $f_{CLK}/2^{19}$                                       |
| 20                          |                             |                                                                                                                  |                           |                                     |          |                     |                  | - shift13                     | 20                              | $f_{CLK}$ /210                                         |
| 19                          |                             |                                                                                                                  |                           |                                     |          |                     |                  | - shift12                     | 21                              | $f_{CLK}/2^{21}$                                       |
| 18                          |                             |                                                                                                                  |                           |                                     |          |                     |                  | - shift11                     | 22                              | $f_{CLK}/2^{22}$                                       |
| 17                          |                             |                                                                                                                  |                           |                                     |          |                     |                  | - shift10                     | 23                              | $f_{CLK}/2^{\overline{23}}$                            |
| 16                          |                             |                                                                                                                  |                           |                                     |          |                     |                  | - shift9                      | 24                              | $f_{CLK}/2^{24}$                                       |
| 15                          |                             |                                                                                                                  |                           |                                     |          |                     |                  | - shift8                      | 25                              | $f_{CLK}/2^{25}$                                       |
| 14                          |                             |                                                                                                                  |                           |                                     |          |                     |                  | - shift7                      | 26                              | $f_{CLK}/2^{26}$                                       |
| 13                          |                             |                                                                                                                  | 17                        |                                     |          |                     |                  | - shift6                      | 27                              | $f_{CLK}$ /2 <sup>27</sup>                             |
| 12                          | (12)                        |                                                                                                                  | 16                        | 17                                  | $= (12)$ | (12)                |                  | - shift5                      | 28                              | $f_{CLK}$ / $2^{28}$                                   |
| 11                          | (11)                        |                                                                                                                  | 15                        | 16                                  | $= (11)$ | (11)                |                  | - shift4                      | 29                              | $\underline{\overline{\text{f}_{CLK}}^{12^{29}}}$      |
| 10                          | (10)                        |                                                                                                                  | 14                        | 15                                  | $= (10)$ | (10)                |                  | - shift3                      | 30                              | $f_{CLK}/2^{30}$                                       |
| 9                           | (9)                         |                                                                                                                  | 13                        | 14                                  | $= (9)$  | (9)                 |                  | - shift2                      | 31                              | $f_{CLK}$ /231                                         |
| 8                           | (8)                         | $\pmb{0}$                                                                                                        | 12                        | 13                                  | $= (8)$  | (8)                 |                  | - shift1                      | 32                              | $f_{CLK}/2^{32}$                                       |
| $\overline{7}$              | 7.                          | 1.                                                                                                               | 11.                       | 12.                                 | $= 7.$   | 7.                  |                  | - shift0                      | 33                              | $f_{CLK}/2^{34}$                                       |
| 6                           | 6                           | X                                                                                                                | 10                        | 11                                  | $= 6$    | $\,6\,$             |                  |                               | 34                              | $f_{CLK}/2^{34}$                                       |
| $\,$ 5 $\,$                 | 5                           | $\pmb{\mathsf{x}}$                                                                                               | $\boldsymbol{9}$          | 10                                  | $= 5$    | $5\phantom{.0}$     |                  |                               | 35                              | $f_{CLK}/2^{35}$                                       |
| $\overline{\mathbf{4}}$     | $\overline{\mathbf{4}}$     | $\pmb{\mathsf{X}}$                                                                                               | $\bf 8$                   | $\boldsymbol{9}$                    | $= 4$    | $\overline{4}$      |                  |                               | 36                              | $f_{CLK}/2^{36}$                                       |
| $\mathfrak{S}$              | $\mathbf{3}$                | X                                                                                                                | $\overline{7}$            | 8                                   | $= 3$    | 3                   |                  |                               | 37                              | $f_{CLK}/2^{37}$                                       |
| $\overline{2}$              | $\overline{a}$              |                                                                                                                  | 6                         | $\overline{7}$                      | $= 2$    | $\overline{a}$      |                  |                               | 38                              | $f_{CLK}/2^{38}$                                       |
| $\mathbf{1}$                | $\mathbf{1}$                |                                                                                                                  | 5                         | 6                                   | $= 1$    | $\mathbf{1}$        |                  |                               | 39                              | $f_{CLK}/2^{39}$                                       |
| $\pmb{0}$                   | $\mathsf{O}\xspace$         |                                                                                                                  | $\overline{\mathbf{4}}$   | 5                                   | $= 0$    | $\mathsf{O}\xspace$ |                  |                               | 40                              | $f_{CLK}/2^{40}$                                       |
|                             |                             |                                                                                                                  | 3                         | (RND)                               |          |                     |                  |                               |                                 |                                                        |
|                             |                             |                                                                                                                  | $\overline{a}$            |                                     |          |                     |                  |                               |                                 |                                                        |
|                             |                             |                                                                                                                  | $\mathbf{1}$              |                                     |          |                     |                  |                               |                                 |                                                        |
|                             |                             |                                                                                                                  | 0                         |                                     |          |                     |                  |                               |                                 |                                                        |

**TABLE 9. BIT WEIGHTING IN THE CARRIER LOOP FILTER TO THE NCO - TRACKING**



#### **TABLE 10. BIT WEIGHTING IN THE CARRIER LOOP FILTER TO THE NCO - SWEEP**

<span id="page-21-0"></span>

NOTE:

5. SW<sub>min</sub> =  $2^{-29}$  at 1% FLB, 4M<sub>Clk</sub>, 0.075Hz/Baud = 12Kbps.



### <span id="page-22-3"></span>*Frequency Sweep Block*

The Frequency Sweep Block is used during carrier acquisition to sweep the range of carrier uncertainty. The Sweep Block is loaded with a programmable value which is input to the lag path of the Carrier Tracking Loop Filter when frequency sweep is enabled. The sweep value is accumulated by the loop filter's lag accumulator which causes a frequency sweep between the accumulator's upper and lower limits. When one of the limits is reached, the sweep value is inverted to sweep the frequency back toward the other limit. The Frequency Sweep Block is controlled by the Lock Detector and is only enabled during carrier acquisition (see ["Lock Detector Control" on page 24](#page-23-0)).

A stepped acquisition mode is provided for microprocessor controlled acquisition. In the stepped acquisition mode, the lag accumulator is incremented or decremented by the programmed sweep value each time the lock detector is restarted during acquisition. This technique prevents the loop from sweeping past the lock point before the microprocessor can respond. Typically in stepped acquisition mode, the step value is set to a percentage of the loop bandwidth. A dwell counter is also provided for stepped acquisition. This counter holds off the lock detector integration from 1 to 129 symbols to allow the loop to settle before starting the integration.

The sweep value is set via a programmable mantissa and exponent. The format is 01.MMMM \*  $2^{-(28 - EEEE)}$  where MMMM is the 4-bit mantissa and EEEEE is the 5-bit exponent and the weighting is relative to the MSB of the NCO control word. In swept acquisition mode, the sweep value is the amount that the carrier lag accumulator is incremented or decremented each time a new filter output is calculated (sweep rate/N). In stepped acquisition mode, it is the amount the lag accumulator is incremented or decremented each time that the lock detector is restarted. (See Frequency Sweep/AFC Control Loop Control Register, Table [27](#page-35-2).)

### *Carrier Frequency Detector*

The Frequency Detector generates a frequency term for use in Automatic Frequency Control (AFC) configurations. The Frequency Detector (discriminator) subtracts a previous Phase Error sample from the current one (d/dt) to produce a term proportional to the carrier frequency. The discriminator gain is adjusted by programming a variable delay (1-16) between the samples subtracted (see Frequency Detector Control Register; Table [19](#page-33-1)).

Note: The input to the discriminator corresponds to phase terms taken from baseband samples at either the SYNC rate or twice symbol rate depending on the input source chosen for the Cartesian-to-Polar converter.

## *Carrier Frequency Error Detector*

The Frequency Error Detector is used to generate a frequency error term for FSK modulated waveforms. The error is computed by adding an offset and shifting the frequency detector output in a manner similar to that used by the Phase

Error Detector. For PSK demodulation, this block is bypassed by setting the offset and shift terms to zero (see Frequency Error Detector Control Register; Table [20](#page-33-2) on [page 34](#page-33-2)). The frequency error term may be selected for output via the Output Select Block. (See Serial Output Configuration Control Register, Table [42](#page-41-0) on [page 42](#page-41-0)).

### *Automatic Frequency Control (AFC) Loop Filter*

The AFC Loop Filter supplies a frequency correction term to the lag path of the Carrier Loop filter. The frequency correction term is generated by weighting the output of the Frequency Error Detector by a user programmable weight (see Sweep/AFC Control Register; Table [27\)](#page-35-2). Note: If AFC is not desired, the frequency error term to the loop filter is nulled via the Carrier Tracking Configuration Control Register #2 (see Table [22](#page-34-2) on [page 35\)](#page-34-2).

### <span id="page-22-1"></span>*Serial Output Interfaces*

Frequency control data for Carrier and Symbol Tracking is output from the DCL through two separate serial interfaces. The Carrier Offset frequency control is output via the COF and COFSYNC pins. The Symbol Tracking Offset frequency control is output via the SOF and SOFSYNC pins. A SLOCLK is provided to allow for reduced serial rate data exchanges. The timing relationship of these signals is shown in Figure [16](#page-22-2).



Note: Data must be loaded MSB first.

#### <span id="page-22-2"></span>**FIGURE 16. SERIAL OUTPUT TIMING FOR COF AND SOF OUTPUTS**

Each serial word has a programmable word width of either 8, 12, 16, 20, 24, 28, 32, or 40 bits (see Table [42,](#page-41-0) CW27, bits 4 through 6 for COF and bits 0 through 2 for SOF). The polarity of the sync signals is programmable and is set in CW27 Bit 12 for SOF and Bit 11 for COF. The polarity of the serial clock to the serial data is programmed via CW27 Bit 10. If reduced rate frequency updates is required, the SLOCLK rate is selected via CW27 Bit 7 and the rate is set via CW27 bits 8 through 9, to be either CLK/2, CLK/4, CLK/8 or CLK/16. Note that if the DCL is used with the HSP50110 DQT, then the SLOCLK cannot be used, i.e., the serial clock must be set to be CLK.

### <span id="page-22-0"></span>*Lock Detector*

The Lock Detector consists of the Dwell Counter, Integration Counter, Phase Error Accumulator, False Lock/Frequency Accumulator, Gain Error Accumulator and the Lock Detect



State Machine (see Figure [16](#page-22-2)). The function of the Lock Detector is to monitor the baseband symbols and to decide whether the Carrier Tracking Loop is locked to the input signal. Note: The Symbol Tracking Loop locks independently; under most circumstances, it will lock before the Carrier Tracking Loop locks up. Based on the in-lock/out-of-lock decision, either the Acquisition or Tracking parameters are selected in the Carrier Tracking Loop, the Symbol Tracking Loop and in the Lock Detector itself. The Lock Detector can be configured either to make the "lock" decision automatically using the State Machine Control Mode, or to collect the necessary data so that an external microprocessor can control the acquisition/tracking process via the Microprocessor Control Mode (see Figure [22](#page-28-0)).

In State Machine Control Mode, the Lock Detector State Machine monitors the outputs of the Phase Error Accumulator and the False Lock Accumulator to determine the Lock Detector state. Accumulation effectively averages the Phase Error and false lock count, reducing their variance. Lock is detected by accumulating the magnitude of the Phase Error over a predetermined interval up to 1025 symbols (the Integration Time). When the Carrier Loop is locked, the Integration Period will end before an overflow occurs in the Phase Error Accumulator. At the beginning of a lock detection cycle, the Phase Error Accumulator and the Integration Counter are loaded with their respective pre-load values. With each end bit sample, the Phase Error Accumulator adds the magnitude of the current Phase Error to its accumulated sum, while the Integration Counter decrements one count. The Lock Detector State Machine monitors the overflow bit of the Phase Error Accumulator and the output of the Integration Counter. If the Phase Error Accumulator overflows before the Integration Counter reaches zero, then the accumulated Phase Error is too large for the Carrier Tracking Loop to be in lock and the Lock Detector State Machine goes into the Search state (see Lock Detector State Machine in Figure [17\)](#page-24-0). In the search state, the loop parameters are reloaded with "Acquisition" rather than "Tracking" values. When the Phase Accumulator overflows or when the Integration Counter reaches zero, the Integration Counter and the accumulators are re-initialized and the process begins again. The Integration Counter Pre-load corresponds to the number of symbols over which to integrate. The Phase Error Preload corresponds to the distance the Phase Error Accumulator starts away from overflow. This distance divided by the Integration Period equals the average Phase Error. The pre-load value is calculated using Equation [12](#page-23-1):

Preload =

Full Scale  $-{\left(\frac{\text{Lock Threshold}}{\text{Full Scale Phase}}\right)}$  x 128 x Integration Count)

#### where

Full scale =  $2^{18}$ -1

Full scale phase = 180° for CW, 90° for BPSK, 45° for QPSK, etc;

Lock Threshold <45° for BPSK, <22.5° for QPSK, etc. (typical after shift); and Integration Count = Integration Period measured in symbol times.

The False Lock Detector is used to indicate false lock on square wave data in a high SNR environment. A false lock condition is detected by monitoring the final integration stage in the Q branch of the Integrate and Dump Filter (see Figure [3](#page-6-0) on [page 7](#page-6-0)). If the magnitude of the integration over the symbol period is less than the integration over half a symbol period, a possible false lock condition is detected; (integration over a symbol period has gone from end-bit to end-bit, while integration over half the symbol period has gone from the previous end-bit to mid-bit). By accumulating the number of these occurrences over the Integration Period, the Lock Detector State Machine determines whether a false lock condition exists. The False Lock Accumulator is used to accumulate the number of possible false lock occurrences over the Integration Period. The False Lock Accumulator can also be configured to accumulate the output of the Frequency Error Detector (see Lock Detection Configuration Control Register Bit 27: Table [35](#page-39-0) on [page 40](#page-39-0)).

The Gain Error Accumulator provides a mechanism to estimate data quality (E<sub>s</sub>/N<sub>o</sub>). The accumulator integrates the magnitude of the gain error of the end-bit samples, over the Integration Period. Note: The Gain Error end-bit data is valid only after lock has been declared, and the demod is the tracking mode. The accumulated value gives an indication of the variance about the ideal constellation points. The accumulator output is read via the Microprocessor Interface. The Gain Error Accumulator is always pre-loaded with zero.

For applications where stepped acquisition is used, a Dwell Counter is provided. In this mode, the lag accumulator in the Carrier Loop Filter is stepped to a new frequency after each Lock Detector integration. The Dwell Counter is used to hold off Lock Accumulator integration until the loop has a chance to settle.

### <span id="page-23-0"></span>*Lock Detector Control*

The selection of acquisition and tracking modes is controlled by either the internal state machine or an external microprocessor. The internal state machine monitors the rollover of the Phase Error Accumulator and the False Lock Accumulator relative to the Integration Counter. Depending on whether the accumulators or counter roll over first, the acquisition or tracking parameters are selected for the Loop Filters and the Lock Detector Accumulators. In addition, the state machine controls the frequency sweep input to the Carrier Tracking Loop.

The flow of the acquisition control is shown in the State Diagram in Figure [18](#page-25-1) on [page 26](#page-25-1). The state machine controls the acquisition process described as follows:

<span id="page-23-1"></span>(EQ. 12)

**Search.** The frequency uncertainty is swept by enabling the Frequency Sweep Block to the lag path of the Carrier Tracking Loop Filter. The acquisition parameters are enabled to the Loop Filters and the Lock Detector Accumulators. Phase lock is obtained when the Lock Counter rolls over before the Phase Error Accumulator (average Phase Error is less than the lock threshold).

**Verify.** Once phase lock is obtained, the frequency sweep is disabled and the tracking parameters are enabled. Lock is verified if the accumulated Phase Error is below the threshold for a programmable number of Integration Periods. False lock conditions are also monitored by comparing the roll over of the False Lock Accumulator to that of the Integration Counter. If the False Lock Accumulator rolls over before the Integration Counter, a false lock condition exists.

**False Lock.** Once a false lock has been determined, the Frequency Sweep block is enabled to move the carrier tracking beyond the false lock region. The Frequency Sweep is performed for a programmable number of Integration Periods before returning to the search state.

**Lock.** When phase lock has been verified, the Lock status output is asserted and the False Lock Detector is disabled. The lock state is maintained as long as the Integration Counter rolls over before the Phase Error Accumulator.

If the acquisition and tracking process is controlled externally, the Phase Error Accumulator and False Lock Accumulators are monitored by an external processor to determine when lock has been achieved. In this mode the accumulator pre-loads are typically set to zero and the accumulator output is compared in the processor against a threshold equal to the maximum Phase Error per sample times the number of samples per Integration Period. The accumulators stop after each Integration Period to hold their outputs for reading via the Microprocessor Interface (see Read Enable Address Map; Table [13](#page-27-0) on [page 28\)](#page-27-0). The accumulators are restarted by writing the Initialize Lock Detector Control address (see Initialize Lock Detector Control Register: Table [45](#page-45-0) on [page 46\)](#page-45-0). To simplify the processor interface, the LKINT output is provided to interrupt the processor when the accumulator integration period is complete. The processor controls the use of the acquisition/tracking parameters and lock status line by setting the appropriate bits in the Acquisition/Tracking Configuration Control Register (see Table [38](#page-40-0) on [page 41\)](#page-40-0). In addition, the frequency sweep function is enabled via the Microprocessor Interface.



#### **FIGURE 17. LOCK DETECTOR BLOCK DIAGRAM**

<span id="page-24-0"></span>



**FIGURE 18. ACQUISITION/TRACKING STATE DIAGRAM**

### <span id="page-25-1"></span>*Serial Output Controller*

The frequency correction terms generated by the Symbol and Carrier Loop Filters are output through two separate serial interfaces. The symbol frequency offset used to close the symbol Tracking Loop is output via the SOF and SOFSYNC outputs. The carrier offset frequency used to close the Carrier Tracking Loop is output via the COF and COFSYNC outputs.

The serial output timing, identical for both of the loop filter outputs, is shown in Figure [19](#page-25-0). The data word is output MSB first starting with the first rising edge of either CLK or SLOCLK that follows the assertion of sync (COFSYNC or SOFSYNC). The HSP50210 is configured to output the serial data with either CLK or SLOCLK (see Serial Output Configuration Control Registers Bit 7, Table [42](#page-41-0) on [page 42\)](#page-41-0). The SLOCLK output is a programmable sub-multiple of CLK which is provided for applications requiring a slower serial clock. In applications where the HSP50210 is used with the HSP50110, both parts must be supplied with the same CLK and the HSP50210 is configured to use CLK as the serial clock. The serial output can be configured for word containing from 8 to 40 bits.



Note: COFSYNC and SOFSYNC shown Configured as active "High".

#### <span id="page-25-0"></span>**FIGURE 19. SERIAL OUTPUT TIMING FOR COF AND SOF OUTPUTS**

### <span id="page-25-2"></span>*Output Selector*

The output selector determines which internal signals are multiplexed to the AOUT9-0 and BOUT9-0 outputs. Fifteen different output options are provided: ISOFT(2:0), QSOFT(2:0), IEND(7:1), QEND(7:1), AGC(7:1), MAG(7:0), Phase(7:0), FREQERR(7:1), GAINERR(7:1), BITPHERR(7:1), CARPHERR(7:1), LKACC(6:0), LKCNT(6:0), NCOCOS(9:0), and STATUS (6:0). These are detailed in the Output Selector Configuration Control Register, bits 0 through3 (see Table [43](#page-43-0) on [page 44](#page-43-0)).



The status bit definition is shown in Table [11](#page-26-2):

**TABLE 11. STATUS BIT DEFINITIONS**

<span id="page-26-2"></span>

| <b>STATUS BIT</b> | <b>DEFINITION</b>                |  |  |  |  |
|-------------------|----------------------------------|--|--|--|--|
| 6                 | Carrier Tracking Loop Lock       |  |  |  |  |
| 5                 | Acq/Trk                          |  |  |  |  |
| 4                 | <b>Frequency Sweep Direction</b> |  |  |  |  |
| 3                 | <b>High Power</b>                |  |  |  |  |
| 2                 | Low Power                        |  |  |  |  |
|                   | Data Rdy                         |  |  |  |  |

To simplify the output interface, a symbol clock (SMBLCLK) is output which is synchronous to the soft bit decisions produced by the Slicer. The SMBLCLK is a 50% duty cycle clock whose rising edge is centered in the middle of the output data period for both the soft bit decisions and the end-symbol samples, as shown in Figure [20](#page-26-3).



**FIGURE 20. OUTPUT DATA CLOCK TIMING**

### <span id="page-26-3"></span><span id="page-26-0"></span>*Microprocessor Interface*

The Microprocessor Interface is used to write the HSP50210's Control Registers and monitor various read points within the demodulator. Data written to the interface is loaded into a set of four 8-bit holding registers, one Write Address Register, or one Read Address Register. These registers are accessed via the 3-bit address bus (A0-2) and an 8-bit data bus (C0-7) as shown in Table [12](#page-26-4). The R/W column indicates whether the data is read from or written to the given address.

#### <span id="page-26-4"></span>**TABLE 12. READ/WRITE ADDRESS MAP FOR MICROPROCESSOR INTERFACE**



#### **TABLE 12. READ/WRITE ADDRESS MAP FOR MICROPROCESSOR INTERFACE (Continued)**



Data is read from an Internal Status Register and a series of output holding registers. The output holding registers range in size from 8 to 32 bits, and their contents are multiplexed out a byte at a time on C7-0 by controlling A2-0 and asserting RD. The addresses listed in Table [11](#page-26-2) with the R indicator provide the address map used for reading data from the Microprocessor Interface.

### *Writing to the Microprocessor Interface*

The HSP50210 is configured for operation by loading a set of thirty-two control registers which range in size from 0 to 32 bits. They are loaded by first writing the configuration data to the Microprocessor interface's four holding registers and then writing the target address to the Write Address Register as shown in Figure [21.](#page-28-1) The Control Register Address Map and bit definitions are given in Tables [14](#page-29-0) through [45.](#page-45-0) The configuration data is transferred from the holding registers to the target control register on the fourth clock following a write to the address register. As a result, the holding registers should not be updated any sooner than 4 CLKs after an address register write (see Figure [21](#page-28-1)).

Note: The holding registers which map to the unused bits of a particular control register do not have to be loaded.

### <span id="page-26-1"></span>*Reading from the Microprocessor Interface*

The Microprocessor Interface is used to monitor demodulator operation by providing the ability to read the accumulator contents in the Lock Detector and Loop Filters. In addition, the interface is used to monitor the HSP50210's Internal Status Register. More clearly, the following data is available to be read:





Total =  $16$ 

A different read procedure is required depending on whether the Lock Detector Accumulators, loop filter accumulators, or the Status Register is to be read. The read procedures are summarized in Figures [21](#page-28-1) through [23](#page-29-1).

The accumulators in the AGC Loop Filter, Carrier Loop Filter and Symbol Tracking Loop can be read via the Microprocessor Interface. Since these accumulators are free running, their contents must be loaded into output holding registers before they can be read. Each accumulator has its own output holding register. The three holding registers are updated by loading 29 (decimal) into the Write Address Register of the Microprocessor Interface. The output of a particular holding register is then enabled for reading by loading its address into the Read Address Register (see Tables [12](#page-26-4) and [13](#page-27-0)). The holding register addresses for the loop filter accumulators range from 0 to 4 as given in Table [13](#page-27-0). The contents of the output holding registers are multiplexed out a byte at a time on C7-0 by changing A2-0 and asserting RD (see Read/Write Address Map in Table [12\)](#page-26-4).

**TABLE 13. READ ENABLE ADDRESS MAP**

<span id="page-27-0"></span>

The contents of the three accumulators in the Lock Detector can also be read via the Microprocessor Interface. However, the Lock Detector must be stopped before a read can be performed. In State Machine Control Mode, the Lock Detector is stopped by loading 24 (decimal) into the Write Address Register. In Microprocessor Control Mode, the Lock Detector stops after each Integration Period. To determine when the Lock Detector has stopped and is ready for reading, bits 7 and 6 of the Internal Status Register (SR7 and 6) must be monitored (see Table [14](#page-29-0) on [page 30](#page-29-0)). The control sequence for reading a Lock Detector Accumulator is shown in Figure [23.](#page-29-1) The control sequence for reading a Lock Detector Accumulator using the LKINT signal is shown in Figure [24.](#page-30-0)

An 8-bit Internal Status Register (SR7-0) can also be monitored via the Microprocessor interface. The Status Register indicates loop filter and Lock Detector status as listed in Table [14](#page-29-0) on [page 30.](#page-29-0) The Status Register contents are output on C7-0 by setting A2-0 to 100(binary) an asserting RD as shown in Figure [25](#page-30-1) on [page 31.](#page-30-1) The register contents are updated each CLK.





<span id="page-28-1"></span>NOTE: These processor signals are meant to be representative. The actual shape of the waveforms will be set by the microprocessor used. Verify that the processor waveforms meet the parameters in ["Waveforms" on page 50](#page-49-0) to ensure proper operation. The Processor waveforms are not required to be synchronous to CLK. They are shown that way to clarify the illustration.

**FIGURE 21. CONTROL REGISTER LOADING SEQUENCE**



NOTE: These processor signals are meant to be representative. The actual shape of the waveforms will be set by the microprocessor used. Verify that the processor waveforms meet the parameters in ["Waveforms" on page 50](#page-49-0) to ensure proper operation. The Processor waveforms are not required to be synchronous to CLK. They are shown that way to clarify the illustration.

- 1. Load the Write Address Register with  $29_{\text{dec}}$  to load the output holding registers.
- 2. Enable Carrier Loop Filter Lag Accumulator holding register for reading.
- 3. Select the MSByte of the output holding register for output.
- 4. Assert RD low to output data on C0-7. (Must wait for 6 CLKs after loading the holding registers).
- <span id="page-28-0"></span>5. Select other bytes of holding register by changing A0-2 and asserting RD.

#### **FIGURE 22. LOOP FILTER ACCUMULATOR READ SEQUENCE**





NOTE: These processor signals are meant to be representative. The actual shape of the waveforms will be set by the microprocessor used. Verify that the processor waveforms meet the parameters in ["Waveforms" on page 50](#page-49-0) to ensure proper operation. The Processor waveforms are not required to be synchronous to CLK. They are shown that way to clarify the illustration.

- 1. Load the Write Address Register with 24<sub>dec</sub> to halt the Lock Detector after the current integration cycle. This disables the reload of the integration counter in the lock detector. The verify counter is not reset and will resume at the stopped value when the lock detector is restarted.
- 2. Load the Read Address Register with 3<sub>dec</sub> to enable the Lock Detector Phase Error Accumulator for reading.
- 3. Read Internal Status Register to monitor SR-7 to determine when the Lock Detector is stopped and ready to be read.
- 4. SR-7 goes high, indicating the Lock Detector integration cycle is complete, and ready to be read.
- 5. Read Internal Status Register and find SR-7 = 1; the Lock Detector is ready to be read.
- 6. Change Read address to (3; 2; 1; 0) for (Phase Error MSW; PE LSW; False Lock MSW; FL LSW) read.
- 7. End of Internal Status Valid Data.
- 8. Assert RD to Read Lock Detector Status
- 9. Load The Write Address Register with 30<sub>dec</sub> to initialize Lock Detector Accumulators and Reset the Integration counters. (Not needed for state machine mode).
- <span id="page-29-1"></span>10. Load the Write Address Register with  $25<sub>dec</sub>$  to restart the Lock Detector.

#### **FIGURE 23. PROCESSOR MONITORING INTERNAL STATUS/READING LOCK DETECTOR**

**TABLE 14. INTERNAL STATUS REGISTER (SR7-0) BIT MAP**

<span id="page-29-0"></span>







NOTE: These processor signals are meant to be representative. The actual shape of the waveforms will be set by the microprocessor used. Verify that the processor waveforms meet the parameters in ["Waveforms" on page 50](#page-49-0) to ensure proper operation. The Processor waveforms are not required to be synchronous to CLK. They are shown that way to clarify the illustration.

- 1. LKINT Asserts Indicating End of Lock Detector Accumulation Cycle; Accumulators Ready to Read.
- 2. Set A0-2 to 5 for Reading Lock Detector.
- 3. Load Read Address Register with 3<sub>dec</sub> to enable the Lock Detector Phase Error Accumulator for Reading.
- 4. Set A0-2 to 3 for Phase Error (PE) Read.
- 5. Assert RD and read (Phase Error (PE) MSW; PE LSW; False Lock (FL) MSW; FL LSW).
- 6. Change Read Address to (2; 1; 0) to read various Lock Detection values.
- 7. Change Address to 4 to Initialize the Lock Detector.
- 8. Load Write Address Register with 30<sub>dec</sub> to initialize the Lock Detector Accumulators and Reset Integration Counters. (Only has an effect in µP mode).
- 9. Keep Address to 4 to Restart the Lock Detector.
- <span id="page-30-0"></span>10. Load Write Address Register with  $25_{\text{dec}}$  to restart the Lock Detector. (Only necessary if not in the µP mode).

**FIGURE 24. PROCESSOR INTERRUPT MONITOR/LOCK DETECTOR READ**



**STATUS CAN CHANGE EVERY CLK**

<span id="page-30-1"></span>**FIGURE 25. INTERNAL STATUS REGISTER READ**



<span id="page-31-0"></span>

4-1 Integrate and Dump Decimation Select

0 | OQPSK Data

De-Skew Select



1000 = No Decimation (no accumulation, no sample pair summing). 0000 = Decimation by 2 (no accumulation, sample pair summing). 0001 = Decimation by 4 (accumulate 2 samples, sample pair summing). 0010 = Decimation by 8 (accumulate 4 samples, sample pair summing). 0011 = Decimation by 16 (accumulate 8 samples, sample pair summing). 0100 = Decimation by 32 (accumulate 16 samples, sample pair summing).

1 = Delays Q Channel by 1/2 Symbol time to remove OQPSK stagger.

Bit 4 is the MSB.

All other codes are invalid.

0 = Disables Q channel data delay.

<span id="page-32-0"></span> $\mathbf{I}$ 

#### **TABLE 16. POWER DETECT THRESHOLD CONTROL REGISTER**

### **DESTINATION ADDRESS = 1**



#### **TABLE 17. AGC LOOP PARAMETERS CONTROL REGISTER**

<span id="page-32-1"></span>

#### **TABLE 18. CARRIER PHASE ERROR DETECTOR CONTROL REGISTER**

<span id="page-32-2"></span>



#### **TABLE 18. CARRIER PHASE ERROR DETECTOR CONTROL REGISTER (Continued)**

#### **DESTINATION ADDRESS = 3**



#### **TABLE 19. FREQUENCY DETECTOR CONTROL REGISTER**

<span id="page-33-1"></span>

#### **TABLE 20. FREQUENCY ERROR DETECTOR CONTROL REGISTER**

<span id="page-33-2"></span>

#### **TABLE 21. CARRIER LOOP FILTER CONTROL REGISTER #1**

<span id="page-33-0"></span>



#### **TABLE 21. CARRIER LOOP FILTER CONTROL REGISTER #1 (Continued)**

#### **DESTINATION ADDRESS = 6**



#### **TABLE 22. CARRIER LOOP FILTER CONTROL REGISTER #2**

<span id="page-34-2"></span>

#### **TABLE 23. CARRIER LOOP FILTER UPPER LIMIT CONTROL REGISTER**

<span id="page-34-0"></span>

#### **TABLE 24. CARRIER LOOP FILTER LOWER LIMIT CONTROL REGISTER**

<span id="page-34-1"></span>



<span id="page-35-0"></span>

#### **TABLE 25. CARRIER LOOP FILTER GAIN (ACQ) CONTROL REGISTER**

#### **TABLE 26. CARRIER LOOP FILTER GAIN (TRK) CONTROL REGISTER**

<span id="page-35-1"></span>

#### **TABLE 27. FREQUENCY SWEEP/ AFC LOOP CONTROL REGISTER**

<span id="page-35-2"></span>







### **TABLE 28. CARRIER LAG ACCUMULATOR INITIALIZATION CONTROL REGISTER**

<span id="page-36-1"></span>

#### **TABLE 29. SYMBOL TRACKING LOOP CONFIGURATION CONTROL REGISTER**

<span id="page-36-0"></span>







#### **TABLE 30. SYMBOL TRACKING LOOP FILTER UPPER LIMIT CONTROL REGISTER**

<span id="page-37-1"></span>

#### **TABLE 31. SYMBOL TRACKING LOOP FILTER LOWER LIMIT CONTROL REGISTER**

<span id="page-37-2"></span>

#### **TABLE 32. SYMBOL TRACKING LOOP FILTER GAIN (ACQ) CONTROL REGISTER**

<span id="page-37-0"></span>



 $\Gamma$ 

#### **TABLE 32. SYMBOL TRACKING LOOP FILTER GAIN (ACQ) CONTROL REGISTER (Continued)**





#### **TABLE 33. SYMBOL TRACKING LOOP FILTER GAIN (TRK) CONTROL REGISTER**

<span id="page-38-0"></span>

#### **TABLE 34. SYMBOL TRACKING LOOP FILTER LAG ACCUMULATOR INITIALIZATION CONTROL REGISTER**

<span id="page-38-1"></span>



 $\overline{\phantom{a}}$ 

<span id="page-39-0"></span>

#### **TABLE 35. LOCK DETECTOR CONFIGURATION CONTROL REGISTER**

#### **TABLE 36. LOCK ACCUMULATOR PRE-LOADS CONTROL REGISTER**



#### **TABLE 37. FALSE LOCK ACCUMULATOR PRE-LOAD CONTROL REGISTER**





<span id="page-40-0"></span>

#### **TABLE 38. ACQUISITION/TRACKING CONTROL REGISTER**

Enable



#### **TABLE 39. HALT LOCK DETECTOR FOR READING CONTROL REGISTER**

#### **DESTINATION ADDRESS = 24**



#### **TABLE 40. RESTART LOCK DETECTOR CONTROL REGISTER**

<span id="page-41-2"></span>

#### **TABLE 41. SOFT DECISION SLICER CONFIGURATION CONTROL REGISTER**

<span id="page-41-1"></span>

#### **TABLE 42. SERIAL OUTPUT CONFIGURATION CONTROL REGISTER**

<span id="page-41-0"></span>





#### **TABLE 42. SERIAL OUTPUT CONFIGURATION CONTROL REGISTER (Continued)**



<span id="page-43-0"></span> $\Gamma$ 

#### **TABLE 43. OUTPUT SELECTOR CONFIGURATION CONTROL REGISTER**





 $\overline{\mathsf{I}}$ 

#### **TABLE 43. OUTPUT SELECTOR CONFIGURATION CONTROL REGISTER (Continued)**



### **TABLE 43A. AOUT BIT DEFINITIONS**

<span id="page-44-0"></span>

### **TABLE 43B. BOUT BIT DEFINITION**

<span id="page-44-1"></span>

#### **TABLE 44. UPDATE READ REGISTER CONFIGURATION CONTROL REGISTER**





#### **TABLE 45. INITIALIZE LOCK DETECTOR (P CONTROL MODE) CONTROL REGISTER**

#### **DESTINATION ADDRESS = 30**

<span id="page-45-0"></span>

#### **TABLE 46. TEST CONFIGURATION CONTROL REGISTER**



#### **TABLE 47. STATUS 6-0 SIGNAL DESCRIPTIONS**

<span id="page-45-1"></span>



┑

### *Appendix A*

### *Noise Bandwidth Summary*

For a given decimation rate, the double-sided noise equivalent bandwidth is shown using various combinations of the CIC filter and the compensation filters in the HSP50110. Each combination of filters is also shown with

and without the root raised cosine filter in the HSP50210. The noise bandwidth (Note [6\)](#page-46-0) is measured relative to the output sample rate.



**TABLE 48. TABLE A**

NOTE:

<span id="page-46-0"></span>6. Noise Bandwidth of RRC Filter is 0.492676.



#### Absolute Maximum Ratings **Thermal Information**



### **Operating Conditions**





### **Die Characteristics**



*CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.*

#### NOTE:

<span id="page-47-0"></span>7.  $\theta_{JA}$  is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.

#### **DC Electrical Specifications**  $V_{CC} = 5.0V \pm 5\%$ , T<sub>A</sub> = 0°C to +70°C (Commercial), T<sub>A</sub> = -40°C to +85°C (Industrial). Parameters with **MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.**



NOTES:

<span id="page-47-1"></span>8. Power supply current is proportional to frequency. Typical rating is 4mA/MHz.

<span id="page-47-2"></span>9. Output load per test circuit and  $C_1 = 40pF$ .

<span id="page-47-3"></span>10. Not tested, but characterized at initial design and at major process/design changes.

Electrical Specifications V<sub>CC</sub> = 5.0V ±5%, T<sub>A</sub> = 0°C to +70°C (Commercial), T<sub>A</sub> = -40°C to +85°C (Industrial), (Note [11](#page-48-0)) Parameters with **MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.**





**Electrical Specifications** V<sub>CC</sub> = 5.0V ±5%, T<sub>A</sub> = 0°C to +70°C (Commercial), T<sub>A</sub> = -40°C to +85°C (Industrial), (Note 11) **Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. (Continued)**



NOTES:

<span id="page-48-0"></span>11. AC tests performed with C<sub>L</sub> = 40 pF, I<sub>OL</sub> = 2mA, and I<sub>OH</sub> = -400mA. Input reference level for CLK is 2.0V, all other inputs 1.5V. Test V<sub>IH</sub> = 3.0V, V<sub>IHC</sub> = 4.0V, V<sub>IL</sub> = 0V.

- <span id="page-48-2"></span>12. Controlled via design or process parameters and not directly tested. Characterized upon initial design and after major process and/or design changes.
- <span id="page-48-1"></span>13. Set-up time required to ensure action initiated by  $\overline{WR}$  or SERCLK will be seen by a particular CLK.

### *AC Test Load Circuit*



**†** Test head capacitance.



### <span id="page-49-0"></span>*Waveforms*













**FIGURE 29. OUTPUT ENABLE/DISABLE**



**FIGURE 30. TIMING RELATIVE TO READ**



**FIGURE 31. SERCLK TIMING**



### *Plastic Leaded Chip Carrier Packages (PLCC)*



#### **N84.1.15 (JEDEC MS-018AF ISSUE A) 84 LEAD PLASTIC LEADED CHIP CARRIER PACKAGE**



Rev. 2 11/97

#### NOTES:

- 1. Controlling dimension: INCH. Converted millimeter dimensions are not necessarily exact.
- 2. Dimensions and tolerancing per ANSI Y14.5M-1982.
- 3. Dimensions D1 and E1 do not include mold protrusions. Allowable mold protrusion is 0.010 inch (0.25mm) per side. Dimensions D1 and E1 include mold mismatch and are measured at the extreme material condition at the body parting line.
- 4. To be measured at seating plane | C- | contact point.
- 5. Centerline to be determined where center leads exit plastic body.
- 6. "N" is the number of terminal positions.

© Copyright Intersil Americas LLC 2000-2008. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see [www.intersil.com/en/products.html](http://www.intersil.com/en/products.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

[Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted](http://www.intersil.com/en/products.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer) in the quality certifications found at [www.intersil.com/en/support/qualandreliability.html](http://www.intersil.com/en/support/qualandreliability.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

*Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.*

For information regarding Intersil Corporation and its products, see [www.intersil.com](http://www.intersil.com?utm_source=intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

