# **DUSEMI**

# Single 6 A High-Speed, Low-Side SiC MOSFET Driver

# NCV51705

The NCV51705 driver is designed to primarily drive SiC MOSFET transistors. To achieve the lowest possible conduction losses, the driver is capable to deliver the maximum allowable gate voltage to the SiC MOSFET device. By providing high peak current during turn−on and turn−off, switching losses are also minimized. For improved reliability, dV/dt immunity and even faster turn−off, the NCV51705 can utilize its on−board charge pump to generate a user selectable negative voltage rail.

For full compatibility and to minimize the complexity of the bias solution in isolated gate drive applications the NCV51705 also provides an externally accessible 5 V rail to power the secondary side of digital or high speed opto isolators.

The NCV51705 offers important protection functions such as under−voltage lockout monitoring for the bias power.

# **Features**

- Automotive Qualified to AEC−Q100 with Grade 1 Temperature Range
- High Peak Output Current with Split Output Stages to Allow Independent Turn−ON/Turn−OFF Adjustment;
	- ♦ Source Capability: 6 A
	- ♦ Sink Capability: 6 A
- Extended Positive Voltage Rating for Efficient SiC MOSFET Operation during the Conduction Period
- Adjustable, On−board Regulated Charge Pump
- Negative Voltage Drive for Fast Turn−off
- Built−in Negative Charge Pump
- Accessible 5 V Reference / Bias Rail for Digital Oscillator Supply
- Adjustable Under−Voltage Lockout
- Desaturation Function
- Small & Low Parasitic Inductance OFN24 Package with Wettable Flank

# **Typical Applications**

- Driving SiC MOSFET for Automotive Applications
- Automotive Inverters, Converter, and Motor Drivers
- PFC, AC to DC and DC to DC Converters







# **ORDERING INFORMATION**



**†For information on tape and reel specifications,** including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.





(b) Half Bridge Switching Configuration

**Figure 1. Typical Application Schematics**



**Figure 2. Internal Block Diagram**

# **PIN CONNECTIONS**



Figure 3. Pin Assignments - 24 Leads QFN (Top View)





# **Table 2. OUTPUT LOGIC**



1. Default input signal if no external connection is made.



#### **Table 3. ABSOLUTE MAXIMUM RATINGS**

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

2. Maximum operating frequency refers to ground reference applications and might be limited by power dissipation below the recommended value.

#### **Table 4. THERMAL CHARACTERISTICS**



3. Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe Operating parameters.

4. JEDEC standard: JESD51−2, JESD51−3. Mounted on 76.2×114.3×1.6mm PCB (FR−4 glass epoxy material). 1S0P with thermal vias: one signal layer with zero power plane and thermal vias 1S2P with thermal vias: one signal layer with two power plane and thermal vias.

#### **Table 5. ESD CAPABILITY**



5. Meets JEDEC standards JESD 22−A114 and JESD 22−C101.

<span id="page-5-0"></span>



Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

6. Maximum operating frequency refers to ground referenced applications and might be limited by power dissipation below the recommended value.

 ${\sf Table~7.~ELECTRICAL~CHARACTERISTICS}$  (V<sub>DD</sub> = 20 V, V $_{\sf EESET}$  = 0 V and C<sub>LOAD</sub> = 1000 pF for typical values T $_{\sf J}$  = 25°C, for min/max values  $T_J = -40^{\circ}\text{C}$  to +125°C, unless otherwise specified.) (Note [7](#page-6-0))

| Symbol                    | <b>Parameters</b>                                                | <b>Test Conditions</b>                       | Min | Typ  | Max | <b>Units</b> |  |  |
|---------------------------|------------------------------------------------------------------|----------------------------------------------|-----|------|-----|--------------|--|--|
| <b>VDD SECTION</b>        |                                                                  |                                              |     |      |     |              |  |  |
| ססי                       | Operating V <sub>DD</sub> Supply Current                         | $f_{IN}$ = 100 kHz, $V_{FFSFT}$ = 5 V        |     | 12   | 18  | mA           |  |  |
| l <sub>QDD1</sub>         | Quiescent V <sub>DD</sub> Supply Current 1                       | $V_{IN+} = V_{IN-} = 0$ V, $V_{EESET} = 5$ V |     | 4.5  | 6.5 | mA           |  |  |
| lQDD <sub>2</sub>         | Quiescent V <sub>DD</sub> Supply Current 2                       | $V_{IN+} = 0 V, V_{IN-} = 5 V$               |     | 0.85 | 1.1 | mA           |  |  |
| <b>IUVSET</b>             | Source Current for UV Voltage Set                                | $V_{UVSET} = 3 V$                            | 20  | 25   | 30  | μA           |  |  |
| V <sub>DDUV+</sub>        | V <sub>DD</sub> Supply Under-Voltage<br>Positive-going Threshold | $V_{LIVSET}$ = 3 V                           | 17  | 18   | 19  | V            |  |  |
| V <sub>DDUV-</sub>        | V <sub>DD</sub> Supply Under-Voltage<br>Negative-going Threshold | $V_{UVSET} = 3 V$                            | 16  | 17   | 18  | v            |  |  |
| <b>V</b> <sub>DDHYS</sub> | V <sub>DD</sub> Supply UVLO Hysteresis Voltage                   | $V_{DDUV+} - V_{DDUV-}$                      |     |      |     | v            |  |  |
| VUVSET, MIN               | UVSET pin short protection Threshold                             | $V_{\text{UNSET}}$ rising                    |     | 1.55 |     | v            |  |  |
| V <sub>UVSET, HYS</sub>   | UVSET pin short protection Hysteresis                            |                                              |     | 0.2  |     | v            |  |  |

**5V REGULATOR SECTION**



Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

 $\rm 7.~P$  $\rm 7.~P$  $\rm 7.~P$ erformance guaranteed over the indicated operating temperature range by design and/or characterization tested at T $_{\rm J}$  = T $_{\rm A}$  = 25°C.

[8](#page-6-0). Exclude overshoot voltage at start−up.

[9](#page-6-0). This parameter is not tested in production, although derived by design/characterization.

<span id="page-6-0"></span> ${\sf Table~7.~ELECTRICAL~CHARACTERISTICS$  (V<sub>DD</sub> = 20 V, V $_{\sf EESET}$  = 0 V and C<sub>LOAD</sub> = 1000 pF for typical values T $_{\sf J}$  = 25°C, for min/max values  $T_J = -40^{\circ}\text{C}$  to +125°C, unless otherwise specified.) (Note 7)

| <b>Symbol</b>              | <b>Parameters</b>                                               | <b>Test Conditions</b>                                                                 | Min    | <b>Typ</b>  | Max    | Units  |  |
|----------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------|--------|-------------|--------|--------|--|
| <b>CHARGE PUMP SECTION</b> |                                                                 |                                                                                        |        |             |        |        |  |
| $V_{EE}$                   | Negative Bias Rail Voltage                                      | $V_{EESET} = 5 V$                                                                      | $-5.7$ | $-5$        | $-4.3$ | V      |  |
|                            |                                                                 | $V_{\text{EESET}} =$ open                                                              | $-4.0$ | $-3.4$      | $-2.8$ | V      |  |
|                            |                                                                 | $V_{EESET} = V_{DD}$                                                                   |        | -8          |        | V      |  |
| VEE, MAX                   | Maximum Output Current of VEE                                   | $C_{FYL} = 0.47 \mu F$ , $C_{VEE} = 1.5 \mu F$<br>$C_{LOAD} = 1$ nF, $V_{EESET} = 5$ V |        |             | 40     | mA     |  |
| $f_{\rm OSC}$              | Oscillator Switching Frequency for Charge Pump                  |                                                                                        | 320    | 390         | 480    | kHz    |  |
|                            | <b>DESATURATION SECTION</b>                                     |                                                                                        |        |             |        |        |  |
| <b>IDESAT</b>              | DC Source Current                                               | $V_{DESAT} = 0 V$                                                                      | 340    | 400         | 460    | μA     |  |
| V <sub>TH, DESAT</sub>     | V <sub>CE</sub> Protection Threshold                            |                                                                                        | 6.7    | 7.5         | 8.1    | $\vee$ |  |
| t <sub>DEL, DESAT</sub>    | Protection Blanking Time after turn-on                          |                                                                                        | 300    | 500         | 700    | ns     |  |
| R <sub>ON, DESAT</sub>     | Active Pull Down Resistance                                     |                                                                                        |        | 5           | 10     | Ω      |  |
|                            | <b>INPUT LOGIC SECTION; IN+; IN-</b>                            |                                                                                        |        |             |        |        |  |
| V <sub>IH</sub>            | High Level Input Voltage                                        |                                                                                        |        | 1.6         | 2.0    | V      |  |
| $\rm V_{\rm IL}$           | Low Level Input Voltage                                         |                                                                                        | 0.8    | 1.2         |        | $\vee$ |  |
| <b>VINHYS</b>              | Input Logic Hysteresis                                          |                                                                                        |        | 0.4         |        | V      |  |
| $I_{IN+}$                  | High Level Logic Input Bias Current                             | $V_{IN+} = 5 V$                                                                        |        | 50          |        | μA     |  |
| $I_{\mathsf{IN}-}$         | Low Level Logic Input Bias Current                              | $V_{IN-} = 0 V$                                                                        |        | 50          |        | μA     |  |
| $R_{IN+}$                  | Logic Input Pull-Down Resistance                                |                                                                                        | 75     | 100         | 125    | kΩ     |  |
| $R_{IN-}$                  | Logic Input Pull-Up Resistance                                  |                                                                                        | 75     | 100         | 125    | kΩ     |  |
|                            | <b>OUTPUT LOGIC SECTION; XEN</b>                                |                                                                                        |        |             |        |        |  |
| <b>VOHX</b>                | High Level Output Voltage (V5V-V <sub>OH</sub> )                | $I_{\text{OUT}}$ = 1 mA                                                                |        | 0           | 0.5    | V      |  |
| $V_{OLX}$                  | Low Level Output Voltage                                        | $I_{OUT} = 1$ mA                                                                       |        | $\mathbf 0$ | 0.2    | V      |  |
| <b>I</b> XENH              | High Level Logic Output Source Current (Note 9)                 |                                                                                        |        |             | 5      | mA     |  |
| <b>IXENL</b>               | High Level Logic Output Sink Current (Note 9)                   |                                                                                        |        |             | 5      | mA     |  |
|                            | <b>GATE DRIVER OUTPUT SECTION</b>                               |                                                                                        |        |             |        |        |  |
| <b>I</b> SOURCE            | <b>OUTSRC Source Current (Note 9)</b>                           | OUTSRC = $0$ V, $V_{EESET}$ = $5$ V                                                    |        | 6           |        | A      |  |
| <b>I</b> SINK              | <b>OUTSNK Sink Current (Note 9)</b>                             | OUTSNK = 20 V, $V_{FFSFT}$ = 5 V                                                       |        | 6           |        | Α      |  |
| $V_{OH}$                   | High Level Output Voltage (V <sub>DD</sub> - V <sub>OUT</sub> ) | $I_{OUT} = 100 \text{ mA}$                                                             |        |             | 0.5    | V      |  |
| $V_{OL}$                   | Low Level Output Voltage                                        | $I_{\text{OUT}} = 100 \text{ mA}$                                                      |        |             | 0.2    | $\vee$ |  |
| $t_{ON}$                   | Turn-On Propagation Delay                                       | $C_{LOAD} = 1 nF$                                                                      |        | 25          | 50     | ns     |  |
| $t_{\text{OFF}}$           | Turn-Off Propagation Delay                                      | $C_{LOAD} = 1 nF$                                                                      |        | 25          | 50     | ns     |  |
| t <sub>R</sub>             | Turn-On Rise Time                                               | $C_{LOAD} = 1 nF$                                                                      |        | 8           | 15     | ns     |  |
| tF                         | Turn-Off Fall Time                                              | $C_{LOAD} = 1 nF$                                                                      |        | 8           | 15     | ns     |  |
|                            |                                                                 |                                                                                        |        |             |        |        |  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

 $\rm 7.~P$ erformance guaranteed over the indicated operating temperature range by design and/or characterization tested at T $_{\rm J}$  = T $_{\rm A}$  = 25°C.

8. Exclude overshoot voltage at start−up.

9. This parameter is not tested in production, although derived by design/characterization.

# **TYPICAL PERFORMANCE CHARACTERISTICS**

Typical characteristics are provided at 25 $^{\circ}$ C and V<sub>DD</sub> = 20 V unless otherwise noted.



# **TYPICAL PERFORMANCE CHARACTERISTICS**

Typical characteristics are provided at 25 $^{\circ}$ C and  $V_{DD}$  = 20 V unless otherwise noted.



**Temperature**



# **TYPICAL PERFORMANCE CHARACTERISTICS**

Typical characteristics are provided at 25 $^{\circ}$ C and V<sub>DD</sub> = 20 V unless otherwise noted.







**Figure 18. Charge Pump Operating Frequency (fOSC) vs. Temperature**



**Figure 17. VEE5 Regulated Voltage with IVEE,MAX vs. Temperature**



**Figure 19. Desaturation Current (IDESAT) vs. Temperature**



# **TYPICAL PERFORMANCE CHARACTERISTICS**

Typical characteristics are provided at 25 $^{\circ}$ C and V<sub>DD</sub> = 20 V unless otherwise noted.



#### **APPLICATIONS INFORMATION**

The NCV51705 can be quickly configured by following the steps outlined in this section. The component references made throughout this section refer to the schematic diagram and reference designations shown in Figure 28.



**Figure 28. Application Schematic**

#### **Input (IN+, IN−)**

Both independent PWM inputs are TTL compatible and are internally pulled to the correct states such that each corresponding driver input is defaulted to the inactive (disabled) state. The TTL input thresholds provide buffer and level translation functions from logic inputs. The input thresholds meet industry−standard TTL−logic thresholds, independent of the V<sub>DD</sub> voltage, and there is a hysteresis voltage of approximately 0.4 V. These levels permit the inputs to be driven from a range of input logic signal levels for which a voltage over 2 V is considered logic high. The driving signal for the TTL inputs should have fast rising and falling edges with a slew rate of  $6$  V/ $\mu$ s or faster, so a rise time from 0 to 3.3 V should be 550 ns or less. With reduced slew rate, circuit noise could cause the driver input voltage to exceed the hysteresis voltage and retrigger the driver input, causing erratic operation.

For non−inverting input logic the PWM input signal is applied to IN+ while the IN− input can be used as an enable function. If IN− is pulled HIGH, the driver output remains LOW, regardless of the state of IN+. To enable the driver output, IN- should be tied to SGND through a 10 k $\Omega$ resistor, as shown in Figure [29](#page-12-0), or can be used as an active LOW enable pull down. The start−up logic waveforms shown in Figure [30](#page-12-0) illustrate the expected behavior when applying a PWM input signal to the IN+ input while the IN− input is pulled LOW to SGND. In this example, the PWM signal is applied prior to the application of VDD. When VDD is greater than  $\sim$  7.5 V, the NCV51705 internal charge pump is enabled and begins switching. The output is only enabled when VDD is greater than the set UVLO ON level (VON) and VEE is less than 80% of the programmed voltage level. The output begins switching corresponding to the next PWM rising edge after both UVLO thresholds have been crossed. This method of edge detection, assures the output accurately represents the PWM input while preventing the output from possibly switching in the middle of an IN+, PWM pulse on−time.

<span id="page-12-0"></span>

**Figure 29. Non−inverting Input Configuration**





For inverting input logic the PWM input signal is applied to IN− while the IN+ input can be used as an enable function. If IN+ is pulled LOW, the driver output remains LOW, regardless of the state of IN−. To enable the driver output, IN+ should be tied to V5V (5 V) through a 10 k $\Omega$  resistor, as shown in Figure 31, or can be used as an active HIGH enable pull up. The start−up logic waveforms shown in Figure 32 illustrate the expected behavior when applying a PWM input signal to the IN− input while the IN+ input is pulled HIGH to V5V. In this example, the PWM signal is applied prior to the application of VDD. When VDD is greater than 7.5 V, the NCV51705 internal charge pump is enabled and begins switching. The output is only enabled when VDD is greater than the set UVLO ON level (VON) and VEE is less than 80% of the programmed voltage level. The output begins switching corresponding to the next PWM falling edge after both UVLO thresholds have been crossed. This method of edge detection, assures the output accurately represents the PWM input while preventing the output from possibly switching in the middle of an IN−, PWM pulse off−time.



**Figure 31. Inverting Input Configuration**

#### **Table 9. INVERTING LOGIC, IN−, TRUTH TABLE**





#### **Driver State Reporting (XEN)**

The XEN signal is a 5 V digital output representation of the output state of the NCV51705 driver. XEN is directly derived from the output of the driver and should not be considered as the inverse of the non−inverting logic input to the driver, IN+. The output of the NCV51705 driver can be commanded to its OFF state while the input signal is still HIGH by any of the protection functions of the driver. In such instances, XEN will accurately represent that the river is OFF, independent of the input signal to the device.

The propagation delay from IN to XEN is related with  $T_{ON}$  and  $T_{OFF}$  as shown in Table [10](#page-13-0).  $T_{ON}$  and  $T_{OFF}$  are typical 25 ns with 1 nF load.



#### <span id="page-13-0"></span>**Table 10. XEN DELAY**

The intent of this signal is that it can be used as a fault flag and in half−bridge power topologies, can provide a synchronization signal for implementing cross−conduction (overlap) protection for the power transistors.

Whenever XEN is HIGH,  $V_{GS}$  is LOW and the SiC MOSFET is OFF. Therefore, if XEN and the PWM input signals are both HIGH, a fault condition is detected and can be digitally assigned to take whatever precautions might be desired. XEN can also be used as a control signal for cross−conduction prevention between a high−side and low−side switch used in a half or full−bridge configuration. The schematic diagram shown in Figure 33 illustrates a circuit example how to utilize the XEN signals for fault detection and cross−conduction prevention. As can be seen in this implementation, the functions are independent and it is up to the designer to decide whether any one or both functions are needed to be implemented in the system.



**Figure 33. Examples of XEN Signal Usage**

If XEN HS transitions from LOW to HIGH while PWM HS is HIGH, the PWM pulse width had been terminated early by one of the protection functions of the NCV51705. The protection function are; any of the Under Voltage Lock−Out (UVLO) protections, and Desaturation Detection (DESAT). As Figure 33 indicates a FAULT signal can be generated by a simple AND connection of the PWM input signal and the corresponding XEN output.

In case of cross−conduction prevention, the XEN signal of one driver is used to enable the operation of the other driver as depicted in a simplified manner in Figure 33. The isolation for the high side driver is not shown in the simplified schematic of Figure 33 but the operation of the system can be easily followed. While the high−side driver is ON, XEN\_HS is LOW preventing any gate drive to be

applied to the low−side driver. Once the high−side driver turns OFF its XEN\_HS signal transitions to HIGH and the PWM\_LS signal can pass through to the low−side driver. An identical sequence exists to ensure that the high−side driver cannot be turned ON until the low−side driver is OFF.

#### **Signal Ground (SGND) and Power Ground (PGND)**

Signal ground connection (SGND) is the GND for all control logic biased from the 5 V rail (V5V). Internally, the SGND and PGND pins are tied together by two anti−parallel diodes to limit ground bounce difference due to bond wire inductances during the switching actions of the high−current gate drive circuits. It is recommended to connect the SGND and PGND pins together with a short, low−impedance trace on the PCB.

PGND is the reference potential (0 V) for the high–current gate−drive circuit. Two bypass capacitors should be connected between the VDD pin and the PGND pin. One is the V<sub>DD</sub> energy storage capacitor, which provides bias power during startup until the bootstrap power supply comes up. The value of the energy storage capacitor is a strong function of the gate charge requirement of the SiC MOSFET. It is recommended to use a minimum of  $1 \mu$ F to ensure proper operation but the value is primarily dictated by the biasing scheme and startup time of the system. The second capacitor shall be a good−quality ceramic bypass capacitor, located as close as possible to the PGND and VDD pins to filter the high peak currents of the gate driver source circuit. A ceramic bypass capacitor in the range of 10 nF to 100 nF is recommended.

Similarly, two bypass capacitors should be connected between the VEE pin and the PGND pin. One is the  $V_{EE}$ energy storage capacitor, which smoothes the ripple voltage seen at output of the internal charge pump power stage. It is recommended to use a minimum of 470 nF to ensure accurate DC regulation. The second capacitor shall be a good−quality ceramic bypass capacitor, located as close as possible to the PGND and VEE pins to filter the high peak currents of the gate driver sink circuit. A ceramic bypass capacitor in the range of 10 nF to 100 nF is recommended.

Note that the exposed metal pad beneath the IC is thermally conductive but electrically not always connected to GND potential. *Do not connect this pad to SGND or PGND*.

# **Programmable VEE Voltage (VEESET)**

 $V_{\text{FE}}$  is regulated to the voltage set at  $V_{\text{CH}}$  which is determined by the internal low dropout regulator (LDO) voltage, programmable by the VEESET pin. The NCV51705 offers several convenient pin strapping options for VEESET. If VEESET is left floating (a 100 pF bypass capacitor from VEESET to SGND is recommended), then  $V_{EE}$  is set to regulate at −3 V. For a −5 V  $V_{EE}$  voltage, the VEESET pin should be connected directly to V5V (pin 23). If VEESET is connected to any voltage between 9 V and  $V<sub>DD</sub>$ , then  $V<sub>EE</sub>$  is clamped and set to regulate at the minimum charge pump voltage of −8 V. The charge pump starts when  $V_{DD}$  > 7.5 V. Additionally, the  $V_{EE}$  voltage rail includes an internally fixed under−voltage lockout (UVLO) set to 80% of the programmed  $V_{EE}$  value. Since  $V_{DD}$  and VEE are each monitored by independent UVLO circuits, the NCV51705 is smart enough to realize when both voltage rails are within limits deemed safe for switching a given SiC MOSFET.

Some SiC MOSFETs can operate between 0 V and VDD. For these applications,  $0 \text{ V}<$ OUT $\lt V_{\text{DD}}$  switching can be achieved by disabling the charge pump entirely. When VEESET is connected to SGND and VEE is connected to PGND, the charge pump is disabled. With the charge pump disabled and  $V_{FE}$  tied directly to PGND, the output switches between  $0$  V<OUT<V<sub>DD</sub>. During this mode of operation the internal  $V_{EE}$  UVLO function is also disabled accordingly.

Another configuration is to disable the charge pump but allow the use of an external negative  $V_{EE}$  voltage rail. This option permits  $-V_{EE}$ <OUT<V<sub>DD</sub> switching with a slight savings in IC power dissipation, since the charge pump is not switching. With VEESET connected to SGND, an external negative voltage rail,  $V_{EE(EXT)}$ , can be connected directly between VEE and PGND as shown in (bold highlight) Figure 34.  $V_{EE(EXT)}$  can be supplied from a dedicated bias winding, LDO or an external negative DC power converter. When using an external  $V_{EE(EXT)}$  bias, be mindful that since VEESET is  $0$  V, the internal  $V_{EE}$  UVLO is disabled and therefore the NCV51705 is unaware if the  $V_{EE}$  voltage level is within or outside of the expected range.



**Figure 34. Supplying VEE with Negative External Voltage Bias**

If none of the pin strapping options provide the desired V<sub>EE</sub> negative bias voltage, the VEESET pin can be programmed using an external voltage bias. An external LDO from VDD or a simple resistive divider connected between VDD and SGND can be used as shown in (bold highlight) Figure 35.



**Figure 35. Applying Bias Voltage to VEESET**

The VEE voltage can programmed from −3.4 V < VEE < −7.6 V for a range of VEESET bias voltage between 1.5 V < VEESET < 10.5 V. The absolute minimum programmable VEE voltage is −3 V and can be set by applying 1 V to VEESET, or by simply leaving the VEESET pin floating. For any VEESET voltage greater than 10.5 V, up to VDD, the VEE voltage rail is clamped to an absolute maximum programmable voltage of −7.6 V. The range of programmable VEE negative voltage versus VEESET bias voltage is shown graphically in Figure 36.



**Figure 36. VEE vs. VEESET Bias Voltage**

The configurability of the VEESET pin is summarized in Table 11.

| <b>VEESET</b>       | <b>COMMENT</b>                                                 | V <sub>FF</sub> | V <sub>EE(UVLO)</sub> |  |
|---------------------|----------------------------------------------------------------|-----------------|-----------------------|--|
| $V_{DD}$            | 10.5 V <veeset<v<sub>DD</veeset<v<sub>                         | $-8V$           | $-6.4V$               |  |
| V <sub>5</sub> V    |                                                                | $-5V$           | $-4V$                 |  |
| <b>OPEN</b>         | Add $C_{VFF} \leq 100$ pF from<br><b>VEESET to SGND</b>        | $-3.4 V$        | $-2.72V$              |  |
| <b>SGND</b>         | Remove $C_{VFE}$ and<br>connect $V_{FF}$ to PGND               | 0V              | <b>NA</b>             |  |
| <b>SGND</b>         | Connect $V_{EE}$ to ex-<br>ternal negative volt-<br>age supply | $-V$ $F$ $XT$   | <b>NA</b>             |  |
| Resistor<br>divider | Resistor divider from<br>V <sub>DD</sub> to SGND               | Variable        | <b>NA</b>             |  |

**Table 11. SUMMARY OF VEESET PIN CONFIGURATION**

#### **Charge Pump Configuration (VCH, C+, C− and VEE)**

As can be seen from the charge pump functional block diagram shown in Figure 37, only three external capacitors  $(C<sub>CH</sub>, C<sub>F</sub>$  and  $C<sub>VEE</sub>$ ) are required to establish the negative V<sub>EE</sub> voltage rail. The charge pump power stage essentially consists of two PMOS and two NMOS switches arranged in a bridge configuration.



**Figure 37. NCV51705 VEE Charge Pump**

An external flying capacitor,  $C_F$ , is connected between the midpoints of each leg of the bridge as shown. The switching frequency is internally set at 390 kHz. The  $V_{EE}$  output is seen at the VEE pin and is released after  $V_{DD}$ >7 V. Once  $V_{EE}$ exceeds 80% of the set amplitude, the VEE power rail is deemed sufficient and the VEE Under Voltage Lock Out no longer prevents switching.

#### **Output (OUTSNK and OUTSRC)**

The NCV51705 output is driven by a pure MOS, low−impedance totem pole output stage to ensure full VEE to VDD, rail−to−rail switching. The output slew rate is determined primarily by  $V_{DD}$ ,  $V_{EE}$  and the  $C_{iss}$  of the SiC MOSFET. The turn−on (OUTSRC) and turn−off

(OUTSNK) functions each have dual dedicated pins. This allows a single resistor between each pin and the SiC MOSFET gate to independently control gate ringing as well as fine tuning dV $_{DS}/dT$  turn–on and turn–off transitions present on the SiC drain−source voltage. The driver provides the high peak currents necessary for high−speed switching, even at the higher Miller plateau voltage typical of SiC MOSFETs. The outputs of the NCV51705 (OUTSRC, OUTSNK) are rated to 6 A peak current capability.

#### **Programmable Under−Voltage Lockout (UVSET)**

UVLO for a gate driver IC is important for protecting the MOSFET by disabling the output until  $V_{DD}$  is above a known threshold. This not only protects the load but verifies to the controller that the applied  $V_{DD}$  voltage is above the turn−on threshold. Because the on−resistance of a SiC MOSFET has a strong dependency on V<sub>GS</sub> (and therefore  $V<sub>DD</sub>$ ), allowing the driver output to switch at low  $V<sub>DD</sub>$  can be detrimental for one SiC MOSFET but may be acceptable for another depending on heat–sinking, cooling and  $V_{DD}$ start−up time. The optimal UVLO turn−on threshold can also vary depending on how the  $V_{DD}$  voltage rail is derived. Some power systems may have a dedicated, housekeeping, bias supply while others might rely on a V<sub>DD</sub> bootstrapping technique.

The NCV51705 addresses this need through a programmable UVLO turn−on threshold that can be set with a single resistor between UVSET and SGND. As shown in Figure 38, the UVSET pin is internally driven by a  $25 \mu A$ current source. The UVSET resistor, RUVSET, is chosen according to a desired UVLO turn–on voltage,  $V_{ON}$ , as defined by:

$$
R_{UVSET} = \frac{V_{ON}}{6 \times 25 \,\mu\text{A}} \tag{eq. 1}
$$



**Figure 38. NCV51705 UVSET Programmable UVLO**

The value for  $V_{ON}$  is typically determined by referencing the SiC MOSFET voltage versus current, output characteristic curves. Because the on−resistance of a SiC MOSFET dramatically increases even for a slight decrease

in  $V_{GS}$ , the allowable UVLO hysteresis must be small. For this reason, the NCV51705 has a fixed 1 V hysteresis so that the turn–off voltage,  $V_{OFF}$ , is always 1 V less than the set V<sub>ON</sub>. Due to the narrow, 1 V hysteresis band, a small filter capacitor,  $C_{\text{UVF}}$ , is recommended to prevent any periodic or random noise disturbances on the UVSET pin. A ceramic capacitor in the range of 10  $nF < C_{UVF} < 100$  nF should be placed between UVSET and SGND as close as possible to the IC.

#### **Positive Bias Voltage (VDD and SVDD)**

The positive bias voltage for the driver OUTSRC is provided through VDD. The input bias voltage to the internal 5 V regulator is provided through SVDD. VDD and SVDD should be the same value coming from the same voltage source but they are seperated to allow a small RC filter to be used at the input to SVDD. A small resistor (few  $\Omega$ 's) can be inserted between VDD and SVDD to help prevent any switching noise that might be present on VDD from coupling into the control logic biased by the internal 5 V regulator. In many cases this resistor may not be necessary and VDD can be connected directly to SVDD. However, it is recommended to allow a placeholder on the PCB design to accommodate this resistor until it can be determined if it is needed or not.

For  $V_{DD}$ >7 V, quiescent current ramps up linearly until the set UVLO threshold,  $V_{ON}$ , is crossed. After  $V_{DD} > V_{ON}$ and  $V_{EE} > V_{EE(UVLO)}$ , the IC is properly biased to allow output switching. Except for the case when VEESET=SGND (VEE=0 V), both VDD and VEE UVLO conditions must be met before output switching can ensue. Two bypass capacitors must be used between VDD and PGND as detailed in Signal Ground (SGND) and Power Ground (PGND) section.

#### **Over−Current Protection (DESAT)**

The implementation of the NCV51705 DESAT function can be realized using only two external components. As shown in Figure 39, the drain−source voltage of the SiC MOSFET,  $Q_1$  is monitored via the DESAT pin through  $R_1$ and  $D_1$ .



**Figure 39. NCV51705 DESAT Function**

During the time that  $Q_1$  is off several hundred volts can appear across the drain–source terminals. Once  $Q_1$  is turned on, the drain−source voltage rapidly falls and this transition from high−voltage to near zero voltage is expected to happen in less than a few hundred nano−seconds. During the turn−on transition, the leading edge of the DESAT signal is blanked by a 500 ns timer, consisting of a 5  $\Omega$ , low impedance pull−down resistance. This allows sufficient time for  $V_{DS}$  to fall while at the same time ensuring DESAT is not inadvertently activated. After 500 ns, the DESAT pin is released and the  $400 \mu A$  current source provides a constant current through  $R_1$ ,  $D_1$  and the SiC MOSFET on-resistance. During the on−time, if the DESAT pin rises above 7.5 V, the DESAT comparator output goes HIGH which triggers the clock input of an RS latch. Such a fault will reduce the on−time of the Q\_NOT output on a cycle−by−cycle basis.

The  $400 \mu A$  current source is sufficient to ensure a predictable forward voltage drop across  $D_1$  while also allowing the voltage drop across  $R_1$  to be independent of  $V_{DS}$  during the on–time of the SiC MOSFET. If desired, DESAT protection can be disabled by connecting the DESAT pin to ground. Conversely, if the DESAT pin is left floating, or  $R_1$  fails open, the 400  $\mu$ A current source flowing through the 12 k $\Omega$  resistor, puts a constant 4.8 V on the non−inverting input of the DESAT comparator. This condition essentially disables the gate drive to the SiC MOSFET. The voltage on the DESAT pin,  $V_{DESAT}$ , is determined as:

$$
V_{DESAT} = (400 \ \mu A \times R_1) + V_{D1} + (I_D \times R_{DS}) \quad (eq. 2)
$$

After assigning the maximum value for  $I_D$  (plus allowing any additional design margin)  $R_1$  and  $I_D$  are selected such that  $V_{DESAT}$ <7.5 V. Solving for  $R_1$  gives:

$$
R_1 = \frac{V_{DESAT} - V_{D1} - (I_D \times R_{DS})}{400 \,\mu A}
$$
 (eq. 3)

In addition to setting the maximum allowable  $V_{DS}$ voltage,  $R_1$  also serves the dual purpose of limiting the instantaneous current through the junction capacitance of  $D_1$ . Because the drain voltage on the SiC MOSFET sees extremely high dV/dt, the current through the p−n junction capacitance of  $D_1$  can become very high if  $R_1$  is not sized appropriately. Therefore, selecting a fast, high−voltage diode with lowest junction capacitance should be a priority. Typical values for  $R_1$  will be near the range of 5 k $\Omega$ <R<sub>1</sub><10 k $\Omega$  but this can vary according to the I<sub>D</sub> and  $R_{DS}$  parameters of the selected SiC MOSFET. If  $R_1$  is much smaller than 5 k $\Omega$ , the instantaneous current into the DESAT pin can be hundreds of milliamps, which is problematic to the 400 µA internal DESAT current source. Conversely, if  $R_1$  is much larger than 10 k $\Omega$ , a *RC* delay ensues as a product of  $R_1$  and the junction capacitance of  $D_1$ . The delay can be on the order of few us, resulting in an additional delay time responding to an over current condition.

#### **5 V Bias (V5V)**

This is the bypass capacitor pin for the internal 5 V bias rail powering the control circuitry. The recommended capacitor value is 2.2 µF. At least a 1 µF, good-quality, high−frequency, ceramic capacitor should be placed in close proximity to the pin. A smaller ceramic capacitor value such as 100 nF will assure stability but may result in a 500 mV overshoot on the 5 V rail during start−up. The 5 V rail starts to rise approximately 30  $\mu$ s after V<sub>DD</sub> is applied. Once the 7 V threshold is exceeded at the VDD pin, the 5 V rail is enabled. The V5V pin can source up to 10 mA making it suitable for use as a low power bias supply for housekeeping circuits such as open collector pull−up, optocoupler or digital isolator bias.



**Figure 40. Recommend PCB Drawing**

First of all, to optimize operation of SiC gate driving should be minimize influence of the parasitic inductance and capacitance on the layout. The following should be considered before beginning a PCB layout using the NCV51705.

- The SiC driver should be located as close as possible to the SiC MOSFET.
- VDD, SVDD, V5V, Charge Pump and VEE capacitor should be located as close as possible to the device.
- When the VEESET = GND, the VEE should be as close as possible to the PGND trace.
- Driver input and DESAT should not be close to the high dV/dT traces. It can cause abnormal operation with significant noise.
- If the device operates in the high temperature condition, use thermal via distribution from exposed pad to the other layer to make the thermal resistance as low as possible. In this case, do not connect the thermal pad to SGND or PGND.
- Use wide traces for OUTSRC, OUTSNK and VEE related with main gate driving path.







onsemi, ONSOMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**ís product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent](https://www.onsemi.com/site/pdf/Patent-Marking.pdf)−Marking.pdf. **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as–is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the<br>information, product features, availabili of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products<br>and applications using **onsemi** or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates,<br>and distributors harmless against associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal<br>Opportunity/Affirmative Action Employer. Thi

#### **ADDITIONAL INFORMATION**

**TECHNICAL PUBLICATIONS**: **Technical Library:** [www.onsemi.com/design/resources/technical](https://www.onsemi.com/design/resources/technical-documentation)−documentation **onsemi Website:** [www.onsemi.com](https://www.onsemi.com/)

#### **ONLINE SUPPORT**: [www.onsemi.com/support](https://www.onsemi.com/support?utm_source=techdocs&utm_medium=pdf) **For additional information, please contact your local Sales Representative at** [www.onsemi.com/support/sales](https://www.onsemi.com/support/sales)