

## **FDR8308P**

# Dual P-Channel, Logic Level, PowerTrench™ MOSFET

### **General Description**

The SuperSOT-8 family of P-Channel Logic Level MOSFETs have been designed to provide a low profile, small footprint alternative to industry standard SO-8 little foot type product.

These P-Channel Logic Level MOSFETs are produced using Fairchild Semiconductor's advanced PowerTrench process that has been tailored to minimize the on-state resistance and yet maintain superior switching performance.

These devices are well suited for portable electronics applications: load switching and power management, battery charging circuits, and DC/DC conversion.

#### **Features**

- -3.2 A, -20 V.  $R_{DS(ON)} = 0.050 \ \Omega \ @V_{GS} = -4.5 \ V,$   $R_{DS(ON)} = 0.070 \ \Omega \ @V_{GS} = -2.5 \ V.$
- Low gate charge (13nC typical).
- High performance trench technology for extremely low R<sub>DS/OND</sub>.
- SuperSOT<sup>TM</sup>-8 package: small footprint (40% less than SO-8); low profile(1mmthick); maximum power comparable to SO-8.







# **Absolute Maximum Ratings** $T_A = 25^{\circ}C$ unless otherwise noted

| Symbol             | Parameter                                        | FDR8308P   | Units |
|--------------------|--------------------------------------------------|------------|-------|
| / <sub>DSS</sub>   | Drain-Source Voltage                             | -20        | V     |
| / <sub>GSS</sub>   | Gate-Source Voltage                              | ±8         | V     |
| )                  | Draint Current - Continuous (Note 1)             | -3.2       | A     |
|                    | - Pulsed                                         | -20        |       |
| D                  | Maximum Power Dissipation (Note 1)               | 0.8        | W     |
| J,T <sub>STG</sub> | Operating and Storage Temperature Range          | -55 to 150 | ∞     |
| HERMAI             | L CHARACTERISTICS                                |            |       |
| ₹ <sub>θJA</sub>   | Thermal Resistance, Junction-to-Ambient (Note 1) | 156        | °C/W  |
| ₹ <sub>eJC</sub>   | Thermal Resistance, Junction-to-Case (Note 1)    | 40         | °C/W  |

| Symbol                           | Parameter                                             | Conditions                                                                                     |                        | Min  | Тур   | Max   | Units  |
|----------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------|------|-------|-------|--------|
| OFF CHAR                         | ACTERISTICS                                           |                                                                                                |                        |      |       |       |        |
| BV <sub>DSS</sub>                | Drain-Source Breakdown Voltage                        | $V_{GS} = 0 \text{ V}, I_{D} = -250 \mu\text{A}$                                               |                        | -20  |       |       | V      |
| $\Delta BV_{DSS}/\Delta T_{J}$   | Breakdown Voltage Temp. Coefficient                   | $I_D = -50 \mu\text{A}$ , Referenced to                                                        | 25 °C                  |      | -16   |       | mV /°C |
| I <sub>DSS</sub>                 | Zero Gate Voltage Drain Current                       | $V_{DS} = -16 \text{ V}, \ V_{GS} = 0 \text{ V}$                                               |                        |      |       | -1    | μΑ     |
|                                  |                                                       |                                                                                                | $T_J = 55^{\circ}C$    |      |       | -10   | μΑ     |
| I <sub>GSS</sub>                 | Gate - Body Leakage Current                           | $V_{GS} = 8 \text{ V}, \ V_{DS} = 0 \text{ V}$                                                 |                        |      |       | 100   | nA     |
| I <sub>GSS</sub>                 | Gate - Body Leakage, Reverse                          | $V_{GS} = -8 \text{ V}, \ V_{DS} = 0 \text{ V}$                                                |                        |      |       | -100  | nA     |
| ON CHARA                         | CTERISTICS (Note 2)                                   |                                                                                                |                        |      | •     | •     | •      |
| V <sub>GS(th)</sub>              | Gate Threshold Voltage                                | $V_{DS} = V_{GS}, I_{D} = -250 \mu\text{A}$                                                    |                        | -0.4 | -0.9  | -1.5  | V      |
| $\Delta V_{GS(th)}/\Delta T_{J}$ | Gate Threshold Voltage Temp.Coefficient               | $I_D = -50 \mu\text{A}$ , Referenced to                                                        | 25 °C                  |      | 2.5   |       | mV /°C |
| R <sub>DS(ON)</sub>              | Static Drain-Source On-Resistance                     | $V_{GS} = -4.5 \text{ V}, I_{D} = -3.2 \text{ A}$                                              |                        |      | 0.038 | 0.05  | Ω      |
| ()                               |                                                       |                                                                                                | T <sub>J</sub> = 125°C |      | 0.053 | 0.075 | 1      |
|                                  |                                                       | $V_{GS} = -2.5 \text{ V}, I_{D} = -2.7 \text{ A}$                                              |                        |      | 0.054 | 0.07  | 1      |
| I <sub>D(ON)</sub>               | On-State Drain Current                                | $V_{GS} = -4.5 \text{ V}, \ V_{DS} = -5 \text{ V}$                                             |                        | -20  |       |       | Α      |
| g <sub>FS</sub>                  | Forward Transconductance                              | $V_{DS} = -4.5 \text{ V}, I_{D} = -3.2 \text{ A}$                                              |                        |      | 13    |       | S      |
| DYNAMIC C                        | HARACTERISTICS                                        |                                                                                                |                        |      |       | •     |        |
| C <sub>iss</sub>                 | Input Capacitance                                     | $V_{DS} = -10 \text{ V}, \ V_{GS} = 0 \text{ V}, $ $f = 1.0 \text{ MHz}$                       |                        |      | 1240  |       | pF     |
| C <sub>oss</sub>                 | Output Capacitance                                    |                                                                                                |                        |      | 270   |       | pF     |
| C <sub>rss</sub>                 | Reverse Transfer Capacitance                          |                                                                                                |                        |      | 100   |       | pF     |
| SWITCHING                        | CHARACTERISTICS (Note 2)                              |                                                                                                |                        |      |       |       |        |
| $t_{\text{D(on)}}$               | Turn - On Delay Time                                  | $V_{DD} = -5 \text{ V}, \ I_D = -1 \text{ A},$ $V_{GS} = -4.5 \text{ V}, \ R_{GEN} = 6 \Omega$ |                        |      | 8     | 16    | ns     |
| ţ,                               | Turn - On Rise Time                                   |                                                                                                |                        |      | 15    | 27    | ns     |
| $t_{D(off)}$                     | Turn - Off Delay Time                                 |                                                                                                |                        |      | 45    | 65    | ns     |
| t <sub>r</sub>                   | Turn - Off Fall Time                                  |                                                                                                |                        |      | 30    | 50    | ns     |
| $Q_g$                            | Total Gate Charge                                     | $V_{DS} = -10 \text{ V}, \ I_{D} = -4.5 \text{ A},$                                            |                        |      | 13    | 19    | nC     |
| $Q_{gs}$                         | Gate-Source Charge                                    | V <sub>GS</sub> = -4.5 V                                                                       |                        |      | 1.8   |       | nC     |
| $Q_{gd}$                         | Gate-Drain Charge                                     |                                                                                                |                        |      | 3     |       | nC     |
| DRAIN-SO                         | URCE DIODE CHARACTERISTICS AND N                      | IAXIMUM RATINGS                                                                                |                        |      |       |       |        |
| l <sub>s</sub>                   | Maximum Continuous Drain-Source Diode Forward Current |                                                                                                |                        |      | -0.67 | Α     |        |
| V <sub>SD</sub>                  | Drain-Source Diode Forward Voltage                    | $V_{GS} = 0 \text{ V}, I_{S} = -0.67 \text{ A} \text{ (Note 2)}$                               |                        |      | -0.7  | -1.2  | V      |

# Notes:

<sup>1.</sup> R<sub>BJA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>BJC</sub> is guaranteed by design while R<sub>BCA</sub> is determined by the user's board design.



156°C/W on a 0.0025 in² pad of 2oz copper.



Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width  $\leq$  300 $\mu$ s, Duty Cycle  $\leq$  2.0%.

# **Typical Electrical Characteristics**



Figure 1. On-Region Characteristics.



Figure 3. On-Resistance Variation with Temperature.



Figure 5. Transfer Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

# **Typical Electrical Characteristics (continued)**



2500 Ciss
1000
200
100
-f = 1 MHz
V<sub>GS</sub> = 0 V
-V<sub>DS</sub>, DRAIN TO SOURCE VOLTAGE (V)

Figure 7. Gate Charge Characteristics.







Figure 9. Maximum Safe Operating Area.

Figure 10. Single Pulse Maximum Power Dissipation.



Figure 11. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in note 1. Transient thermal response will change depending on the circuit board design.

### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

 $E^2CMOS^{TM}$  PowerTrench<sup>TM</sup>

FACT™ QFET™ FACT Quiet Series™ QS™

 $\begin{array}{lll} \mathsf{FAST}^{\circledast} & \mathsf{Quiet}\,\mathsf{Series}^{\mathsf{TM}} \\ \mathsf{FASTr}^{\mathsf{TM}} & \mathsf{SuperSOT}^{\mathsf{TM}}\text{-}3 \\ \mathsf{GTO}^{\mathsf{TM}} & \mathsf{SuperSOT}^{\mathsf{TM}}\text{-}6 \\ \mathsf{HiSeC}^{\mathsf{TM}} & \mathsf{SuperSOT}^{\mathsf{TM}}\text{-}8 \\ \end{array}$ 

### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## PRODUCT STATUS DEFINITIONS

### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |