

#### Is Now Part of



## ON Semiconductor®

# To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer



## FDS8960C

### Dual N & P-Channel PowerTrench® MOSFET

#### **General Description**

These dual N- and P-Channel enhancement mode power field effect transistors are produced using Fairchild Semiconductor's advanced PowerTrench process that has been especially tailored to minimize on-state ressitance and yet maintain superior switching performance.

These devices are well suited for low voltage and battery powered applications where low in-line power loss and fast switching are required.

#### **Features**

Q1: N-Channel

7.0A, 35V 
$$\begin{aligned} R_{DS(on)} &= 0.024\Omega \text{ @ V}_{GS} = 10V \\ R_{DS(on)} &= 0.032\Omega \text{ @ V}_{GS} = 4.5V \end{aligned}$$

• Q2: P-Channel

$$-5$$
A,  $-35$ V R<sub>DS(on)</sub> = 0.053Ω @ V<sub>GS</sub> =  $-10$ V R<sub>DS(on)</sub> = 0.087Ω @ V<sub>GS</sub> =  $-4.5$ V

- Fast switching speed
- RoHS compliant







## Absolute Maximum Ratings $T_A = 25$ °C unless otherwise noted

| Symbol                            | Parameter                                         |           | Q1     | Q2         | Units |
|-----------------------------------|---------------------------------------------------|-----------|--------|------------|-------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                              |           | 35     | -35        | V     |
| V <sub>DS(Avalanche)</sub>        | Drain-Source Avalanche Voltage (maximum) (Note 3) |           | 40     | -40        | V     |
| V <sub>GSS</sub>                  | Gate-Source Voltage                               |           | ±20    | ±25        | V     |
| I <sub>D</sub>                    | Drain Current - Continuous                        | (Note 1a) | 7      | <b>-</b> 5 | Α     |
|                                   | - Pulsed                                          |           | 20     | -20        |       |
| P <sub>D</sub>                    | Power Dissipation for Dual Operation              |           | 2      |            | W     |
|                                   | Power Dissipation for Single Operation (Note 1a)  |           | 1      |            |       |
|                                   |                                                   | (Note 1b) |        | 1          |       |
|                                   |                                                   | (Note 1c) | 0      | .9         |       |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperat           | ure Range | –55 to | °C         |       |

#### **Thermal Characteristics**

| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 78 | °C/W |
|-----------------|-----------------------------------------|-----------|----|------|
| $R_{\theta JC}$ | Thermal Resistance, Junction-to-Case    | (Note 1)  | 40 | °C/W |

**Package Marking and Ordering Information** 

| _ |                |          |           | -          |            |
|---|----------------|----------|-----------|------------|------------|
|   | Device Marking | Device   | Reel Size | Tape width | Quantity   |
| _ | FDS8960C       | FDS8960C | 13"       | 12mm       | 2500 units |

| <b>Symbol</b>                           | Parameter                                         | Test Conditions                                                                                                                                                    | Type     | Min       | Тур            | Max            | Units |
|-----------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------|----------------|----------------|-------|
| Drain-So                                | ource Avalanche Rating                            | S                                                                                                                                                                  | •        |           |                |                |       |
| E <sub>AS</sub>                         | Drain-Source Avalanche                            | $V_{DD} = 35 \text{ V},  I_D = 7 \text{ A}, \ L = 1 \text{ mH}$                                                                                                    | Q1       |           |                | 24.5           | mJ    |
|                                         | Energy (Single Pulse)                             | $V_{DD} = -35 \text{ V}, I_D = -5 \text{ A}, L = 1 \text{ mH}$                                                                                                     | Q2       |           |                | 12.5           | mJ    |
| AS                                      | Drain-Source Avalanche<br>Current                 |                                                                                                                                                                    | Q1<br>Q2 |           | 7<br>–5        |                | Α     |
| Off Chai                                | racteristics                                      |                                                                                                                                                                    |          |           |                |                |       |
| BV <sub>DSS</sub>                       | Drain-Source Breakdown<br>Voltage                 | $ \begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                              | Q1<br>Q2 | 35<br>–35 |                |                | V     |
| ΔBV <sub>DSS</sub><br>ΔT <sub>J</sub>   | Breakdown Voltage<br>Temperature Coefficient      | $I_D$ = 250 μA, Referenced to 25°C $I_D$ = -250 μA, Referenced to 25°C                                                                                             | Q1<br>Q2 |           | 31<br>–40      |                | mV/°C |
| DSS                                     | Zero Gate Voltage Drain<br>Current                | $ \begin{aligned} &V_{DS} = 28 \ V, & V_{GS} = 0 \ V \\ &V_{DS} = -28 \ V, & V_{GS} = 0 \ V \\ &V_{GS} = 20 \ V, & V_{DS} = 0 \ V \end{aligned} $                  | Q1<br>Q2 |           |                | 1<br>-1        | μА    |
| GSSF                                    | Gate-Body Leakage, Forward                        |                                                                                                                                                                    | Q1       |           |                | 100            | nA    |
| GSSR                                    | Gate-Body Leakage, Reverse                        | $V_{GS} = -20 \text{ V}, \qquad V_{DS} = 0 \text{ V}$                                                                                                              |          |           |                | -100           | nA    |
| GSSR                                    | Gate-Body Leakage, Forward                        | $V_{GS} = 25 \text{ V}, \qquad V_{DS} = 0 \text{ V}$                                                                                                               | Q2       |           |                | 100            | nA    |
| GSSF                                    | Gate-Body Leakage, Reverse                        | $V_{GS} = -25 \text{ V}, \qquad V_{DS} = 0 \text{ V}$                                                                                                              |          |           |                | -100           | nA    |
| On Chai                                 | racteristics (Note 2)                             |                                                                                                                                                                    |          |           |                |                |       |
| / <sub>GS(th)</sub>                     | Gate Threshold Voltage                            | $\label{eq:VDS} \begin{array}{ll} V_{DS} = V_{GS}, & I_D = 250 \; \mu\text{A} \\ V_{DS} = V_{GS}, & I_D = -250 \; \mu\text{A} \end{array}$                         | Q1<br>Q2 | 1<br>–1   | 2<br>-1.8      | 3<br>-3        | V     |
| ΔV <sub>GS(th)</sub><br>ΔT <sub>J</sub> | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, Referenced to 25°C $I_D$ = -250 $\mu$ A, Referenced to 25°C                                                                                   | Q1<br>Q2 |           | –5<br>4        |                | mV/°C |
| R <sub>DS(on)</sub>                     | Static Drain-Source<br>On-Resistance              | $\begin{array}{lll} V_{GS} = 10 \ V, & I_D = 7 \ A \\ V_{GS} = 4.5 \ V, & I_D = 6 \ A \\ V_{GS} = 10 \ V, & I_D = 7 \ A, \ T_J = 125^{\circ}C \end{array}$         | Q1       |           | 20<br>25<br>29 | 24<br>32<br>37 | mΩ    |
|                                         |                                                   | $\begin{array}{lll} V_{GS} = -10 \ V, & I_D = -5 \ A \\ V_{GS} = -4.5 \ V, & I_D = -4 \ A \\ V_{GS} = -10 \ V, \ I_D = -5 \ A, \ T_J = 125 ^{\circ} C \end{array}$ | Q2       |           | 44<br>70<br>61 | 53<br>87<br>79 |       |
| FS                                      | Forward Transconductance                          | $V_{DS} = 5 \text{ V},$ $I_{D} = 7 \text{ A}$ $V_{DS} = -5 \text{ V},$ $I_{D} = -5 \text{ A}$                                                                      | Q1<br>Q2 |           | 23<br>9        |                | S     |
|                                         | c Characteristics                                 |                                                                                                                                                                    |          |           |                |                |       |
|                                         | Input Capacitance                                 | Q1 $V_{DS} = 15 \text{ V}, V_{GS} = 0 \text{ V}, f = 1.0 \text{ MHz}$                                                                                              | Q1<br>Q2 |           | 570<br>540     |                | pF    |
|                                         | Output Capacitance                                | Q2                                                                                                                                                                 | Q1<br>Q2 |           | 126<br>113     |                | pF    |
|                                         | Reverse Transfer Capacitance                      | $V_{DS} = -15 \text{ V}, V_{GS} = 0 \text{ V}, f = 1.0 \text{ MHz}$                                                                                                | Q1<br>Q2 |           | 52<br>60       |                | pF    |
| $R_G$                                   | Gate Resistance                                   | f = 1.0 MHz                                                                                                                                                        | Q1<br>Q2 |           | 2<br>6         |                | Ω     |

| Symbol          | Parameter                          | Test Conditions                                                                                               | Type     | Min | Тур         | Max         | Units |
|-----------------|------------------------------------|---------------------------------------------------------------------------------------------------------------|----------|-----|-------------|-------------|-------|
| Switchin        | g Characteristics (Note 2          | 2)                                                                                                            |          |     |             |             |       |
| $t_{d(on)}$     | Turn-On Delay Time                 | Q1 $V_{DD} = 15 \text{ V}, I_D = 1 \text{ A},$                                                                | Q1<br>Q2 |     | 8<br>12     | 16<br>22    | ns    |
| t <sub>r</sub>  | Turn-On Rise Time                  | $V_{GS} = 10V, R_{GEN} = 6 \Omega$                                                                            | Q1<br>Q2 |     | 5<br>16     | 10<br>29    | ns    |
| $t_{d(off)}$    | Turn-Off Delay Time                | Q2<br>$V_{DD} = -15 \text{ V}, I_D = -1 \text{ A},$                                                           | Q1<br>Q2 |     | 23<br>20    | 37<br>32    | ns    |
| t <sub>f</sub>  | Turn-Off Fall Time                 | $V_{GS} = -10V$ , $R_{GEN} = 6 \Omega$                                                                        | Q1<br>Q2 |     | 3<br>5      | 6<br>10     | ns    |
| $Q_g$           | Total Gate Charge                  | Q1 $V_{DS} = 15 \text{ V}, I_{D} = 7 \text{ A}, V_{GS} = 5 \text{ V}$                                         | Q1<br>Q2 |     | 5.5<br>5.7  | 7.7<br>8    | nC    |
| $Q_{gs}$        | Gate-Source Charge                 | Q2                                                                                                            | Q1<br>Q2 |     | 1.8<br>1.8  |             | nC    |
| $Q_{gd}$        | Gate-Drain Charge                  | $V_{DS} = -15 \text{ V}, I_{D} = -5 \text{ A}, V_{GS} = -5 \text{ V}$                                         | Q1<br>Q2 |     | 1.8<br>2    |             | nC    |
| Drain-S         | ource Diode Characteri             | stics                                                                                                         |          |     |             |             |       |
| Is              | Maximum Continuous Drain-S         | Source Diode Forward Current                                                                                  | Q1<br>Q2 |     |             | 1.3<br>-1.3 | Α     |
| $V_{SD}$        | Drain-Source Diode Forward Voltage | $V_{GS} = 0 \text{ V}, I_S = 1.3 \text{ A}$ (Note 2)<br>$V_{GS} = 0 \text{ V}, I_S = -1.3 \text{ A}$ (Note 2) | Q1<br>Q2 |     | 0.8<br>-0.8 | 1.2<br>-1.2 | V     |
| t <sub>rr</sub> | Diode Reverse Recovery<br>Time     | Q1<br>$I_F = 7 \text{ A}, d_{iF}/d_t = 100 \text{ A/}\mu\text{s}$                                             | Q1<br>Q2 |     | 20<br>17    |             | nS    |
| Q <sub>rr</sub> | Diode Reverse Recovery<br>Charge   | Q2 $I_F = -5 \text{ A}, d_{iF}/d_t = 100 \text{ A/}\mu\text{s}$                                               | Q1<br>Q2 |     | 10<br>5     |             | nC    |

1.  $R_{0JA}$  is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{0JC}$  is guaranteed by design while  $R_{0CA}$  is determined by the user's board design.



a) 78°C/W when mounted on a 0.5 in<sup>2</sup> pad of 2 oz copper



b) 125°C/W when mounted on a .02 in<sup>2</sup> pad of 2 oz copper



c) 135°C/W when mounted on a minimum pad.

- Scale 1 : 1 on letter size paper
- 2. Pulse Test: Pulse Width < 300μs, Duty Cycle < 2.0%
- 3. BV(avalanche) Single-Pulse rating is guaranteed by design if device is operated within the UIS SOA boundary of the device.

## **Typical Characteristics: Q1 (N-Channel)**



Figure 1. On-Region Characteristics.



Figure 3. On-Resistance Variation with Temperature.



Figure 5. Transfer Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

## **Typical Characteristics: Q1 (N-Channel)**



Figure 7. Gate Charge Characteristics.



Figure 8. Capacitance Characteristics.



Figure 9. Maximum Safe Operating Area.



Figure 10. Single Pulse Maximum Power Dissipation.



Figure 11. Single Pulse Maximum Peak Current



Figure 12. Unclamped Inductive Switching Capability

## **Typical Characteristics: Q2 (P-Channel)**



Figure 13. On-Region Characteristics.



Figure 15. On-Resistance Variation with Temperature.



Figure 17. Transfer Characteristics.



Figure 14. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 16. On-Resistance Variation with Gate-to-Source Voltage.



Figure 18. Body Diode Forward Voltage Variation with Source Current and Temperature.

## Typical Characteristics: Q2 (P-Channel)



Figure 19. Gate Charge Characteristics.



Figure 20. Capacitance Characteristics.



Figure 21. Maximum Safe Operating Area.



Figure 22. Single Pulse Maximum Power Dissipation.



Figure 23. Single Pulse Maximum Peak Current



Figure 24. Unclamped Inductive Switching Capability

## **Typical Characteristics**



Figure 25. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1c.

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hol

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative