

## *Ratiometric Linear Hall Effect Sensor ICs for High-Temperature Operation*



*Allegro MicroSystems, Inc. reserves the right to make, from time to time, revisions to the anticipated product life cycle plan for a product to accommodate changes in production capabilities, alternative product availabilities, or market demand. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.*



### *Ratiometric Linear Hall Effect Sensor ICs for High-Temperature Operation*

#### **Features and Benefits**

- Temperature-stable quiescent output voltage
- Precise recoverability after temperature cycling
- Output voltage proportional to magnetic flux density
- Ratiometric rail-to-rail output
- Improved sensitivity
- 4.5 to 5.5 V operation
- Immunity to mechanical stress
- Solid-state reliability
- Robust EMC protection

#### **Packages: 3 pin SOT23W (suffix LH), and 3 pin SIP (suffix UA)**



*Not to scale*

#### **Description**

The A132X family of linear Hall-effect sensor ICs are optimized, sensitive, and temperature-stable. These ratiometric Hall-effect sensor ICs provide a voltage output that is proportional to the applied magnetic field. The A132X family has a quiescent output voltage that is 50% of the supply voltage and output sensitivity options of 2.5 mV/G, 3.125 mV/G, and 5m V/G. The features of this family of devices are ideal for use in the harsh environments found in automotive and industrial linear and rotary position sensing systems.

Each device has a BiCMOS monolithic circuit which integrates a Hall element, improved temperature-compensating circuitry to reduce the intrinsic sensitivity drift of the Hall element, a small-signal high-gain amplifier, and a rail-to-rail lowimpedance output stage.

A proprietary dynamic offset cancellation technique, with an internal high-frequency clock, reduces the residual offset voltage normally caused by device overmolding, temperature dependencies, and thermal stress. The high frequency clock allows for a greater sampling rate, which results in higher accuracy and faster signal processing capability. This technique produces devices that have an extremely stable quiescent output voltage, are immune to mechanical stress, and have precise

*Continued on the next page…*

#### **Functional Block Diagram**



#### **Description (continued)**

recoverability after temperature cycling. Having the Hall element and an amplifier on a single chip minimizes many problems normally associated with low-level analog signals.

Output precision is obtained by internal gain and offset trim adjustments made at end-of-line during the manufacturing process.

The A132X family is provided in a 3-pin single in-line package (UA) and a 3-pin surface mount package (LH). Each package is available in a lead (Pb) free version (suffix,  $-T$ ), with a 100% matte tin plated leadframe.

#### **Selection Guide**





1Contact Allegro for additional packing options.

2This variant is in production, however, it has been deemed Pre-End of Life. The product is approaching end of life. Within a minimum of 6 months, the device will enter its final, Last Time Buy, order phase. Status change: January 31, 2011. Suggested replacements: for the A1321ELHLT-T and the A1321LLHLT-T use the A1324LLHLX-T, for the A1322LLHLT-T use the A1325LLHLX-T, and for the A1323LLHLT-T use the A1326LLHLX-T. 3Variant is in production but has been determined to be NOT FOR NEW DESIGN. This classification indicates that sale of the variant is currently restricted to existing customer applications. The variant should not be purchased for new design applications because obsolescence in the near future is probable. Samples are no longer available. Status change: January 31, 2011.

#### **Absolute Maximum Ratings**





Pin-out Drawings



Package LH Package UA



#### Terminal List







#### **DEVICE CHARACTERISTICS**<sup>1</sup> over operating temperature  $(T_A)$  range, unless otherwise noted

<sup>1</sup> Negative current is defined as conventional current coming out of (sourced from) the specified device terminal.

<sup>2</sup> Typical data is at  $T_A$  = 25°C. They are for initial design estimations only, and assume optimum manufacturing and application conditions. Performance may vary for individual units, within the specified maximum and minimum limits.

<sup>3</sup> In these tests, the vector **X** is intended to represent positive and negative fields sufficient to swing the output driver between fully OFF and saturated (ON), respectively. It is NOT intended to indicate a range of linear operation.

<sup>4</sup> Noise specification includes both digital and analog noise.



## *Ratiometric Linear Hall Effect Sensor ICs for High-Temperature Operation*



**MAGNETIC CHARACTERISTICS**<sup>1</sup>,2 over operating temperature range,  $T \cdot V = 5 V (1 - 4 m \cdot \text{unloge}$  otherwise noted

<sup>1</sup> Additional information on characteristics is provided in the section Characteristics Definitions, on the next page.

<sup>2</sup> Negative current is defined as conventional current coming out of (sourced from) the specified device terminal.

<sup>3</sup> Typical data is at T<sub>A</sub> = 25°C, except for ΔSens, and at *x.x* Sens. Typical data are for initial design estimations only, and assume optimum manufacturing and application conditions. Performance may vary for individual units, within the specified maximum and minimum limits. In addition, the typical values vary with gain.

 $4$  10 G = 1 millitesla.

5 After 150ºC pre-bake and factory programming.

6 Sensitivity drift is the amount of recovery with time.



## *Ratiometric Linear Hall Effect Sensor ICs for High-Temperature Operation*

#### **Characteristic Definitions**

**Quiescent Voltage Output.** In the quiescent state (no magnetic field), the output equals one half of the supply voltage over the operating voltage range and the operating temperature range. Due to internal component tolerances and thermal considerations, there is a tolerance on the quiescent voltage output both as a function of supply voltage and as a function of ambient temperature. For purposes of specification, the quiescent voltage output as a function of temperature is defined in terms of magnetic flux density, B, as:

$$
\Delta V_{\text{out(q)(\Delta T)}} = \frac{V_{\text{out(q)(T_A)} - V_{\text{out(q)(25°C)}}}}{\text{Sens}_{(25°C)}} \tag{1}
$$

This calculation yields the device's equivalent accuracy, over the operating temperature range, in gauss (G).

**Sensitivity.** The presence of a south-pole magnetic field perpendicular to the package face (the branded surface) increases the output voltage from its quiescent value toward the supply voltage rail by an amount proportional to the magnetic field applied. Conversely, the application of a north pole will decrease the output voltage from its quiescent value. This proportionality is specified as the sensitivity of the device and is defined as:

$$
Sens = \frac{V_{\text{out}(-B)} - V_{\text{out}(+B)}}{2B} \tag{2}
$$

The stability of sensitivity as a function of temperature is defined as:

$$
\Delta \text{Sens}_{(\Delta T)} = \frac{\text{Sens}_{(T_A)} - \text{Sens}_{(25^{\circ}\text{C})}}{\text{Sens}_{(25^{\circ}\text{C})}} \times 100\% \tag{3}
$$

**Ratiometric.** The A132X family features a ratiometric output. The quiescent voltage output and sensitivity are proportional to the supply voltage (ratiometric).

The percent ratiometric change in the quiescent voltage output is defined as:

$$
\Delta V_{\text{out(q)(\Delta V)}} = \frac{V_{\text{out(q)(V_{CC})}}/V_{\text{out(q)(SV)}}}{V_{\text{CC}}/5 \text{ V}} \times 100\% \tag{4}
$$

and the percent ratiometric change in sensitivity is defined as:

$$
\Delta \text{Sens}_{(\Delta V)} = \frac{\text{Sens}_{(\text{VCC})}/\text{Sens}_{(5V)}}{\text{V}_{\text{CC}}/5 \text{ V}} \times 100\% \tag{5}
$$

**Linearity and Symmetry.** The on-chip output stage is designed to provide a linear output with a supply voltage of 5 V. Although application of very high magnetic fields will not damage these devices, it will force the output into a non-linear region. Linearity in percent is measured and defined as:

$$
\text{Lin+} = \frac{V_{\text{out}(+B)} - V_{\text{out}(q)}}{2(V_{\text{out}(+B/2)} - V_{\text{out}(q)})} \times 100\%
$$
 (6)

$$
\text{Lin-} = \frac{V_{\text{out}(-B)} - V_{\text{out}(q)}}{2(V_{\text{out}(-B/2)} - V_{\text{out}(q)})} \times 100\%
$$
 (7)

and output symmetry as:

$$
Sym = \frac{V_{out(+B)} - V_{out(q)}}{V_{out(q)} - V_{out(-B)}} \times 100\%
$$
\n(8)



Typical Characteristics (30 pieces, 3 fabrication lots)







*Continued on the next page...*







# *Ratiometric Linear Hall Effect Sensor ICs for High-Temperature Operation*

Typical Characteristics, continued (30 pieces, 3 fabrication lots)





# *Ratiometric Linear Hall Effect Sensor ICs for High-Temperature Operation*

#### **THERMAL CHARACTERISTICS may require derating at maximum conditions, see application information**



\*Additional thermal information available on Allegro website.









#### Power Derating

The device must be operated below the maximum junction temperature of the device,  $T_{J(max)}$ . Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating  $T_J$ . (Thermal data is also available on the Allegro MicroSystems Web site.)

The Package Thermal Resistance,  $R_{AIA}$ , is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the Effective Thermal Conductivity, K, of the printed circuit board, including adjacent devices and traces. Radiation from the die through the device case,  $R_{\text{HIC}}$ , is relatively small component of  $R_{0JA}$ . Ambient air temperature,  $T_A$ , and air motion are significant external factors, damped by overmolding.

The effect of varying power levels (Power Dissipation,  $P_D$ ), can be estimated. The following formulas represent the fundamental relationships used to estimate  $T_J$ , at  $P_D$ .

$$
P_{D} = V_{IN} \times I_{IN}
$$
 (1)  

$$
\Delta T = P_{D} \times R_{\theta JA}
$$
 (2)  

$$
T_{J} = T_{A} + \Delta T
$$
 (3)

For example, given common conditions such as:  $T_A = 25^{\circ}C$ ,  $V_{\text{CC}}$  = 12 V, I<sub>CC</sub> = 4 mA, and R<sub> $\theta$ JA</sub> = 140 °C/W, then:

$$
P_D = V_{CC} \times I_{CC} = 12 \text{ V} \times 4 \text{ mA} = 48 \text{ mW}
$$
  
\n $\Delta T = P_D \times R_{\theta J A} = 48 \text{ mW} \times 140 \text{ °C/W} = 7 \text{ °C}$   
\n $T_J = T_A + \Delta T = 25 \text{ °C} + 7 \text{ °C} = 32 \text{ °C}$ 

A worst-case estimate,  $P_{D(max)}$ , represents the maximum allowable power level ( $V_{CC(max)}$ ,  $I_{CC(max)}$ ), without exceeding  $T_{J(max)}$ , at a selected  $R_{\theta JA}$  and  $T_A$ .

*Example*: Reliability for  $V_{CC}$  at  $T_A = 150^{\circ}C$ , package UA, using minimum-K PCB.

Observe the worst-case ratings for the device, specifically:  $R_{\theta$ JA = 165°C/W, T<sub>J(max)</sub> = 165°C, V<sub>CC(max)</sub> = 5.5 V, and  $I_{CC(max)} = 8 \text{ mA}.$ 

Calculate the maximum allowable power level,  $P_{D(max)}$ . First, invert equation 3:

$$
\Delta T_{max} = T_{J(max)} - T_A = 165 \,^{\circ}\text{C} - 150 \,^{\circ}\text{C} = 15 \,^{\circ}\text{C}
$$

This provides the allowable increase to  $T_J$  resulting from internal power dissipation. Then, invert equation 2:

$$
P_{D(max)} = \Delta T_{max} \div R_{\theta JA} = 15^{\circ}\text{C} \div 165^{\circ}\text{C/W} = 91 \text{ mW}
$$

Finally, invert equation 1 with respect to voltage:

$$
V_{\text{CC}(\text{est})} = P_{\text{D}(\text{max})} \div I_{\text{CC}(\text{max})} = 91 \text{ mW} \div 8 \text{ mA} = 11.4 \text{ V}
$$

The result indicates that, at  $T_A$ , the application and device can dissipate adequate amounts of heat at voltages  $\leq$ V<sub>CC(est)</sub>.

Compare  $V_{CC(est)}$  to  $V_{CC(max)}$ . If  $V_{CC(est)} \leq V_{CC(max)}$ , then reliable operation between  $V_{CC(est)}$  and  $V_{CC(max)}$  requires enhanced  $R_{\theta JA}$ . If  $V_{CC(est)} \ge V_{CC(max)}$ , then operation between  $V_{CC(est)}$  and  $V_{CC(max)}$  is reliable under these conditions.



Package LH, 3-Pin (SOT-23W)





Package UA, 3-Pin SIP



Copyright ©2004-2010, Allegro MicroSystems, Inc.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

> For the latest version of this document, visit our website: **www.allegromicro.com**

