

## Common mode filter with ESD protection for high speed serial interface







### Product status

ECMF4-20A42N10

#### **Features**

- 5GHz differential bandwidth to comply with HDMI 2.0, HDMI 1.4, USB 3.1, MIPI, Display port, etc.
- High common mode attenuation on LTE, GSM, GPS and WLAN frequencies:
  - 13 dB at 0.7 GHz
  - -23 dB at 1.5 GHz
  - -25 dB at 2.4 GHz
  - -23 dB at 2.7 GHz
  - -13 dB at 5.0 GHz
- · Very low PCB space consumption
- Thin package: 0.5 mm max.
- · Lead free and RoHS package
- High reduction of parasitic elements through integration
- Complies with IEC 61000-4-2 level 4 standards:
  - ±15 kV (air discharge)
  - ±8 kV (contact discharge)

### **Applications**

- Notebook, laptop
- Streaming box
- · Set top box
- · Portable devices

## **Description**

The is a highly integrated common mode filter designed to suppress EMI/RFI common mode noise on high speed differential serial buses like HDMI 2.0, HDMI1.4, USB 3.1 Gen 1, Ethernet, MIPI, Display port and other high speed serial interfaces.

It has a very large differential bandwidth to comply with these standards and can also protect and filter 2 differential lanes.



## 1 ECMF4-20A42N10 Characteristics

Table 1. Absolute maximum ratings (T<sub>amb</sub> = 25 °C)

| Symbol           | Parameter                                     |                   | Value       | Unit |
|------------------|-----------------------------------------------|-------------------|-------------|------|
|                  |                                               | IEC 61000-4-2:    |             |      |
| $V_{PP}$         | Peak pulse voltage                            | Contact discharge | 8           | kV   |
|                  |                                               | Air discharge     | 15          |      |
| I <sub>RMS</sub> | Maximum RMS current                           |                   | 100         | mA   |
| T <sub>op</sub>  | Maximum operating temperature range           |                   | -55 to +125 |      |
| T <sub>stg</sub> | Storage temperature range                     |                   | -55 to +150 | °C   |
| TL               | Maximum temperature for soldering during 10 s |                   | 260         |      |

Figure 2. Electrical characteristics (definitions)



Table 2. Electrical characteristics (T<sub>amb</sub> = 25 °C)

| Symbol             | Test conditions                                                                            | Min. | Тур. | Max. | Unit |
|--------------------|--------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>BR</sub>    | I <sub>R</sub> = 1 mA                                                                      | 4.5  | 5.5  |      | V    |
| I <sub>RM</sub>    | V <sub>RM</sub> = 3 V per line                                                             |      |      | 100  | nA   |
| R <sub>DC</sub>    | DC serial resistance, I <sub>DC</sub> = 20 mA                                              |      | 5.5  |      | Ω    |
| f <sub>c</sub>     | Differential mode cut-off frequency at -3 dB                                               |      | 5.0  |      | GHz  |
| V <sub>CL</sub>    | I <sub>PP</sub> = 1 A - 8/20 μs                                                            |      |      | 10   | V    |
| ▼ CL               | 8 kV contact discharge after 30 ns, IEC 61000-4-2                                          |      | 11   |      | V    |
| C <sub>diode</sub> | $V_{BIAS} = 0 \text{ V}, 2.5 \text{ GHz} \le f \le 6 \text{ GHz}, V_{OSC} = 30 \text{ mV}$ |      | 0.35 | 0.45 | pF   |

DS11458 - Rev 3 page 2/14



Table 3. Pin description

| Pin number         | Description      | Pin number | Description |
|--------------------|------------------|------------|-------------|
| 1                  | D1+ to connector | 6          | D2- to IC   |
| 2                  | D1- to connector | 7          | D2+ to IC   |
| 3                  | GND              | 8          | GND         |
| 4 D2+ to connector |                  | 9          | D1- to IC   |
| 5                  | D2- to connector | 10         | D1+ to IC   |

#### **Characteristics (curves)** 1.1



 $_{\text{COM}}$  = 50  $\Omega$ ) S<sub>CC21</sub>(dB) -10 -20--25--30--35--40--45 f(Hz) -50-1E8 1E9 8E9

Figure 5. USB3.1 Gen 1 5.0 Gbps eye diagram without ECMF4-20A42N10 (test conditions: type C connector, reference cable and equalizer)



Figure 6. USB3.1 Gen 1 5.0 Gbps eye diagram with ECMF4-20A42N10 (test conditions: type C connector, reference cable and equalizer)



DS11458 - Rev 3 page 3/14



Figure 7. USB3.1 Gen 2 10.0 Gbps eye diagram without ECMF4-20A42N10 (test conditions: type C connector, reference cable equalizer with A<sub>DC</sub> = 6 dB and DFE)



Figure 8. USB3.1 Gen 1 10.0 Gbps eye diagram with ECMF4-20A42N10 (test conditions: type C connector, reference cable equalizer with  $A_{DC}$  = 6 dB and DFE)



Figure 9. HDMI1.4 1.485 Gbps eye diagram without ECMF4-20A42N10



Figure 10. HDMI1.4 1.485 Gbps eye diagram with ECMF4-20A42N10



Figure 11. HDMI2.0 5.94 Gbps eye diagram without ECMF4-20A42N10. (test conditions : worst case cable and equalizer)



Figure 12. HDMI2.0 5.94 Gbps eye diagram with ECMF4-20A42N10. (test conditions : worst case cable and equalizer)



DS11458 - Rev 3 page 4/14



Figure 13. HDMI2.1 12 Gbps eye diagram without ECMF4-20A42N10. (test conditions: worst case cable, equalizer and CTLE)



Figure 14. HDMI2.1 12 Gbps eye diagram with ECMF4-20A42N10. (test conditions: worst case cable, equalizer and CTLE)



Figure 15. DP HBR2 5.4 Gbps eye diagram without ECMF4-20A42N10. (test conditions : with cable and equalizer)



Figure 16. DP HBR2 5.4 Gbps eye diagram with ECMF4-20A42N10. (test conditions : with cable and equalizer)



Figure 17. Mipi Gear3 5.83 Gbps eye diagram without ECMF4-20A42N10



Figure 18. Mipi Gear3 5.83 Gbps eye diagram with ECMF4-20A42N10



DS11458 - Rev 3 page 5/14





Figure 21. TLP characteristic



DS11458 - Rev 3 page 6/14



# 2 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

## 2.1 μQFN10L package information

Figure 22. µQFN10L package outline



Table 4. µQFN10L package mechanical data

|      | Dimensions  |       |      |  |  |
|------|-------------|-------|------|--|--|
| Ref. | Millimeters |       |      |  |  |
|      | Min.        | Тур.  | Max. |  |  |
| Α    | 0.41        | 0.45  | 0.50 |  |  |
| A1   | 0.00        | 0.02  | 0.05 |  |  |
| A3   |             | 0.127 |      |  |  |
| b    | 0.15        | 0.20  | 0.25 |  |  |
| D    | 2.15        | 2.20  | 2.25 |  |  |
| E    | 1.30        | 1.35  | 1.40 |  |  |
| е    |             | 0.40  |      |  |  |
| L    | 0.40        | 0.50  | 0.60 |  |  |

DS11458 - Rev 3 page 7/14



Figure 23. Marking layout



Note: The marking codes can be rotated by 90 ° or 180° to differentiate assembly location. In no case should this product marking be used to orient the component for its placement on a PCB. Only pin 1 mark is to be used for this purpose.

Pin 1 located according to EIA-481

P0

Ø D0

E1

F

W

User direction of unreeling

Figure 24. Tape and reel outline

Note: Pocket dimensions are not on scale Pocket shape may vary depending on package

Table 5. Tape and reel mechanical data

| Ref. | Dimensions (millimeters) |      |      |  |  |
|------|--------------------------|------|------|--|--|
| Kei. | Min.                     | Тур. | Max. |  |  |
| P1   | 3.9                      | 4.0  | 4.1  |  |  |
| P0   | 3.9                      | 4.0  | 4.1  |  |  |
| Ø D0 | 1.4                      | 1.5  | 1.6  |  |  |
| Ø D1 | 0.35                     | 0.40 | 0.45 |  |  |
| F    | 3.45                     | 3.5  | 3.55 |  |  |
| E1   | 1.65                     | 1.75 | 1.85 |  |  |

DS11458 - Rev 3 page 8/14



| Ref. | Dimensions (millimeters) |      |      |  |  |
|------|--------------------------|------|------|--|--|
| Rei. | Min.                     | Тур. | Max. |  |  |
| K0   | 0.6                      | 0.65 | 0.7  |  |  |
| P2   | 1.95                     | 2    | 2.05 |  |  |
| W    | 7.9                      | 8    | 8.1  |  |  |
| A0   | 1.50                     | 1.55 | 1.60 |  |  |
| В0   | 2.35                     | 2.40 | 2.45 |  |  |

DS11458 - Rev 3 page 9/14



# 3 Recommendation on PCB assembly

## 3.1 Footprint

Figure 25. Footprint in mm



SMD footprint design is recommended.

## 3.2 Stencil opening design

Recommended design reference: stencil opening thickness: 100  $\mu m$ 

Figure 26. Stencil opening recommendations



DS11458 - Rev 3 page 10/14



### 3.3 Solder paste

- 1. Halide-free flux qualification ROL0 according to ANSI/J-STD-004.
- 2. "No clean" solder paste is recommended.
- 3. Offers a high tack force to resist component movement during PCB movement.
- 4. Solder paste with fine particles: powder particle size is 20-38 μm.

#### 3.4 Placement

- 1. Manual positioning is not recommended.
- 2. It is recommended to use the lead recognition capabilities of the placement system, not the outline centering
- 3. Standard tolerance of ±0.05 mm is recommended.
- 4. 3.5 N placement force is recommended. Too much placement force can lead to squeezed out solder paste and cause solder joints to short. Too low placement force can lead to insufficient contact between package and solder paste that could cause open solder joints or badly centered packages.
- To improve the package placement accuracy, a bottom side optical control should be performed with a high resolution tool.
- For assembly, a perfect supporting of the PCB (all the more on flexible PCB) is recommended during solder paste printing, pick and place and reflow soldering by using optimized tools.

## 3.5 PCB design preference

- 1. To control the solder paste amount, the closed via is recommended instead of open vias.
- 2. The position of tracks and open vias in the solder area should be well balanced. A symmetrical layout is recommended, to avoid any tilt phenomena caused by asymmetrical solder paste due to solder flow away.

## 3.6 Reflow profile

Figure 27. ST ECOPACK® recommended soldering reflow profile for PCB mounting



Note: Minimize air convection currents in the reflow oven to avoid component movement. Maximum soldering profile corresponds to the latest IPC/JEDEC J-STD-020.

DS11458 - Rev 3 page 11/14



# 4 ECMF4-20A42N10 Ordering information

Figure 28. Ordering information scheme



**Table 6. Ordering information** 

| Order code     | Marking           | Package  | Weight | Base qty. | Delivery mode |
|----------------|-------------------|----------|--------|-----------|---------------|
| ECMF4-20A42N10 | MF <sup>(1)</sup> | μQFN-10L | 3.9 mg | 3000      | Tape and reel |

1. The marking can be rotated by 90° to differentiate assembly location

DS11458 - Rev 3 page 12/14



# **Revision history**

**Table 7. Document revision history** 

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16-May-2016 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 12-Apr-2018 | 2        | Updated Section 1.1 Characteristics (curves), Table 4. $\mu$ QFN10L package mechanical data and Table 6. Ordering information. Added Table 5. Tape and reel mechanical data, Section 3.1 Footprint, Figure 7. USB3.1 Gen 2 10.0 Gbps eye diagram without ECMF4-20A42N10 (test conditions: type C connector, reference cable equalizer with ADC = 6 dB and DFE), Figure 8. USB3.1 Gen 1 10.0 Gbps eye diagram with ECMF4-20A42N10 (test conditions: type C connector, reference cable equalizer with ADC = 6 dB and DFE) and Section 3.2 Stencil opening design. |
| 28-May-2018 | 3        | Updated Section • Product status / summary.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

DS11458 - Rev 3 page 13/14



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2018 STMicroelectronics - All rights reserved

DS11458 - Rev 3 page 14/14