

# 28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS-PARITY TEST

### **FEATURES**

- Member of the Texas Instruments Widebus+ ™Family
- Pinout Optimizes DDR2 DIMM PCB Layout
- 1-to-2 Outputs Supports Stacked DDR2 DIMMs
- One Device Per DIMM Required
- Chip-Select Inputs Gate the Data Outputs from Changing State and Minimizes System Power Consumption
- Output Edge-Control Circuitry Minimizes Switching Noise in an Unterminated Line
- Supports SSTL 18 Data Inputs
- Differential Clock (CLK and CLK) Inputs

- Supports LVCMOS Switching Levels on the Chip-Select Gate-Enable, Control, and RESET Inputs
- Checks Parity on DIMM-Independent Data Inputs
- Supports Industrial Temperature Range (-40°C to 85°C)
- RESET Input Disables Differential Input Receivers, Resets All Registers, and Forces All Outputs Low, Except QERR

# **APPLICATIONS**

DDR2 registered DIMM

### DESCRIPTION

This 28-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V  $V_{CC}$  operation. One device per DIMM is required to drive up to 18 SDRAM loads or two devices per DIMM are required to drive up to 36 SDRAM loads.

All inputs are SSTL\_18, except the chip-select gate-enable (CSGEN), control (C), and reset (RESET) inputs, which are LVCMOS. All outputs are edge-controlled circuits optimized for unterminated DIMM loads, and meet SSTL\_18 specifications, except the open-drain error (QERR) output.

The 74SSTUB32868 operates from a differential clock (CLK and CLK). Data are registered at the crossing of CLK going high and CLK going low.

The 74SSTUB32868 accepts a parity bit from the memory controller on the parity bit (PAR\_IN) input, compares it with the data received on the DIMM-independent D-inputs (D1-D5, D7, D9-D12, D17-D28 when C=0; or D1-D12, D17-D20, D22, D24-D28 when C=1) and indicates whether a parity error has occurred on the open-drain  $\overline{QERR}$  pin (active low). The convention is even parity, i.e., valid parity is defined as an even number of ones across the DIMM-independent data inputs combined with the parity input bit. To calculate parity, all DIMM-independent D-inputs must be tied to a known logic state.

The 74SSTUB32868 includes a parity checking function. Parity, which arrives one cycle after the data input to which it applies, is checked on the PAR\_IN input of the device. Two clock cycles after the data are registered, the corresponding QERR signal is generated.

### **ORDERING INFORMATION**

| TA            | PACKAGE <sup>(1)</sup> |               | ORDERABLE PART<br>NUMBER | TOP-SIDE MARKING |
|---------------|------------------------|---------------|--------------------------|------------------|
| -40°C to 85°C | TFBGA-ZRH              | Tape and Reel | 74SSTUB32868ZRHR         | SB868            |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus+ is a trademark of Texas Instruments.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **DESCRIPTION (CONTINUED)**

If an error occurs and the QERR output is driven low, it stays latched low for a minimum of two clock cycles or until RESET is driven low. If two or more consecutive parity errors occur, the QERR output is driven low and latched low for a clock duration equal to the parity error duration or until RESET is driven low. If a parity error occurs on the clock cycle before the device enters the low-power mode (LPM) and the QERR output is driven low, it stays latched low for the LPM duration plus two clock cycles or until RESET is driven low. The DIMM-dependent signals (DCKE0, DCKE1, DODT0, DODT1, DCS0 and DCS1) are not included in the parity check computation.

The C input controls the pinout configuration from register-A configuration (when low) to register-B configuration (when high). The C input should not be switched during normal operation. It should be hard-wired to a valid low or high level to configure the register in the desired mode.

In the DDR2 RDIMM application, RESET is specified to be completely asynchronous with respect to CLK and CLK. Therefore, no timing relationship can be ensured between the two. When entering reset, the register is cleared and the data outputs is driven low quickly, relative to the time to disable the differential input receivers. However, when coming out of reset, the register becomes active quickly, relative to the time to enable the differential input receivers. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of RESET until the input receivers are fully enabled, the design of the 74SSTUB32868 must ensure that the outputs remain low, thus ensuring no glitches on the output.

To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up.

The device supports low-power standby operation. When  $\overline{RESET}$  is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage ( $V_{REF}$ ) inputs are allowed. In addition, when RESET is low, all registers are reset and all outputs are forced low except QERR. The LVCMOS RESET and C inputs always must be held at a valid logic high or low level.

The device also supports low-power active operation by monitoring both system chip select ( $\overline{DCS0}$  and  $\overline{DCS1}$ ) and CSGEN inputs and will gate the Qn outputs from changing states when CSGEN,  $\overline{DCS0}$ , and  $\overline{DCS1}$  inputs are high. If CSGEN,  $\overline{DCS0}$  or  $\overline{DCS1}$  input is low, the Qn outputs function normally. Also, if both  $\overline{DCS0}$  and  $\overline{DCS1}$  inputs are high, the device will gate the  $\overline{QERR}$  output from changing states. If either  $\overline{DCS0}$  or  $\overline{DCS1}$  is low, the QERR output functions normally. The  $\overline{RESET}$  input has priority over the  $\overline{DCS0}$  and  $\overline{DCS1}$  control and when driven low forces the Qn outputs low, and the  $\overline{QERR}$  output high. If the chip-select control functionality is not desired, then the CSGEN input can be hard-wired to ground, in which case, the setup-time requirement for  $\overline{DCS0}$  and  $\overline{DCS1}$  would be the same as for the other D data inputs. To control the low-power mode with  $\overline{DCS0}$  and  $\overline{DCS1}$  only, then the CSGEN input should be pulled up to  $V_{CC}$  through a pullup resistor.

The two  $V_{REF}$  pins (A5 and AB5) are connected together internally by approximately 150  $\Omega$ . However, it is necessary to connect only one of the two  $V_{REF}$  pins to the external  $V_{REF}$  power supply. An unused  $V_{REF}$  pin should be terminated with a  $V_{REF}$  coupling capacitor.



### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                                              |                    | VALUE                    | UNIT |
|------------------|------------------------------------------------------------------------------|--------------------|--------------------------|------|
| V <sub>CC</sub>  | Supply voltage range                                                         |                    | -0.5 to 2.5              | V    |
| V <sub>I</sub>   | Input voltage range (see notes (2) and (3))                                  |                    | $-0.5$ to $V_{CC} + 0.5$ | V    |
| V <sub>O</sub>   | Output voltage range (see notes (2) and (3))                                 |                    | $-0.5$ to $V_{CC} + 0.5$ | V    |
| I <sub>IK</sub>  | Input clamp current (V <sub>I</sub> < 0, V <sub>I</sub> > V <sub>CC</sub> )  |                    | ±50                      | mA   |
| l <sub>OK</sub>  | Output clamp current (V <sub>I</sub> < 0, V <sub>O</sub> > V <sub>CC</sub> ) | ±50                | mA                       |      |
| lo               | Continuous output current (V <sub>O</sub> = 0 to V <sub>CC</sub> )           |                    | ±50                      | mA   |
| I <sub>CC</sub>  | Continuous current through each V <sub>CC</sub> or GND                       |                    | ±100                     | mA   |
| D                | Thermal registeres innetion to embient (see note (4))                        | No airflow         | 46.8                     |      |
| $R_{\theta JA}$  | Thermal resistance, junction-to-ambient (see note (4))                       | Airflow 200 ft/min | 42.9                     | k/W  |
| $R_{\theta JC}$  | Thermal resistance, junction-to-case (see note (4))                          | No airflow         | 17.9                     |      |
| T <sub>stg</sub> | Storage temperature range                                                    | ·                  | -65 to 150               | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted) (1)

|                    | ·                               |                           | MIN                       | NOM                   | MAX                       | UNIT |
|--------------------|---------------------------------|---------------------------|---------------------------|-----------------------|---------------------------|------|
| SUPPLY             | Y VOLTAGES, CURRENTS AND        | TEMPERATURE RANGE         |                           |                       | 1                         |      |
| V <sub>CC</sub>    | Supply voltage                  |                           | 1.7                       |                       | 1.9                       | V    |
| $V_{REF}$          | Reference voltage               |                           | 0.49 x V <sub>CC</sub>    | 0.5 x V <sub>CC</sub> | 0.51 x V <sub>CC</sub>    | V    |
| V <sub>TT</sub>    | Termination voltage             |                           | V <sub>REF</sub> - 40 mV  | $V_{REF}$             | V <sub>REF</sub> + 40 mV  | ٧    |
| VI                 | Input voltage                   |                           | 0                         |                       | V <sub>CC</sub>           | V    |
| $V_{IH}$           | AC high-level input voltage     | Data inputs, DCSn, PAR_IN | V <sub>REF</sub> + 250 mV |                       |                           | V    |
| V <sub>IL</sub>    | AC low-level input voltage      | Data inputs, DCSn, PAR_IN |                           |                       | V <sub>REF</sub> - 250 mV | ٧    |
| V <sub>IH</sub>    | DC high-level input voltage     | Data inputs, DCSn, PAR_IN | V <sub>REF</sub> + 125 mV |                       |                           | ٧    |
| V <sub>IL</sub>    | DC low-level input voltage      | Data inputs, DCSn, PAR_IN |                           |                       | V <sub>REF</sub> - 125 mV | ٧    |
| V <sub>IH</sub>    | High-level input voltage        | RESET, CSGEN, C           | 0.65 x V <sub>CC</sub>    |                       |                           | ٧    |
| $V_{IL}$           | Low-level input voltage         | RESET, CSGEN, C           |                           |                       | 0.35 x V <sub>CC</sub>    | ٧    |
| V <sub>ICR</sub>   | Common-mode input voltage range | CLK, CLK                  | 0.675                     |                       | 1.125                     | ٧    |
| V <sub>I(PP)</sub> | Peak-to-peak input voltage      | CLK, CLK                  | 0.6                       |                       |                           | ٧    |
| I <sub>OH</sub>    | High-level output current       | Q outputs                 |                           |                       | -8                        | mA   |
| 1                  | Low lovel output ourrent        | Q outputs                 |                           |                       | 8                         | m Λ  |
| l <sub>OL</sub> L  | Low-level output current        | QERR output               | 30                        |                       |                           | mA   |
| T <sub>A</sub>     | Operating free-air temperature  |                           | -40                       |                       | 85                        | °C   |

<sup>(1)</sup> The RESET and Cn inputs of the device must be held at valid logic voltage levels (not floating) to ensure proper device operation. The differential inputs must not be floating unless RESET is low. See the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

Copyright © 2007–2009, Texas Instruments Incorporated

<sup>(2)</sup> The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>3)</sup> This value is limited to 2.5 V maximum.

<sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.



## **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                              | TEST CONDITION                                                                                                                                                                                                                               |                    | V <sub>cc</sub> | MIN                   | TYP <sup>(1)</sup> | MAX     | UNIT                         |
|----------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------|-----------------------|--------------------|---------|------------------------------|
| V                    | O subsubs                                              | $I_{OH} = -100 \mu A$                                                                                                                                                                                                                        |                    | 1.7 V to 1.9 V  | V <sub>CC</sub> - 0.2 |                    |         | V                            |
| V <sub>OH</sub>      | Q outputs                                              | I <sub>OH</sub> = -6 mA                                                                                                                                                                                                                      |                    | 1.7 V           | 1.2                   |                    |         | V                            |
|                      | O subsubs                                              | $I_{OL} = 100 \mu A$                                                                                                                                                                                                                         |                    | 1.7 V to 1.9 V  |                       |                    | 0.2     |                              |
| $V_{OL}$             | Q outputs                                              | I <sub>OL</sub> = 6 mA                                                                                                                                                                                                                       |                    | 1.7 V           |                       |                    | 0.5     | V                            |
|                      | QERR                                                   | I <sub>OL</sub> = 25 mA                                                                                                                                                                                                                      |                    | 1.7 V           |                       |                    | 0.5     | ·                            |
|                      | PAR IN                                                 | V <sub>I</sub> = GND                                                                                                                                                                                                                         |                    |                 |                       |                    | -5      |                              |
| $I_{\parallel}$      | PAR_IIN                                                | $V_I = V_{CC}$                                                                                                                                                                                                                               |                    | 1.9 V           |                       |                    | 25      | μΑ                           |
|                      | All other inputs (2)                                   | V <sub>I</sub> = V <sub>CC</sub> or GND                                                                                                                                                                                                      |                    |                 |                       |                    | ±5      | ·                            |
| l <sub>OZ</sub>      | QERR outputs                                           | V <sub>O</sub> = V <sub>CC</sub> or GND                                                                                                                                                                                                      |                    | 1.9 V           |                       |                    | ±10     | μΑ                           |
|                      | Static standby (3)                                     | RESET = GND                                                                                                                                                                                                                                  |                    |                 |                       |                    | 200 (3) | μΑ                           |
| I <sub>CC</sub>      | Static operating                                       | $\overline{\text{RESET}} = V_{CC}, VI = V_{IH(AC)} \text{ or } V_{IL(AC)}$                                                                                                                                                                   | I <sub>O</sub> = 0 | 1.9 V           |                       |                    | 80      | mA                           |
|                      | Dynamic operating - clock only                         | $\overline{\text{RESET}} = \text{V}_{\text{CC}},  \underline{\text{VI}} = \text{V}_{\text{IH}(\text{AC})}  \text{or} \\ \text{V}_{\text{IL}(\text{AC})}, \text{CLK and } \overline{\text{CLK}}  \text{switching} \\ 50\%  \text{duty cycle}$ |                    |                 |                       | 64                 |         | μ <b>A</b> /MHz              |
| I <sub>CC(D)</sub>   | Dynamic operating – per each data input                | RESET = V <sub>CC</sub> , V <sub>L</sub> = V <sub>IH(AC)</sub> or V <sub>IL(AC)</sub> , CLK and CLK switching 50% duty cycle, One data input switching at one half clock frequency, 50% duty cycle                                           | I <sub>O</sub> = 0 | 1.8 V           |                       | 37                 |         | μΑ/clock<br>MHz/<br>D inputs |
|                      | Chip-select-enabled low-power active mode – clock only | $\label{eq:RESET} \begin{split} \overline{\text{RESET}} &= V_{CC},  \underline{VI} = V_{IH(AC)}  \text{or} \\ V_{IL(AC)}, CLK   \text{and}   \overline{CLK}   \text{switching} \\ 50\%   \text{duty cycle} \end{split}$                      |                    |                 |                       | 68                 |         | μ <b>A</b> /MHz              |
| I <sub>CC(DLP)</sub> | Chip-select-enabled low-power active mode              | RESET = V <sub>CC</sub> , V <sub>L</sub> = V <sub>IH(AC)</sub> or V <sub>IL(AC)</sub> , CLK and CLK switching 50% duty cycle, One data input switching at one half clock frequency, 50% duty cycle                                           | I <sub>O</sub> = 0 | 1.8 V           |                       | 2.7                |         | μΑ/clock<br>MHz/<br>D inputs |
| _                    | Data inputs, DCSn,<br>PAR_IN, CSGEN                    | V <sub>I</sub> = V <sub>REF</sub> ±250 mV                                                                                                                                                                                                    |                    |                 | 2                     | 2.5                | 3       | _                            |
| CI                   | CLK, CLK                                               | $V_{ICR} = 0.9 \text{ V}, V_{I(PP)} = 600 \text{ mV}$                                                                                                                                                                                        |                    | 1.8 V           | 2                     |                    | 3       | pF                           |
|                      | RESET                                                  | V <sub>I</sub> = V <sub>CC</sub> or GND                                                                                                                                                                                                      |                    |                 |                       | 4                  |         |                              |

 <sup>(1)</sup> All typical values are at V<sub>CC</sub> = 1.8 V, T<sub>A</sub> = 25°C.
 (2) Each V<sub>REF</sub> pin (A5 or AB5) should be tested independently, with the other (untested) pin open.
 (3) The maximum static standby current I<sub>CC</sub> is 100 μA if the device is exposed to commercial temperature range (0°C to 70°C) only. For industrial temperature range (-40°C to 85°C), the static I<sub>CC</sub> is 200 μA.



### **PACKAGE** (TOP VIEW) Terminal Assignment for Register-A (C = 0) 5 2 3 4 7 8 1 2 3 4 5 6 7 8 1 D<sub>2</sub> С GND V<sub>REF</sub> **GND** Q1A Q<sub>1</sub>B Α **D1** 000000000Α $V_{CC}$ $V_{CC}$ В D4 D3 $V_{CC}$ $v_{cc}$ Q2A Q2B 000000000В D6 00000000 С Q3A Q3B С D5 **GND GND GND GND** (DCKE1) 00000000 D **D8** $v_{cc}$ $v_{cc}$ $v_{cc}$ D D7 $v_{cc}$ Q4A Q4B (DCKE0) 00000000 Ε Q6A 000000000Ε D9 **GND GND GND GND** Q5A Q5B F (QCKE1A) 00000000 G Q8A Q6B $\mathbf{v}_{\mathbf{cc}}$ $v_{cc}$ $v_{cc}$ $v_{cc}$ Q7A F D10 (QCKE0A) (QCKE1B) Н 00000000 00000000 G D11 Q10A **GND** GND **GND GND** Q9A Q7B J Q8B 000000000Κ н D12 Q12A Vcc V<sub>CC</sub> $V_{CC}$ $V_{CC}$ Q11A (QCKE0B) 00000000 L D13 Q13A Q10B J **GND** GND **GND GND** Q9B 0000000000М (DCS1) (QCS1A) 00000000 Ν D14 **Q14A** $v_{cc}$ K Vcc $v_{cc}$ $v_{cc}$ **Q12B** Q11B (DCS0) (QCS0A) Р 00000000 Q14B Q13B PAR\_IN **GND GND** R 000000000L CLK **CSGEN GND** (QCS0B) (QCS1B) Т 000000000Q15B Q16B **QERR** $v_{cc}$ $v_{cc}$ V<sub>CC</sub> M CLK RESET (QODT0B) (QODT1B) 000000000U D15 Q15A ٧ 00000000 **GND** GND **GND GND** Q17B Q18B Ν (DODT0) (QODT0A) W 000000000D16 Q16A $v_{cc}$ $v_{cc}$ $V_{CC}$ $V_{CC}$ Q19B Q20B Ρ 00000000 (DODT1) (QODT1A) Υ Q17A 000000000D17 **GND GND GND GND** Q18A **Q21B** R AA $v_{cc}$ AB 000000000Т Q19A $v_{cc}$ $V_{CC}$ $V_{CC}$ Q20A Q22B **D18** U D19 **Q21A GND GND GND GND** Q22A **Q23B** v<sub>cc</sub> $v_{cc}$ V<sub>CC</sub> V<sub>CC</sub> ν Q23A D20 Q24A Q24B **GND GND** Q25A Q25B W **D21 D22 GND** GND $V_{CC}$ $V_{CC}$ Υ D23 D24 V<sub>CC</sub> $v_{cc}$ Q26A **Q26B** D25 **D26 GND** GND **GND** GND **Q27A Q27B** AA $v_{cc}$ V<sub>CC</sub> NC V<sub>REF</sub> **Q28A Q28B** AΒ **D27 D28**

- A. Each pin name in parentheses indicates the DDR2 DIMM signal name.
- B. NC No internal connection.



# Logic Diagram for Register-A Configuration (Positive Logic); C = 0





# Parity Logic Diagram for Register-A Configuration (Positive Logic); C = 0



8



7

# PACKAGE (TOP VIEW) 1 2 3 4 5 6 7 8

### 000000000000000000В 00000000 С 000000000D 00000000 Е 000000000F 00000000 G 000000000Н 00000000 J 000000000K 000000000 000000000 M 000000000Ν Ρ 00000000 R 000000000Т 00000000 000000000 U

000000000

0000000000

000000000

000000000

### Terminal Assignment for Register-B (C = 1)

5

2

1

|    | -              | _                | •               | -               | •                | •               | •                | •                |
|----|----------------|------------------|-----------------|-----------------|------------------|-----------------|------------------|------------------|
| Α  | D2             | D1               | С               | GND             | V <sub>REF</sub> | GND             | Q1A              | Q1B              |
| В  | D4             | D3               | v <sub>cc</sub> | v <sub>cc</sub> | V <sub>CC</sub>  | v <sub>cc</sub> | Q2A              | Q2B              |
| С  | D6             | D5               | GND             | GND             | GND              | GND             | Q3A              | Q3B              |
| D  | D8             | D7               | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> | Q4A              | Q4B              |
| E  | D9             | Q6A              | GND             | GND             | GND              | GND             | Q5A              | Q5B              |
| F  | D10            | Q8A              | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> | Q7A              | Q6B              |
| G  | D11            | Q10A             | GND             | GND             | GND              | GND             | Q9A              | Q7B              |
| Н  | D12            | Q12A             | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> | Q11A             | Q8B              |
| J  | D13<br>(DODT1) | Q13A<br>(DODT1A) | GND             | GND             | GND              | GND             | Q10B             | Q9B              |
| K  | D14<br>(DODT0) | Q14A<br>(QODT0A) | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> | Q12B             | Q11B             |
| L  | CLK            | CSGEN            | PAR_IN          | GND             | GND              | GND             | Q14B<br>(QODT0B) | Q13B<br>(QODT1B) |
| М  | CLK            | RESET            | QERR            | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> | Q15B<br>(QCS0B)  | Q16B<br>(QCS1B)  |
| N  | D15<br>(DCS0)  | Q15A<br>(QCS0A)  | GND             | GND             | GND              | GND             | Q17B             | Q18B             |
| Р  | D16<br>(DCS1)  | Q16A<br>(QCS1A)  | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> | Q19B             | Q20B             |
| R  | D17            | Q17A             | GND             | GND             | GND              | GND             | Q18A             | Q21B<br>(QCKE0B) |
| Т  | D18            | Q19A             | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> | Q20A             | Q22B             |
| U  | D19            | Q21A<br>(QCKE0A) | GND             | GND             | GND              | GND             | Q22A             | Q23B<br>(QCKE1B) |
| ٧  | D20            | Q23A<br>(QCKE1A) | $v_{cc}$        | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> | Q24A             | Q24B             |
| W  | D21<br>(DCKE0) | D22              | GND             | GND             | GND              | GND             | Q25A             | Q25B             |
| Υ  | D23<br>(DCKE1) | D24              | v <sub>cc</sub> | v <sub>cc</sub> | v <sub>cc</sub>  | v <sub>cc</sub> | Q26A             | Q26B             |
| AA | D25            | D26              | GND             | GND             | GND              | GND             | Q27A             | Q27B             |
| AB | D27            | D28              | NC              | v <sub>cc</sub> | $V_{REF}$        | v <sub>cc</sub> | Q28A             | Q28B             |

٧

W

Υ

AA AB



# Logic Diagram for Register-B Configuration (Positive Logic); C = 1





# Parity Logic Diagram for Register-B Configuration (Positive Logic); C = 1





# Timing Diagram for 74SSTUB32868 During Start-Up (RESET Switches From L to H)



- A. After RESET is switched from low to high, all data and PAR\_IN input signals must be set and held low for a minimum time of t<sub>act</sub> max, to avoid a false error.
- B. If the data is clocked in on the n-clock pulse, the  $\overline{\text{QERR}}$  output signal is generated on the n + 2 clock pulse, and it is valid on the n + 3 clock pulse.





A. If the data is clocked in on the n-clock pulse, the  $\overline{\text{QERR}}$  output signal is generated on the n + 2 clock pulse, and it is valid on the n + 3 clock pulse. If an error occurs and the  $\overline{\text{QERR}}$  output is driven low, it stays latched low for a minimum of two clock cycles or until  $\overline{\text{RESET}}$  is driven low.



# Timing Diagram for 74SSTUB32868 During Shut-Down (RESET Switches From H to L)



A. After RESET is switched from high to low, all data and clock input signals must be held at logic levels (not floating) for a minimum time of t<sub>inact</sub> max, to avoid a false error.



## **TERMINAL FUNCTIONS**

| TERMINAL NAME         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                        | ELECTRICAL CHARACTERISTICS  |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| GND                   | Ground                                                                                                                                                                                                                                                                                                                                                             | Ground input                |
| V <sub>CC</sub>       | Power supply voltage                                                                                                                                                                                                                                                                                                                                               | 1.8 V nominal               |
| V <sub>REF</sub>      | Input reference voltage                                                                                                                                                                                                                                                                                                                                            | 0.9 V nominal               |
| CLK                   | Positive master clock input                                                                                                                                                                                                                                                                                                                                        | Differential input          |
| CLK                   | Negative master clock input                                                                                                                                                                                                                                                                                                                                        | Differential input          |
| С                     | Configuration control input - Register A or Register B                                                                                                                                                                                                                                                                                                             | LVCMOS input                |
| RESET                 | Asynchronous reset input – resets registers and disables V <sub>REF</sub> , data and clock differential-input receivers. When RESET is low, all the Q outputs are forced low and the QERR output is forced high.                                                                                                                                                   | LVCMOS input                |
| CSGEN                 | Chip select gate enable – When high, D1–D28 <sup>(1)</sup> inputs are latched only when at least one chip select input is low during the rising edge of the clock. When low, the D1–D28 <sup>(1)</sup> inputs are latched and redriven on every rising edge of the clock.                                                                                          | LVCMOS input                |
| D1-D28                | Data input – clocked in on the crossing of the rising edge of CLK and the falling edge of CLK                                                                                                                                                                                                                                                                      | SSTL_18 input               |
| DCS0, DCS1            | Chip select inputs – These pins initiate DRAM address/command decodes, and as such at least one will be low when a valid address/command is present. The Register can be programmed to redrive all D inputs (CSGEN high) only when at least one chip select input is low. If CSGEN, DCSO, and DCS1 inputs are high, D1–D28 <sup>(2)</sup> inputs will be disabled. | SSTL_18 input               |
| DODT0, DODT1          | The outputs of this register bit will not be suspended by the $\overline{DCS0}$ and $\overline{DCS1}$ control.                                                                                                                                                                                                                                                     | SSTL_18 input               |
| DCKE0, DEKE1          | The outputs of this register bit will not be suspended by the $\overline{DCS0}$ and $\overline{DCS1}$ control.                                                                                                                                                                                                                                                     | SSTL_18 input               |
| PAR_IN                | Parity input – arrives one clock cycle after the corresponding data input. Pulldown resistor of typical $150 k\Omega$ to GND.                                                                                                                                                                                                                                      | SSTL_18 input with pulldown |
| Q1-Q28 <sup>(3)</sup> | Data outputs that are suspended by the $\overline{DCS0}$ and $\overline{DCS1}$ control.                                                                                                                                                                                                                                                                            | 1.8 V CMOS output           |
| QCS0, QCS1            | Data output that will not be suspended by the DCS0 and DCS1 control.                                                                                                                                                                                                                                                                                               | 1.8 V CMOS output           |
| QODT0, QODT1          | Data output that will not be suspended by the DCS0 and DCS1 control.                                                                                                                                                                                                                                                                                               | 1.8 V CMOS output           |
| QCKE0, QEKE1          | Data output that will not be suspended by the DCS0 and DCS1 control.                                                                                                                                                                                                                                                                                               | 1.8 V CMOS output           |
| QERR                  | Output error bit – generated two clock cycles after the corresponding data is registered.                                                                                                                                                                                                                                                                          | Open-drain output           |
| NC                    | No internal connection                                                                                                                                                                                                                                                                                                                                             |                             |

<sup>(1)</sup> Data inputs = D1-D5, D7, D9-D12, D17-D28 when C = 0.

Data inputs = D1-D12, D17-D20, D22, D24-D28 when C = 1.

(2) Data inputs = D1-D5, D7, D9-D12, D17-D28 when C = 0.

Data inputs = D1-D12, D17-D20, D22, D24-D28 when C = 1.

<sup>(3)</sup> Data outputs = Q1-Q5, Q7, Q9-Q12, Q17-Q28 when C = 0. Data outputs = Q1-Q12, Q17-Q20, Q22, Q24-Q28 when C = 1.



### **FUNCTION TABLE**

|       |               |               | INPUTS        |               |               |                        |       | OUT   | PUTS  |               |
|-------|---------------|---------------|---------------|---------------|---------------|------------------------|-------|-------|-------|---------------|
| RESET | DCS0          | DCS1          | CSGEN         | CLK           | CLK           | dn,<br>DODTn,<br>DCKEn | Qn    | QCS0  | QCS1  | QODT,<br>QCKE |
| Н     | L             | L             | Χ             | <b>↑</b>      | <b>↓</b>      | L                      | L     | L     | L     | L             |
| Н     | L             | L             | Χ             | <b>↑</b>      | $\downarrow$  | Н                      | Н     | L     | L     | Н             |
| Н     | L             | L             | Χ             | L or H        | L or H        | Χ                      | $Q_0$ | $Q_0$ | $Q_0$ | $Q_0$         |
| Н     | L             | Н             | Χ             | <b>↑</b>      | $\downarrow$  | L                      | L     | L     | Н     | L             |
| Н     | L             | Н             | Χ             | <b>↑</b>      | $\downarrow$  | Н                      | Н     | L     | Н     | Н             |
| Н     | L             | Н             | Χ             | L or H        | L or H        | Χ                      | $Q_0$ | $Q_0$ | $Q_0$ | $Q_0$         |
| Н     | Н             | L             | Χ             | <b>↑</b>      | $\downarrow$  | L                      | L     | Н     | L     | L             |
| Н     | Н             | L             | Χ             | <b>↑</b>      | $\downarrow$  | Н                      | Н     | Н     | L     | Н             |
| Н     | Н             | L             | Χ             | L or H        | L or H        | Χ                      | $Q_0$ | $Q_0$ | $Q_0$ | $Q_0$         |
| Н     | Н             | Н             | L             | <b>↑</b>      | $\downarrow$  | L                      | L     | Н     | Н     | L             |
| Н     | Н             | Н             | L             | <b>↑</b>      | $\downarrow$  | Н                      | Н     | Н     | Н     | Н             |
| Н     | Н             | Н             | L             | L or H        | L or H        | Χ                      | $Q_0$ | $Q_0$ | $Q_0$ | $Q_0$         |
| Н     | Н             | Н             | Н             | <b>↑</b>      | $\downarrow$  | L                      | $Q_0$ | Н     | Н     | L             |
| Н     | Н             | Н             | Н             | <b>↑</b>      | $\downarrow$  | Н                      | $Q_0$ | Н     | Н     | Н             |
| Н     | Н             | Н             | Н             | L or H        | L or H        | Χ                      | $Q_0$ | $Q_0$ | $Q_0$ | $Q_0$         |
| L     | X or floating | L                      | L     | L     | L     | L             |

### PARITY AND STANDBY FUNCTION

|       |               |               | INPUTS        |               |                             |                       | OUTPUTS               |
|-------|---------------|---------------|---------------|---------------|-----------------------------|-----------------------|-----------------------|
| RESET | CLK           | CLK           | DCS0          | DCS1          | Σ OF INPUTS = H<br>D1 - D22 | PAR_IN <sup>(1)</sup> | QERR (2)              |
| Н     | 1             | $\downarrow$  | L             | Х             | Even                        | L                     | Н                     |
| Н     | <b>↑</b>      |               | L             | X             | Odd                         | L                     | L                     |
| Н     | 1             | $\downarrow$  | L             | X             | Even                        | Н                     | L                     |
| Н     | 1             | $\downarrow$  | L             | X             | Odd                         | Н                     | Н                     |
| Н     | 1             | $\downarrow$  | X             | L             | Even                        | L                     | Н                     |
| Н     | 1             | $\downarrow$  | X             | L             | Odd                         | L                     | L                     |
| Н     | <b>↑</b>      | $\downarrow$  | X             | L             | Even                        | Н                     | L                     |
| Н     | 1             | $\downarrow$  | X             | L             | Odd                         | Н                     | Н                     |
| Н     | 1             | $\downarrow$  | Н             | Н             | X                           | X                     | QERR <sub>0</sub> (3) |
| Н     | L or H        | L or H        | X             | X             | X                           | X                     | QERR 0                |
| L     | X or floating | X or floating | X or floating | X or floating | Χ                           | X or floating         | Н                     |

If DCS0, DCS1 and CSGEN are driven high, the device is placed in a low-power mode (LPM). If a parity error occurs on the clock cycle before the device enters the LPM and the QERR output is driven low, it stays latched low for the LPM duration plus two clock cycles or until RESET is driven low.

 <sup>(1)</sup> PAR\_IN arrives one clock cycle after the data to which it applies.
 (2) This transition assumes that QERR is high at the crossing of CLK going high and CLK going low. If QERR goes low, it stays latched low for a minimum of two clock cycles or until RESET is driven low. If two or more consecutive errors occur, the QERR output is driven low and latched low for a clock duration equal to the parity error duration or until RESET is driven low. For QERR computation, CSGEN is a "don't care".



## **TIMING REQUIREMENTS**

over recommended ranges of supply voltage, load, and operating free-air temperature (see Figure 1 and Note (1))

|                      |                                                              |                                               | V <sub>CC</sub> = 1.8 V ± | 0.1 V |      |
|----------------------|--------------------------------------------------------------|-----------------------------------------------|---------------------------|-------|------|
|                      |                                                              |                                               | MIN                       | MAX   | UNIT |
| f <sub>(clock)</sub> | Clock frequency                                              |                                               |                           | 410   | MHz  |
| t <sub>w</sub>       | Pulse duration, CLF                                          | K, CLK high or low                            | 1                         |       | ns   |
| t <sub>act</sub>     | Differential inputs a                                        | ctive time (see Note (2))                     |                           | 10    | ns   |
| t <sub>inact</sub>   | Differential inputs inactive time (see Note <sup>(3)</sup> ) |                                               | 15                        | ns    |      |
|                      |                                                              | DCSn before CLK↑, CLK↓, CSGEN high            | 600                       |       |      |
|                      | Catua tima                                                   | DCSn before CLK↑, CLK↓, CSGEN low             | 500                       |       |      |
| ι <sub>su</sub>      | Setup time                                                   | DODTn, DCKEn, and Data before CLK↑, CLK↓      | 500                       |       | ps   |
|                      |                                                              | PAR_IN before CLK↑, CLK↓                      | 500                       |       |      |
| +                    | t <sub>h</sub> Hold time                                     | DCSn, DODTn, DCKEn, and Data after CLK↑, CLK↓ |                           |       | -    |
| ι <sub>h</sub>       | rioid tiirle                                                 | PAR_IN after CLK↑, CLK↓                       | 400                       |       | ps   |

All inputs slew rate is 1 V/ns ±20%

## **SWITCHING CHARACTERISTICS**

over recommended ranges of supply voltage, load, and operating free-air temperature (unless otherwise noted)

|                                                                 |              |             | V <sub>CC</sub> = 1.8 V ± |     |      |
|-----------------------------------------------------------------|--------------|-------------|---------------------------|-----|------|
| PARAMETER                                                       | FROM (INPUT) | TO (OUTPUT) | MIN                       | MAX | UNIT |
| f <sub>max</sub> (see Figure 2)                                 |              |             | 410                       |     | MHz  |
| t <sub>pdm</sub> <sup>(1)</sup> (production test, see Figure 1) | CLK and CLK  | Q           | 0.5                       | 1.0 | ns   |
| t <sub>PLH</sub> (see Figure 4)                                 | CLK and CLK  | QERR        | 1.2                       | 3   | ns   |
| t <sub>PHL</sub> (see Figure 4)                                 | CLN and CLN  | QERR        | 1                         | 2.4 |      |
| t <sub>RPHL</sub> <sup>(2)</sup> (see Figure 2)                 | RESET        | Q           |                           | 3   | ns   |
| t <sub>RPLH</sub> (see Figure 4)                                | RESET        | QERR        |                           | 3   | ns   |

The typical difference between min and max does not exceed 400 ps.

# **OUTPUT SLEW RATES**

over operating free-air temperature range (unless otherwise noted) (see Figure 3)

|                       |            |             | V <sub>CC</sub> = 1.8 V ±0.1 V |     |      |
|-----------------------|------------|-------------|--------------------------------|-----|------|
| PARAMETER             | FROM       | TO (OUTPUT) | MIN                            | MAX | UNIT |
| dV/dt_r               | 20%        | 80%         | 1                              | 5   | V/ns |
| dV/dt_f               | 80%        | 20%         | 1                              | 5   | V/ns |
| $dV/dt\_\Delta^{(1)}$ | 20% to 80% | 20% to 80%  |                                | 1   | V/ns |

(1) The difference between dV/dr\_r (rising edge rate) and dV/dt\_f (falling edge).

 $V_{REF}$  must be held at a valid input level and data inputs must be held low for a minimum time of  $t_{act}$  max, after  $\overline{RESET}$  is taken high.  $V_{REF}$ , data, and clock inputs must be held at valid voltage levels (not floating) for a minimum time of  $t_{inact}$  max, after  $\overline{RESET}$  is taken low.

Includes 350-ps test-load transmission line delay.



# PARAMETER MEASUREMENT INFORMATION



LOAD CIRCUIT



Figure 1. Output Load Circuit for Production Test

# Propagation Delay (Design Goal as per JEDEC Specification)

|                                   |              |             | V <sub>CC</sub> = 1.8 V ±0.1 V |     |      |
|-----------------------------------|--------------|-------------|--------------------------------|-----|------|
| PARAMETER                         | FROM (INPUT) | TO (OUTPUT) | MIN                            | MAX | UNIT |
| t <sub>pdm</sub> <sup>(1)</sup>   | CLK and CLK  | Q           | 1.1                            | 1.5 | ns   |
| t <sub>pdmss</sub> <sup>(1)</sup> | CLK and CLK  | Q           |                                | 1.6 | ns   |

(1) Includes 350-ps test-load transmission line delay.





- A.  $C_L$  includes probe and jig capacitance.
- B.  $I_{CC}$  tested with clock and data inputs held at  $V_{CC}$  or GND, and  $I_{O} = 0$  mA.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ , input slew rate = 1 V/ns  $\pm$ 20% (unless otherwise noted).
- D. The outputs are measured one at a time with one transition per measurement.
- E.  $V_{REF} = V_{CC}/2$
- F.  $V_{IH} = V_{REF} + 250$  mV (ac voltage levels) for differential inputs.  $V_{IH} = V_{CC}$  for LVCMOS input.
- G.  $V_{IL} = V_{REF}$  250 mV (ac voltage levels) for differential inputs.  $V_{IL} = GND$  for LVCMOS input.
- H.  $V_{I(PP)} = 600 \text{ mV}.$
- I.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

Figure 2. Data Output Load Circuit and Voltage Waveforms





LOAD CIRCUIT
HIGH-TO-LOW SLEW-RATE MEASUREMENT



VOLTAGE WAVEFORMS
HIGH-TO-LOW SLEW-RATE MEASUREMENT







VOLTAGE WAVEFORMS
LOW-TO-HIGH SLEW-RATE MEASUREMENT

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ , input slew rate = 1 V/ns  $\pm$ 20% (unless otherwise specified).

Figure 3. Data Output Slew-Rate Measurement Information

Copyright © 2007–2009, Texas Instruments Incorporated





- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All input pulses are supplied by generators having the following characteristics:  $PRR \le 10 \text{ MHz}$ ,  $Z_O = 50 \Omega$ , input slew rate = 1 V/ns ±20% (unless otherwise specified).
- C.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

Figure 4. Error Output Load Circuit and Voltage Waveforms



# PACKAGE OPTION ADDENDUM

24-Dec-2014

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| 74SSTUB32868ZRHR | ACTIVE | NFBGA        | ZRH                | 176  | 1000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 85    | SB868                | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





24-Dec-2014

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jun-2015

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |     | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|-----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74SSTUB32868ZRHR | NFBGA           | ZRH                | 176 | 1000 | 330.0                    | 24.4                     | 6.3        | 15.3       | 1.65       | 12.0       | 24.0      | Q1               |

www.ti.com 23-Jun-2015



### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| 74SSTUB32868ZRHR | NFBGA        | ZRH             | 176  | 1000 | 336.6       | 336.6      | 31.8        |  |

# ZRH (R-PBGA-N176)

# PLASTIC BALL GRID ARRAY



NOTES: Α.

All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- This drawing is subject to change without notice.
- Complies to JEDEC MO-246 variation B.
- This package is lead-free. Refer to the 176 GRH package (drawing 4205824) for tin-lead (SnPb).



### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>